1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Configuation settings for the Freescale MCF54451 EVB board. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2004-2008 Freescale Semiconductor, Inc. 5*4882a593Smuzhiyun * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun /* 11*4882a593Smuzhiyun * board/config.h - configuration options, board specific 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #ifndef _M54451EVB_H 15*4882a593Smuzhiyun #define _M54451EVB_H 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /* 18*4882a593Smuzhiyun * High Level Configuration Options 19*4882a593Smuzhiyun * (easy to change) 20*4882a593Smuzhiyun */ 21*4882a593Smuzhiyun #define CONFIG_M54451EVB /* M54451EVB board */ 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #define CONFIG_MCFUART 24*4882a593Smuzhiyun #define CONFIG_SYS_UART_PORT (0) 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define LDS_BOARD_TEXT board/freescale/m54451evb/sbf_dram_init.o (.text*) 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #undef CONFIG_WATCHDOG 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #define CONFIG_TIMESTAMP /* Print image info with timestamp */ 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun /* 33*4882a593Smuzhiyun * BOOTP options 34*4882a593Smuzhiyun */ 35*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE 36*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH 37*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY 38*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun /* Network configuration */ 41*4882a593Smuzhiyun #define CONFIG_MCFFEC 42*4882a593Smuzhiyun #ifdef CONFIG_MCFFEC 43*4882a593Smuzhiyun # define CONFIG_MII 1 44*4882a593Smuzhiyun # define CONFIG_MII_INIT 1 45*4882a593Smuzhiyun # define CONFIG_SYS_DISCOVER_PHY 46*4882a593Smuzhiyun # define CONFIG_SYS_RX_ETH_BUFFER 8 47*4882a593Smuzhiyun # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun # define CONFIG_SYS_FEC0_PINMUX 0 50*4882a593Smuzhiyun # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE 51*4882a593Smuzhiyun # define MCFFEC_TOUT_LOOP 50000 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun # define CONFIG_ETHPRIME "FEC0" 54*4882a593Smuzhiyun # define CONFIG_IPADDR 192.162.1.2 55*4882a593Smuzhiyun # define CONFIG_NETMASK 255.255.255.0 56*4882a593Smuzhiyun # define CONFIG_SERVERIP 192.162.1.1 57*4882a593Smuzhiyun # define CONFIG_GATEWAYIP 192.162.1.1 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */ 60*4882a593Smuzhiyun # ifndef CONFIG_SYS_DISCOVER_PHY 61*4882a593Smuzhiyun # define FECDUPLEX FULL 62*4882a593Smuzhiyun # define FECSPEED _100BASET 63*4882a593Smuzhiyun # else 64*4882a593Smuzhiyun # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN 65*4882a593Smuzhiyun # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 66*4882a593Smuzhiyun # endif 67*4882a593Smuzhiyun # endif /* CONFIG_SYS_DISCOVER_PHY */ 68*4882a593Smuzhiyun #endif 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #define CONFIG_HOSTNAME M54451EVB 71*4882a593Smuzhiyun #ifdef CONFIG_SYS_STMICRO_BOOT 72*4882a593Smuzhiyun /* ST Micro serial flash */ 73*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR2 0x40010007 74*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 75*4882a593Smuzhiyun "netdev=eth0\0" \ 76*4882a593Smuzhiyun "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ 77*4882a593Smuzhiyun "loadaddr=0x40010000\0" \ 78*4882a593Smuzhiyun "sbfhdr=sbfhdr.bin\0" \ 79*4882a593Smuzhiyun "uboot=u-boot.bin\0" \ 80*4882a593Smuzhiyun "load=tftp ${loadaddr} ${sbfhdr};" \ 81*4882a593Smuzhiyun "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \ 82*4882a593Smuzhiyun "upd=run load; run prog\0" \ 83*4882a593Smuzhiyun "prog=sf probe 0:1 1000000 3;" \ 84*4882a593Smuzhiyun "sf erase 0 30000;" \ 85*4882a593Smuzhiyun "sf write ${loadaddr} 0 30000;" \ 86*4882a593Smuzhiyun "save\0" \ 87*4882a593Smuzhiyun "" 88*4882a593Smuzhiyun #else 89*4882a593Smuzhiyun #define CONFIG_SYS_UBOOT_END 0x3FFFF 90*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 91*4882a593Smuzhiyun "netdev=eth0\0" \ 92*4882a593Smuzhiyun "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ 93*4882a593Smuzhiyun "loadaddr=40010000\0" \ 94*4882a593Smuzhiyun "u-boot=u-boot.bin\0" \ 95*4882a593Smuzhiyun "load=tftp ${loadaddr) ${u-boot}\0" \ 96*4882a593Smuzhiyun "upd=run load; run prog\0" \ 97*4882a593Smuzhiyun "prog=prot off 0 " __stringify(CONFIG_SYS_UBOOT_END) \ 98*4882a593Smuzhiyun "; era 0 " __stringify(CONFIG_SYS_UBOOT_END) " ;" \ 99*4882a593Smuzhiyun "cp.b ${loadaddr} 0 ${filesize};" \ 100*4882a593Smuzhiyun "save\0" \ 101*4882a593Smuzhiyun "" 102*4882a593Smuzhiyun #endif 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun /* Realtime clock */ 105*4882a593Smuzhiyun #define CONFIG_MCFRTC 106*4882a593Smuzhiyun #undef RTC_DEBUG 107*4882a593Smuzhiyun #define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ) 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun /* Timer */ 110*4882a593Smuzhiyun #define CONFIG_MCFTMR 111*4882a593Smuzhiyun #undef CONFIG_MCFPIT 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun /* I2c */ 114*4882a593Smuzhiyun #define CONFIG_SYS_I2C 115*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 116*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 80000 117*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 118*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x58000 119*4882a593Smuzhiyun #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun /* DSPI and Serial Flash */ 122*4882a593Smuzhiyun #define CONFIG_CF_DSPI 123*4882a593Smuzhiyun #define CONFIG_SERIAL_FLASH 124*4882a593Smuzhiyun #define CONFIG_HARD_SPI 125*4882a593Smuzhiyun #define CONFIG_SYS_SBFHDR_SIZE 0x7 126*4882a593Smuzhiyun #ifdef CONFIG_CMD_SPI 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun # define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \ 129*4882a593Smuzhiyun DSPI_CTAR_PCSSCK_1CLK | \ 130*4882a593Smuzhiyun DSPI_CTAR_PASC(0) | \ 131*4882a593Smuzhiyun DSPI_CTAR_PDT(0) | \ 132*4882a593Smuzhiyun DSPI_CTAR_CSSCK(0) | \ 133*4882a593Smuzhiyun DSPI_CTAR_ASC(0) | \ 134*4882a593Smuzhiyun DSPI_CTAR_DT(1)) 135*4882a593Smuzhiyun # define CONFIG_SYS_DSPI_CTAR1 (CONFIG_SYS_DSPI_CTAR0) 136*4882a593Smuzhiyun # define CONFIG_SYS_DSPI_CTAR2 (CONFIG_SYS_DSPI_CTAR0) 137*4882a593Smuzhiyun #endif 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun /* Input, PCI, Flexbus, and VCO */ 140*4882a593Smuzhiyun #define CONFIG_EXTRA_CLOCK 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun #define CONFIG_PRAM 2048 /* 2048 KB */ 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000) 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #define CONFIG_SYS_MBAR 0xFC000000 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun /* 153*4882a593Smuzhiyun * Low Level Configuration Settings 154*4882a593Smuzhiyun * (address mappings, register initial values, etc.) 155*4882a593Smuzhiyun * You should know what you are doing if you make changes here. 156*4882a593Smuzhiyun */ 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun /*----------------------------------------------------------------------- 159*4882a593Smuzhiyun * Definitions for initial stack pointer and data area (in DPRAM) 160*4882a593Smuzhiyun */ 161*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000 162*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */ 163*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_CTRL 0x221 164*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32) 165*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 166*4882a593Smuzhiyun #define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32) 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun /*----------------------------------------------------------------------- 169*4882a593Smuzhiyun * Start addresses for the final memory configuration 170*4882a593Smuzhiyun * (Set up by the startup code) 171*4882a593Smuzhiyun * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 172*4882a593Smuzhiyun */ 173*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE 0x40000000 174*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE 128 /* SDRAM size in MB */ 175*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CFG1 0x33633F30 176*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CFG2 0x57670000 177*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CTRL 0xE20D2C00 178*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_EMOD 0x80810000 179*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_MODE 0x008D0000 180*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x44 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400 183*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20) 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun #ifdef CONFIG_CF_SBF 186*4882a593Smuzhiyun # define CONFIG_SERIAL_BOOT 187*4882a593Smuzhiyun # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400) 188*4882a593Smuzhiyun #else 189*4882a593Smuzhiyun # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) 190*4882a593Smuzhiyun #endif 191*4882a593Smuzhiyun #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024 192*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun /* Reserve 256 kB for malloc() */ 195*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (256 << 10) 196*4882a593Smuzhiyun /* 197*4882a593Smuzhiyun * For booting Linux, the board info and command line data 198*4882a593Smuzhiyun * have to be in the first 8 MB of memory, since this is 199*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization ?? 200*4882a593Smuzhiyun */ 201*4882a593Smuzhiyun /* Initial Memory map for Linux */ 202*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun /* Configuration for environment 205*4882a593Smuzhiyun * Environment is not embedded in u-boot. First time runing may have env 206*4882a593Smuzhiyun * crc error warning if there is no correct environment on the flash. 207*4882a593Smuzhiyun */ 208*4882a593Smuzhiyun #if defined(CONFIG_SYS_STMICRO_BOOT) 209*4882a593Smuzhiyun # define CONFIG_ENV_SPI_CS 1 210*4882a593Smuzhiyun # define CONFIG_ENV_OFFSET 0x20000 211*4882a593Smuzhiyun # define CONFIG_ENV_SIZE 0x2000 212*4882a593Smuzhiyun # define CONFIG_ENV_SECT_SIZE 0x10000 213*4882a593Smuzhiyun #else 214*4882a593Smuzhiyun # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000) 215*4882a593Smuzhiyun # define CONFIG_ENV_SIZE 0x2000 216*4882a593Smuzhiyun # define CONFIG_ENV_SECT_SIZE 0x20000 217*4882a593Smuzhiyun #endif 218*4882a593Smuzhiyun #undef CONFIG_ENV_OVERWRITE 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun /* FLASH organization */ 221*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 224*4882a593Smuzhiyun #ifdef CONFIG_SYS_FLASH_CFI 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun # define CONFIG_FLASH_CFI_DRIVER 1 227*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 228*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */ 229*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 230*4882a593Smuzhiyun # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ 231*4882a593Smuzhiyun # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */ 232*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ 233*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_CHECKSUM 234*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE } 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun #endif 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun /* 239*4882a593Smuzhiyun * This is setting for JFFS2 support in u-boot. 240*4882a593Smuzhiyun * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support. 241*4882a593Smuzhiyun */ 242*4882a593Smuzhiyun #ifdef CONFIG_CMD_JFFS2 243*4882a593Smuzhiyun # define CONFIG_JFFS2_DEV "nor0" 244*4882a593Smuzhiyun # define CONFIG_JFFS2_PART_SIZE 0x01000000 245*4882a593Smuzhiyun # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000) 246*4882a593Smuzhiyun #endif 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun /* Cache Configuration */ 249*4882a593Smuzhiyun #define CONFIG_SYS_CACHELINE_SIZE 16 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 252*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_SIZE - 8) 253*4882a593Smuzhiyun #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 254*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_SIZE - 4) 255*4882a593Smuzhiyun #define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA) 256*4882a593Smuzhiyun #define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA) 257*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \ 258*4882a593Smuzhiyun CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ 259*4882a593Smuzhiyun CF_ACR_EN | CF_ACR_SM_ALL) 260*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \ 261*4882a593Smuzhiyun CF_CACR_ICINVA | CF_CACR_EUSP) 262*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \ 263*4882a593Smuzhiyun CF_CACR_DEC | CF_CACR_DDCM_P | \ 264*4882a593Smuzhiyun CF_CACR_DCINVA) & ~CF_CACR_ICINVA) 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun /*----------------------------------------------------------------------- 267*4882a593Smuzhiyun * Memory bank definitions 268*4882a593Smuzhiyun */ 269*4882a593Smuzhiyun /* 270*4882a593Smuzhiyun * CS0 - NOR Flash 16MB 271*4882a593Smuzhiyun * CS1 - Available 272*4882a593Smuzhiyun * CS2 - Available 273*4882a593Smuzhiyun * CS3 - Available 274*4882a593Smuzhiyun * CS4 - Available 275*4882a593Smuzhiyun * CS5 - Available 276*4882a593Smuzhiyun */ 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun /* Flash */ 279*4882a593Smuzhiyun #define CONFIG_SYS_CS0_BASE 0x00000000 280*4882a593Smuzhiyun #define CONFIG_SYS_CS0_MASK 0x00FF0001 281*4882a593Smuzhiyun #define CONFIG_SYS_CS0_CTRL 0x00004D80 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun #define CONFIG_SYS_SPANSION_BASE CONFIG_SYS_CS0_BASE 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun #endif /* _M54451EVB_H */ 286