1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Configuation settings for the Freescale MCF5373 FireEngine board. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc. 5*4882a593Smuzhiyun * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun /* 11*4882a593Smuzhiyun * board/config.h - configuration options, board specific 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #ifndef _M5373EVB_H 15*4882a593Smuzhiyun #define _M5373EVB_H 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /* 18*4882a593Smuzhiyun * High Level Configuration Options 19*4882a593Smuzhiyun * (easy to change) 20*4882a593Smuzhiyun */ 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #define CONFIG_MCFUART 23*4882a593Smuzhiyun #define CONFIG_SYS_UART_PORT (0) 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #undef CONFIG_WATCHDOG 26*4882a593Smuzhiyun #define CONFIG_WATCHDOG_TIMEOUT 3360 /* timeout in ms, max is 3.36 sec */ 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define CONFIG_SYS_UNIFY_CACHE 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #define CONFIG_MCFFEC 31*4882a593Smuzhiyun #ifdef CONFIG_MCFFEC 32*4882a593Smuzhiyun # define CONFIG_MII 1 33*4882a593Smuzhiyun # define CONFIG_MII_INIT 1 34*4882a593Smuzhiyun # define CONFIG_SYS_DISCOVER_PHY 35*4882a593Smuzhiyun # define CONFIG_SYS_RX_ETH_BUFFER 8 36*4882a593Smuzhiyun # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun # define CONFIG_SYS_FEC0_PINMUX 0 39*4882a593Smuzhiyun # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE 40*4882a593Smuzhiyun # define MCFFEC_TOUT_LOOP 50000 41*4882a593Smuzhiyun /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */ 42*4882a593Smuzhiyun # ifndef CONFIG_SYS_DISCOVER_PHY 43*4882a593Smuzhiyun # define FECDUPLEX FULL 44*4882a593Smuzhiyun # define FECSPEED _100BASET 45*4882a593Smuzhiyun # else 46*4882a593Smuzhiyun # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN 47*4882a593Smuzhiyun # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 48*4882a593Smuzhiyun # endif 49*4882a593Smuzhiyun # endif /* CONFIG_SYS_DISCOVER_PHY */ 50*4882a593Smuzhiyun #endif 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun #define CONFIG_MCFRTC 53*4882a593Smuzhiyun #undef RTC_DEBUG 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun /* Timer */ 56*4882a593Smuzhiyun #define CONFIG_MCFTMR 57*4882a593Smuzhiyun #undef CONFIG_MCFPIT 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun /* I2C */ 60*4882a593Smuzhiyun #define CONFIG_SYS_I2C 61*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 62*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 80000 63*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 64*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x58000 65*4882a593Smuzhiyun #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun #define CONFIG_UDP_CHECKSUM 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #ifdef CONFIG_MCFFEC 70*4882a593Smuzhiyun # define CONFIG_IPADDR 192.162.1.2 71*4882a593Smuzhiyun # define CONFIG_NETMASK 255.255.255.0 72*4882a593Smuzhiyun # define CONFIG_SERVERIP 192.162.1.1 73*4882a593Smuzhiyun # define CONFIG_GATEWAYIP 192.162.1.1 74*4882a593Smuzhiyun #endif /* FEC_ENET */ 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun #define CONFIG_HOSTNAME M5373EVB 77*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 78*4882a593Smuzhiyun "netdev=eth0\0" \ 79*4882a593Smuzhiyun "loadaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \ 80*4882a593Smuzhiyun "u-boot=u-boot.bin\0" \ 81*4882a593Smuzhiyun "load=tftp ${loadaddr) ${u-boot}\0" \ 82*4882a593Smuzhiyun "upd=run load; run prog\0" \ 83*4882a593Smuzhiyun "prog=prot off 0 3ffff;" \ 84*4882a593Smuzhiyun "era 0 3ffff;" \ 85*4882a593Smuzhiyun "cp.b ${loadaddr} 0 ${filesize};" \ 86*4882a593Smuzhiyun "save\0" \ 87*4882a593Smuzhiyun "" 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define CONFIG_PRAM 512 /* 512 KB */ 90*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x40010000 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #define CONFIG_SYS_CLK 80000000 95*4882a593Smuzhiyun #define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #define CONFIG_SYS_MBAR 0xFC000000 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun #define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000) 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun /* 102*4882a593Smuzhiyun * Low Level Configuration Settings 103*4882a593Smuzhiyun * (address mappings, register initial values, etc.) 104*4882a593Smuzhiyun * You should know what you are doing if you make changes here. 105*4882a593Smuzhiyun */ 106*4882a593Smuzhiyun /*----------------------------------------------------------------------- 107*4882a593Smuzhiyun * Definitions for initial stack pointer and data area (in DPRAM) 108*4882a593Smuzhiyun */ 109*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000 110*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */ 111*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_CTRL 0x221 112*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10) 113*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun /*----------------------------------------------------------------------- 116*4882a593Smuzhiyun * Start addresses for the final memory configuration 117*4882a593Smuzhiyun * (Set up by the startup code) 118*4882a593Smuzhiyun * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 119*4882a593Smuzhiyun */ 120*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE 0x40000000 121*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */ 122*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CFG1 0x53722730 123*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CFG2 0x56670000 124*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CTRL 0xE1092000 125*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_EMOD 0x40010000 126*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_MODE 0x018D0000 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400 129*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20) 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) 132*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024 135*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun /* 138*4882a593Smuzhiyun * For booting Linux, the board info and command line data 139*4882a593Smuzhiyun * have to be in the first 8 MB of memory, since this is 140*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization ?? 141*4882a593Smuzhiyun */ 142*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) 143*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20) 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun /*----------------------------------------------------------------------- 146*4882a593Smuzhiyun * FLASH organization 147*4882a593Smuzhiyun */ 148*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 149*4882a593Smuzhiyun #ifdef CONFIG_SYS_FLASH_CFI 150*4882a593Smuzhiyun # define CONFIG_FLASH_CFI_DRIVER 1 151*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */ 152*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 153*4882a593Smuzhiyun # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ 154*4882a593Smuzhiyun # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */ 155*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ 156*4882a593Smuzhiyun #endif 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun #ifdef CONFIG_NANDFLASH_SIZE 159*4882a593Smuzhiyun # define CONFIG_SYS_MAX_NAND_DEVICE 1 160*4882a593Smuzhiyun # define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE 161*4882a593Smuzhiyun # define CONFIG_SYS_NAND_SIZE 1 162*4882a593Smuzhiyun # define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 163*4882a593Smuzhiyun # define NAND_ALLOW_ERASE_ALL 1 164*4882a593Smuzhiyun # define CONFIG_JFFS2_NAND 1 165*4882a593Smuzhiyun # define CONFIG_JFFS2_DEV "nand0" 166*4882a593Smuzhiyun # define CONFIG_JFFS2_PART_SIZE (CONFIG_SYS_CS2_MASK & ~1) 167*4882a593Smuzhiyun # define CONFIG_JFFS2_PART_OFFSET 0x00000000 168*4882a593Smuzhiyun #endif 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun /* Configuration for environment 173*4882a593Smuzhiyun * Environment is embedded in u-boot in the second sector of the flash 174*4882a593Smuzhiyun */ 175*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET 0x4000 176*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x2000 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun #define LDS_BOARD_TEXT \ 179*4882a593Smuzhiyun . = DEFINED(env_offset) ? env_offset : .; \ 180*4882a593Smuzhiyun env/embedded.o(.text*); 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun /*----------------------------------------------------------------------- 183*4882a593Smuzhiyun * Cache Configuration 184*4882a593Smuzhiyun */ 185*4882a593Smuzhiyun #define CONFIG_SYS_CACHELINE_SIZE 16 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 188*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_SIZE - 8) 189*4882a593Smuzhiyun #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 190*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_SIZE - 4) 191*4882a593Smuzhiyun #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA) 192*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \ 193*4882a593Smuzhiyun CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ 194*4882a593Smuzhiyun CF_ACR_EN | CF_ACR_SM_ALL) 195*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \ 196*4882a593Smuzhiyun CF_CACR_DCM_P) 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun /*----------------------------------------------------------------------- 199*4882a593Smuzhiyun * Chipselect bank definitions 200*4882a593Smuzhiyun */ 201*4882a593Smuzhiyun /* 202*4882a593Smuzhiyun * CS0 - NOR Flash 1, 2, 4, or 8MB 203*4882a593Smuzhiyun * CS1 - CompactFlash and registers 204*4882a593Smuzhiyun * CS2 - NAND Flash 16, 32, or 64MB 205*4882a593Smuzhiyun * CS3 - Available 206*4882a593Smuzhiyun * CS4 - Available 207*4882a593Smuzhiyun * CS5 - Available 208*4882a593Smuzhiyun */ 209*4882a593Smuzhiyun #define CONFIG_SYS_CS0_BASE 0 210*4882a593Smuzhiyun #define CONFIG_SYS_CS0_MASK 0x007f0001 211*4882a593Smuzhiyun #define CONFIG_SYS_CS0_CTRL 0x00001fa0 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun #define CONFIG_SYS_CS1_BASE 0x10000000 214*4882a593Smuzhiyun #define CONFIG_SYS_CS1_MASK 0x001f0001 215*4882a593Smuzhiyun #define CONFIG_SYS_CS1_CTRL 0x002A3780 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun #ifdef CONFIG_NANDFLASH_SIZE 218*4882a593Smuzhiyun #define CONFIG_SYS_CS2_BASE 0x20000000 219*4882a593Smuzhiyun #define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1) 220*4882a593Smuzhiyun #define CONFIG_SYS_CS2_CTRL 0x00001f60 221*4882a593Smuzhiyun #endif 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun #endif /* _M5373EVB_H */ 224