xref: /OK3568_Linux_fs/u-boot/include/configs/M53017EVB.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Configuation settings for the Freescale MCF53017EVB.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * board/config.h - configuration options, board specific
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #ifndef _M53017EVB_H
15*4882a593Smuzhiyun #define _M53017EVB_H
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun  * High Level Configuration Options
19*4882a593Smuzhiyun  * (easy to change)
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define CONFIG_MCFUART
23*4882a593Smuzhiyun #define CONFIG_SYS_UART_PORT		(0)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #undef CONFIG_WATCHDOG
26*4882a593Smuzhiyun #define CONFIG_WATCHDOG_TIMEOUT		5000
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define CONFIG_SYS_UNIFY_CACHE
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define CONFIG_MCFFEC
31*4882a593Smuzhiyun #ifdef CONFIG_MCFFEC
32*4882a593Smuzhiyun #	define CONFIG_MII		1
33*4882a593Smuzhiyun #	define CONFIG_MII_INIT		1
34*4882a593Smuzhiyun #	define CONFIG_SYS_DISCOVER_PHY
35*4882a593Smuzhiyun #	define CONFIG_SYS_RX_ETH_BUFFER	8
36*4882a593Smuzhiyun #	define CONFIG_SYS_TX_ETH_BUFFER	8
37*4882a593Smuzhiyun #	define CONFIG_SYS_FEC_BUF_USE_SRAM
38*4882a593Smuzhiyun #	define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
39*4882a593Smuzhiyun #	define CONFIG_HAS_ETH1
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #	define CONFIG_SYS_FEC0_PINMUX	0
42*4882a593Smuzhiyun #	define CONFIG_SYS_FEC0_MIIBASE	CONFIG_SYS_FEC0_IOBASE
43*4882a593Smuzhiyun #	define CONFIG_SYS_FEC1_PINMUX	0
44*4882a593Smuzhiyun #	define CONFIG_SYS_FEC1_MIIBASE	CONFIG_SYS_FEC1_IOBASE
45*4882a593Smuzhiyun #	define MCFFEC_TOUT_LOOP		50000
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
48*4882a593Smuzhiyun #	ifndef CONFIG_SYS_DISCOVER_PHY
49*4882a593Smuzhiyun #		define FECDUPLEX	FULL
50*4882a593Smuzhiyun #		define FECSPEED		_100BASET
51*4882a593Smuzhiyun #	else
52*4882a593Smuzhiyun #		ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
53*4882a593Smuzhiyun #			define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
54*4882a593Smuzhiyun #		endif
55*4882a593Smuzhiyun #	endif			/* CONFIG_SYS_DISCOVER_PHY */
56*4882a593Smuzhiyun #endif
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define CONFIG_MCFRTC
59*4882a593Smuzhiyun #undef RTC_DEBUG
60*4882a593Smuzhiyun #define CONFIG_SYS_RTC_CNT		(0x8000)
61*4882a593Smuzhiyun #define CONFIG_SYS_RTC_SETUP		(RTC_OCEN_OSCBYP | RTC_OCEN_CLKEN)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* Timer */
64*4882a593Smuzhiyun #define CONFIG_MCFTMR
65*4882a593Smuzhiyun #undef CONFIG_MCFPIT
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* I2C */
68*4882a593Smuzhiyun #define CONFIG_SYS_I2C
69*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL
70*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED	80000
71*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
72*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET	0x58000
73*4882a593Smuzhiyun #define CONFIG_SYS_IMMR			CONFIG_SYS_MBAR
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define CONFIG_UDP_CHECKSUM
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #ifdef CONFIG_MCFFEC
78*4882a593Smuzhiyun #	define CONFIG_IPADDR	192.162.1.2
79*4882a593Smuzhiyun #	define CONFIG_NETMASK	255.255.255.0
80*4882a593Smuzhiyun #	define CONFIG_SERVERIP	192.162.1.1
81*4882a593Smuzhiyun #	define CONFIG_GATEWAYIP	192.162.1.1
82*4882a593Smuzhiyun #endif				/* FEC_ENET */
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define CONFIG_HOSTNAME		M53017
85*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS		\
86*4882a593Smuzhiyun 	"netdev=eth0\0"				\
87*4882a593Smuzhiyun 	"loadaddr=40010000\0"			\
88*4882a593Smuzhiyun 	"u-boot=u-boot.bin\0"			\
89*4882a593Smuzhiyun 	"load=tftp ${loadaddr) ${u-boot}\0"	\
90*4882a593Smuzhiyun 	"upd=run load; run prog\0"		\
91*4882a593Smuzhiyun 	"prog=prot off 0 3ffff;"		\
92*4882a593Smuzhiyun 	"era 0 3ffff;"				\
93*4882a593Smuzhiyun 	"cp.b ${loadaddr} 0 ${filesize};"	\
94*4882a593Smuzhiyun 	"save\0"				\
95*4882a593Smuzhiyun 	""
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define CONFIG_PRAM		512	/* 512 KB */
98*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP	/* undef to save memory */
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR	0x40010000
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define CONFIG_SYS_CLK		80000000
103*4882a593Smuzhiyun #define CONFIG_SYS_CPU_CLK	CONFIG_SYS_CLK * 3
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define CONFIG_SYS_MBAR		0xFC000000
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /*
108*4882a593Smuzhiyun  * Low Level Configuration Settings
109*4882a593Smuzhiyun  * (address mappings, register initial values, etc.)
110*4882a593Smuzhiyun  * You should know what you are doing if you make changes here.
111*4882a593Smuzhiyun  */
112*4882a593Smuzhiyun /*
113*4882a593Smuzhiyun  * Definitions for initial stack pointer and data area (in DPRAM)
114*4882a593Smuzhiyun  */
115*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0x80000000
116*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE		0x20000	/* Size of used area in internal SRAM */
117*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_CTRL	0x221
118*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
119*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /*
122*4882a593Smuzhiyun  * Start addresses for the final memory configuration
123*4882a593Smuzhiyun  * (Set up by the startup code)
124*4882a593Smuzhiyun  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
125*4882a593Smuzhiyun  */
126*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		0x40000000
127*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE		64	/* SDRAM size in MB */
128*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CFG1		0x43711630
129*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CFG2		0x56670000
130*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CTRL		0xE1092000
131*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_EMOD		0x80010000
132*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_MODE		0x00CD0000
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE + 0x400
135*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE		(CONFIG_SYS_FLASH_BASE + 0x400)
138*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor */
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
141*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc() */
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /*
144*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
145*4882a593Smuzhiyun  * have to be in the first 8 MB of memory, since this is
146*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization ??
147*4882a593Smuzhiyun  */
148*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
149*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN		(CONFIG_SYS_SDRAM_SIZE << 20)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /*-----------------------------------------------------------------------
152*4882a593Smuzhiyun  * FLASH organization
153*4882a593Smuzhiyun  */
154*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI
155*4882a593Smuzhiyun #ifdef CONFIG_SYS_FLASH_CFI
156*4882a593Smuzhiyun #	define CONFIG_FLASH_CFI_DRIVER		1
157*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_USE_BUFFER_WRITE	1
158*4882a593Smuzhiyun #	define CONFIG_FLASH_SPANSION_S29WS_N	1
159*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_SIZE		0x1000000	/* Max size that the board might have */
160*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
161*4882a593Smuzhiyun #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
162*4882a593Smuzhiyun #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
163*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
164*4882a593Smuzhiyun #endif
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_CS0_BASE
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /* Configuration for environment
169*4882a593Smuzhiyun  * Environment is embedded in u-boot in the second sector of the flash
170*4882a593Smuzhiyun  */
171*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		(CONFIG_SYS_FLASH_BASE + 0x40000)
172*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			0x1000
173*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE		0x8000
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define LDS_BOARD_TEXT \
176*4882a593Smuzhiyun 	. = DEFINED(env_offset) ? env_offset : .; \
177*4882a593Smuzhiyun 	env/embedded.o(.text*)
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /*-----------------------------------------------------------------------
180*4882a593Smuzhiyun  * Cache Configuration
181*4882a593Smuzhiyun  */
182*4882a593Smuzhiyun #define CONFIG_SYS_CACHELINE_SIZE	16
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
185*4882a593Smuzhiyun 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
186*4882a593Smuzhiyun #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
187*4882a593Smuzhiyun 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
188*4882a593Smuzhiyun #define CONFIG_SYS_ICACHE_INV		(CF_CACR_CINVA)
189*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_SDRAM_BASE | \
190*4882a593Smuzhiyun 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
191*4882a593Smuzhiyun 					 CF_ACR_EN | CF_ACR_SM_ALL)
192*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_EC | CF_CACR_CINVA | \
193*4882a593Smuzhiyun 					 CF_CACR_DCM_P)
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /*-----------------------------------------------------------------------
196*4882a593Smuzhiyun  * Chipselect bank definitions
197*4882a593Smuzhiyun  */
198*4882a593Smuzhiyun /*
199*4882a593Smuzhiyun  * CS0 - NOR Flash
200*4882a593Smuzhiyun  * CS1 - Ext SRAM
201*4882a593Smuzhiyun  * CS2 - Available
202*4882a593Smuzhiyun  * CS3 - Available
203*4882a593Smuzhiyun  * CS4 - Available
204*4882a593Smuzhiyun  * CS5 - Available
205*4882a593Smuzhiyun  */
206*4882a593Smuzhiyun #define CONFIG_SYS_CS0_BASE		0
207*4882a593Smuzhiyun #define CONFIG_SYS_CS0_MASK		0x00FF0001
208*4882a593Smuzhiyun #define CONFIG_SYS_CS0_CTRL		0x00001FA0
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #define CONFIG_SYS_CS1_BASE		0xC0000000
211*4882a593Smuzhiyun #define CONFIG_SYS_CS1_MASK		0x00070001
212*4882a593Smuzhiyun #define CONFIG_SYS_CS1_CTRL		0x00001FA0
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #endif				/* _M53017EVB_H */
215