1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Configuation settings for the Motorola MC5282EVB board. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun /* 10*4882a593Smuzhiyun * board/config.h - configuration options, board specific 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #ifndef _CONFIG_M5282EVB_H 14*4882a593Smuzhiyun #define _CONFIG_M5282EVB_H 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* 17*4882a593Smuzhiyun * High Level Configuration Options 18*4882a593Smuzhiyun * (easy to change) 19*4882a593Smuzhiyun */ 20*4882a593Smuzhiyun #define CONFIG_MCFTMR 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #define CONFIG_MCFUART 23*4882a593Smuzhiyun #define CONFIG_SYS_UART_PORT (0) 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */ 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun /* Configuration for environment 28*4882a593Smuzhiyun * Environment is embedded in u-boot in the second sector of the flash 29*4882a593Smuzhiyun */ 30*4882a593Smuzhiyun #define CONFIG_ENV_ADDR 0xffe04000 31*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define LDS_BOARD_TEXT \ 34*4882a593Smuzhiyun . = DEFINED(env_offset) ? env_offset : .; \ 35*4882a593Smuzhiyun env/embedded.o(.text*); 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun /* 38*4882a593Smuzhiyun * BOOTP options 39*4882a593Smuzhiyun */ 40*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE 41*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH 42*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY 43*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun /* 46*4882a593Smuzhiyun * Command line configuration. 47*4882a593Smuzhiyun */ 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun #define CONFIG_MCFFEC 50*4882a593Smuzhiyun #ifdef CONFIG_MCFFEC 51*4882a593Smuzhiyun # define CONFIG_MII 1 52*4882a593Smuzhiyun # define CONFIG_MII_INIT 1 53*4882a593Smuzhiyun # define CONFIG_SYS_DISCOVER_PHY 54*4882a593Smuzhiyun # define CONFIG_SYS_RX_ETH_BUFFER 8 55*4882a593Smuzhiyun # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun # define CONFIG_SYS_FEC0_PINMUX 0 58*4882a593Smuzhiyun # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE 59*4882a593Smuzhiyun # define MCFFEC_TOUT_LOOP 50000 60*4882a593Smuzhiyun /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */ 61*4882a593Smuzhiyun # ifndef CONFIG_SYS_DISCOVER_PHY 62*4882a593Smuzhiyun # define FECDUPLEX FULL 63*4882a593Smuzhiyun # define FECSPEED _100BASET 64*4882a593Smuzhiyun # else 65*4882a593Smuzhiyun # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN 66*4882a593Smuzhiyun # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 67*4882a593Smuzhiyun # endif 68*4882a593Smuzhiyun # endif /* CONFIG_SYS_DISCOVER_PHY */ 69*4882a593Smuzhiyun #endif 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun #ifdef CONFIG_MCFFEC 72*4882a593Smuzhiyun # define CONFIG_IPADDR 192.162.1.2 73*4882a593Smuzhiyun # define CONFIG_NETMASK 255.255.255.0 74*4882a593Smuzhiyun # define CONFIG_SERVERIP 192.162.1.1 75*4882a593Smuzhiyun # define CONFIG_GATEWAYIP 192.162.1.1 76*4882a593Smuzhiyun #endif /* CONFIG_MCFFEC */ 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #define CONFIG_HOSTNAME M5282EVB 79*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 80*4882a593Smuzhiyun "netdev=eth0\0" \ 81*4882a593Smuzhiyun "loadaddr=10000\0" \ 82*4882a593Smuzhiyun "u-boot=u-boot.bin\0" \ 83*4882a593Smuzhiyun "load=tftp ${loadaddr) ${u-boot}\0" \ 84*4882a593Smuzhiyun "upd=run load; run prog\0" \ 85*4882a593Smuzhiyun "prog=prot off ffe00000 ffe3ffff;" \ 86*4882a593Smuzhiyun "era ffe00000 ffe3ffff;" \ 87*4882a593Smuzhiyun "cp.b ${loadaddr} ffe00000 ${filesize};"\ 88*4882a593Smuzhiyun "save\0" \ 89*4882a593Smuzhiyun "" 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x20000 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x400 96*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x380000 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun #define CONFIG_SYS_CLK 64000000 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun /* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */ 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun #define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */ 103*4882a593Smuzhiyun #define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */ 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun /* 106*4882a593Smuzhiyun * Low Level Configuration Settings 107*4882a593Smuzhiyun * (address mappings, register initial values, etc.) 108*4882a593Smuzhiyun * You should know what you are doing if you make changes here. 109*4882a593Smuzhiyun */ 110*4882a593Smuzhiyun #define CONFIG_SYS_MBAR 0x40000000 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun /*----------------------------------------------------------------------- 113*4882a593Smuzhiyun * Definitions for initial stack pointer and data area (in DPRAM) 114*4882a593Smuzhiyun */ 115*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 116*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */ 117*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 118*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun /*----------------------------------------------------------------------- 121*4882a593Smuzhiyun * Start addresses for the final memory configuration 122*4882a593Smuzhiyun * (Set up by the startup code) 123*4882a593Smuzhiyun * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 124*4882a593Smuzhiyun */ 125*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE 0x00000000 126*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */ 127*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE 128*4882a593Smuzhiyun #define CONFIG_SYS_INT_FLASH_BASE 0xf0000000 129*4882a593Smuzhiyun #define CONFIG_SYS_INT_FLASH_ENABLE 0x21 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun /* If M5282 port is fully implemented the monitor base will be behind 132*4882a593Smuzhiyun * the vector table. */ 133*4882a593Smuzhiyun #if (CONFIG_SYS_TEXT_BASE != CONFIG_SYS_INT_FLASH_BASE) 134*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) 135*4882a593Smuzhiyun #else 136*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x418) /* 24 Byte for CFM-Config */ 137*4882a593Smuzhiyun #endif 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN 0x20000 140*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (256 << 10) 141*4882a593Smuzhiyun #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun /* 144*4882a593Smuzhiyun * For booting Linux, the board info and command line data 145*4882a593Smuzhiyun * have to be in the first 8 MB of memory, since this is 146*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization ?? 147*4882a593Smuzhiyun */ 148*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun /*----------------------------------------------------------------------- 151*4882a593Smuzhiyun * FLASH organization 152*4882a593Smuzhiyun */ 153*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 154*4882a593Smuzhiyun #ifdef CONFIG_SYS_FLASH_CFI 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun # define CONFIG_FLASH_CFI_DRIVER 1 157*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */ 158*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 159*4882a593Smuzhiyun # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ 160*4882a593Smuzhiyun # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */ 161*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ 162*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_CHECKSUM 163*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } 164*4882a593Smuzhiyun #endif 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun /*----------------------------------------------------------------------- 167*4882a593Smuzhiyun * Cache Configuration 168*4882a593Smuzhiyun */ 169*4882a593Smuzhiyun #define CONFIG_SYS_CACHELINE_SIZE 16 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 172*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_SIZE - 8) 173*4882a593Smuzhiyun #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 174*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_SIZE - 4) 175*4882a593Smuzhiyun #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM) 176*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \ 177*4882a593Smuzhiyun CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ 178*4882a593Smuzhiyun CF_ACR_EN | CF_ACR_SM_ALL) 179*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \ 180*4882a593Smuzhiyun CF_CACR_CEIB | CF_CACR_DBWE | \ 181*4882a593Smuzhiyun CF_CACR_EUSP) 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun /*----------------------------------------------------------------------- 184*4882a593Smuzhiyun * Memory bank definitions 185*4882a593Smuzhiyun */ 186*4882a593Smuzhiyun #define CONFIG_SYS_CS0_BASE 0xFFE00000 187*4882a593Smuzhiyun #define CONFIG_SYS_CS0_CTRL 0x00001980 188*4882a593Smuzhiyun #define CONFIG_SYS_CS0_MASK 0x001F0001 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun /*----------------------------------------------------------------------- 191*4882a593Smuzhiyun * Port configuration 192*4882a593Smuzhiyun */ 193*4882a593Smuzhiyun #define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */ 194*4882a593Smuzhiyun #define CONFIG_SYS_PADDR 0x0000000 195*4882a593Smuzhiyun #define CONFIG_SYS_PADAT 0x0000000 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun #define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */ 198*4882a593Smuzhiyun #define CONFIG_SYS_PBDDR 0x0000000 199*4882a593Smuzhiyun #define CONFIG_SYS_PBDAT 0x0000000 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun #define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */ 202*4882a593Smuzhiyun #define CONFIG_SYS_PCDDR 0x0000000 203*4882a593Smuzhiyun #define CONFIG_SYS_PCDAT 0x0000000 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun #define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */ 206*4882a593Smuzhiyun #define CONFIG_SYS_PCDDR 0x0000000 207*4882a593Smuzhiyun #define CONFIG_SYS_PCDAT 0x0000000 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun #define CONFIG_SYS_PEHLPAR 0xC0 210*4882a593Smuzhiyun #define CONFIG_SYS_PUAPAR 0x0F /* UA0..UA3 = Uart 0 +1 */ 211*4882a593Smuzhiyun #define CONFIG_SYS_DDRUA 0x05 212*4882a593Smuzhiyun #define CONFIG_SYS_PJPAR 0xFF 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun #endif /* _CONFIG_M5282EVB_H */ 215