xref: /OK3568_Linux_fs/u-boot/include/configs/M5275EVB.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Configuation settings for the Motorola MC5275EVB board.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * By Arthur Shipkowski <art@videon-central.com>
5*4882a593Smuzhiyun  * Copyright (C) 2005 Videon Central, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based off of M5272C3 board code by Josef Baumgartner
8*4882a593Smuzhiyun  * <josef.baumgartner@telex.de>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun  * board/config.h - configuration options, board specific
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #ifndef _M5275EVB_H
18*4882a593Smuzhiyun #define _M5275EVB_H
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun  * High Level Configuration Options
22*4882a593Smuzhiyun  * (easy to change)
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun #define CONFIG_M5275EVB			/* define board type */
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define CONFIG_MCFTMR
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define CONFIG_MCFUART
29*4882a593Smuzhiyun #define CONFIG_SYS_UART_PORT		(0)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* Configuration for environment
32*4882a593Smuzhiyun  * Environment is embedded in u-boot in the second sector of the flash
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun #ifndef CONFIG_MONITOR_IS_IN_RAM
35*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		0x4000
36*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	0x2000
37*4882a593Smuzhiyun #else
38*4882a593Smuzhiyun #define CONFIG_ENV_ADDR		0xffe04000
39*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	0x2000
40*4882a593Smuzhiyun #endif
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define LDS_BOARD_TEXT \
43*4882a593Smuzhiyun 	. = DEFINED(env_offset) ? env_offset : .; \
44*4882a593Smuzhiyun 	env/embedded.o(.text);
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /*
47*4882a593Smuzhiyun  * BOOTP options
48*4882a593Smuzhiyun  */
49*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE
50*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH
51*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY
52*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* Available command configuration */
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define CONFIG_MCFFEC
57*4882a593Smuzhiyun #ifdef CONFIG_MCFFEC
58*4882a593Smuzhiyun #define CONFIG_MII		1
59*4882a593Smuzhiyun #define CONFIG_MII_INIT		1
60*4882a593Smuzhiyun #define CONFIG_SYS_DISCOVER_PHY
61*4882a593Smuzhiyun #define CONFIG_SYS_RX_ETH_BUFFER	8
62*4882a593Smuzhiyun #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
63*4882a593Smuzhiyun #define CONFIG_SYS_FEC0_PINMUX		0
64*4882a593Smuzhiyun #define CONFIG_SYS_FEC0_MIIBASE	CONFIG_SYS_FEC0_IOBASE
65*4882a593Smuzhiyun #define CONFIG_SYS_FEC1_PINMUX		0
66*4882a593Smuzhiyun #define CONFIG_SYS_FEC1_MIIBASE	CONFIG_SYS_FEC1_IOBASE
67*4882a593Smuzhiyun #define MCFFEC_TOUT_LOOP	50000
68*4882a593Smuzhiyun #define CONFIG_HAS_ETH1
69*4882a593Smuzhiyun /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
70*4882a593Smuzhiyun #ifndef CONFIG_SYS_DISCOVER_PHY
71*4882a593Smuzhiyun #define FECDUPLEX		FULL
72*4882a593Smuzhiyun #define FECSPEED		_100BASET
73*4882a593Smuzhiyun #else
74*4882a593Smuzhiyun #ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
75*4882a593Smuzhiyun #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
76*4882a593Smuzhiyun #endif
77*4882a593Smuzhiyun #endif
78*4882a593Smuzhiyun #endif
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* I2C */
81*4882a593Smuzhiyun #define CONFIG_SYS_I2C
82*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL
83*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED	80000
84*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
85*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET	0x00000300
86*4882a593Smuzhiyun #define CONFIG_SYS_IMMR		CONFIG_SYS_MBAR
87*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PINMUX_REG	(gpio_reg->par_feci2c)
88*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PINMUX_CLR	(0xFFF0)
89*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PINMUX_SET	(0x000F)
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP		/* undef to save memory	*/
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR		0x800000
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND	"bootm ffe40000"
96*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	0x400
97*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		0x380000
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #ifdef CONFIG_MCFFEC
100*4882a593Smuzhiyun #	define CONFIG_NET_RETRY_COUNT	5
101*4882a593Smuzhiyun #	define CONFIG_OVERWRITE_ETHADDR_ONCE
102*4882a593Smuzhiyun #endif				/* FEC_ENET */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS		\
105*4882a593Smuzhiyun 	"netdev=eth0\0"				\
106*4882a593Smuzhiyun 	"loadaddr=10000\0"			\
107*4882a593Smuzhiyun 	"uboot=u-boot.bin\0"			\
108*4882a593Smuzhiyun 	"load=tftp ${loadaddr} ${uboot}\0"	\
109*4882a593Smuzhiyun 	"upd=run load; run prog\0"		\
110*4882a593Smuzhiyun 	"prog=prot off ffe00000 ffe3ffff;"	\
111*4882a593Smuzhiyun 	"era ffe00000 ffe3ffff;"		\
112*4882a593Smuzhiyun 	"cp.b ${loadaddr} ffe00000 ${filesize};"\
113*4882a593Smuzhiyun 	"save\0"				\
114*4882a593Smuzhiyun 	""
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define CONFIG_SYS_CLK			150000000
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun  * Low Level Configuration Settings
120*4882a593Smuzhiyun  * (address mappings, register initial values, etc.)
121*4882a593Smuzhiyun  * You should know what you are doing if you make changes here.
122*4882a593Smuzhiyun  */
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define CONFIG_SYS_MBAR		0x40000000
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /*-----------------------------------------------------------------------
127*4882a593Smuzhiyun  * Definitions for initial stack pointer and data area (in DPRAM)
128*4882a593Smuzhiyun  */
129*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0x20000000
130*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE	0x10000	/* Size of used area in internal SRAM */
131*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
132*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /*-----------------------------------------------------------------------
135*4882a593Smuzhiyun  * Start addresses for the final memory configuration
136*4882a593Smuzhiyun  * (Set up by the startup code)
137*4882a593Smuzhiyun  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
138*4882a593Smuzhiyun  */
139*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		0x00000000
140*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE		16	/* SDRAM size in MB */
141*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_CS0_BASE
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #ifdef CONFIG_MONITOR_IS_IN_RAM
144*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE	0x20000
145*4882a593Smuzhiyun #else
146*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
147*4882a593Smuzhiyun #endif
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN		0x20000
150*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(256 << 10)
151*4882a593Smuzhiyun #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /*
154*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
155*4882a593Smuzhiyun  * have to be in the first 8 MB of memory, since this is
156*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization ??
157*4882a593Smuzhiyun  */
158*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
159*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN		(CONFIG_SYS_SDRAM_SIZE << 20)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /*-----------------------------------------------------------------------
162*4882a593Smuzhiyun  * FLASH organization
163*4882a593Smuzhiyun  */
164*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
165*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT	11	/* max number of sectors on one chip */
166*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT	1000
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI		1
169*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER	1
170*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_SIZE		0x200000
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /*-----------------------------------------------------------------------
173*4882a593Smuzhiyun  * Cache Configuration
174*4882a593Smuzhiyun  */
175*4882a593Smuzhiyun #define CONFIG_SYS_CACHELINE_SIZE	16
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
178*4882a593Smuzhiyun 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
179*4882a593Smuzhiyun #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
180*4882a593Smuzhiyun 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
181*4882a593Smuzhiyun #define CONFIG_SYS_ICACHE_INV		(CF_CACR_CINV | CF_CACR_INVI)
182*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_SDRAM_BASE | \
183*4882a593Smuzhiyun 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
184*4882a593Smuzhiyun 					 CF_ACR_EN | CF_ACR_SM_ALL)
185*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_CINV | \
186*4882a593Smuzhiyun 					 CF_CACR_DISD | CF_CACR_INVI | \
187*4882a593Smuzhiyun 					 CF_CACR_CEIB | CF_CACR_DCM | \
188*4882a593Smuzhiyun 					 CF_CACR_EUSP)
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /*-----------------------------------------------------------------------
191*4882a593Smuzhiyun  * Memory bank definitions
192*4882a593Smuzhiyun  */
193*4882a593Smuzhiyun #define CONFIG_SYS_CS0_BASE		0xffe00000
194*4882a593Smuzhiyun #define CONFIG_SYS_CS0_CTRL		0x00001980
195*4882a593Smuzhiyun #define CONFIG_SYS_CS0_MASK		0x001F0001
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define CONFIG_SYS_CS1_BASE		0x30000000
198*4882a593Smuzhiyun #define CONFIG_SYS_CS1_CTRL		0x00001900
199*4882a593Smuzhiyun #define CONFIG_SYS_CS1_MASK		0x00070001
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /*-----------------------------------------------------------------------
202*4882a593Smuzhiyun  * Port configuration
203*4882a593Smuzhiyun  */
204*4882a593Smuzhiyun #define CONFIG_SYS_FECI2C		0x0FA0
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #endif	/* _M5275EVB_H */
207