xref: /OK3568_Linux_fs/u-boot/include/configs/M5272C3.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Configuation settings for the Motorola MC5272C3 board.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun /*
10*4882a593Smuzhiyun  * board/config.h - configuration options, board specific
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #ifndef _M5272C3_H
14*4882a593Smuzhiyun #define _M5272C3_H
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun  * High Level Configuration Options
18*4882a593Smuzhiyun  * (easy to change)
19*4882a593Smuzhiyun  */
20*4882a593Smuzhiyun #define CONFIG_MCFTMR
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define CONFIG_MCFUART
23*4882a593Smuzhiyun #define CONFIG_SYS_UART_PORT		(0)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #undef CONFIG_WATCHDOG
26*4882a593Smuzhiyun #define CONFIG_WATCHDOG_TIMEOUT 10000	/* timeout in milliseconds */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #undef CONFIG_MONITOR_IS_IN_RAM	/* define if monitor is started from a pre-loader */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* Configuration for environment
31*4882a593Smuzhiyun  * Environment is embedded in u-boot in the second sector of the flash
32*4882a593Smuzhiyun  */
33*4882a593Smuzhiyun #ifndef CONFIG_MONITOR_IS_IN_RAM
34*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		0x4000
35*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	0x2000
36*4882a593Smuzhiyun #else
37*4882a593Smuzhiyun #define CONFIG_ENV_ADDR		0xffe04000
38*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	0x2000
39*4882a593Smuzhiyun #endif
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define LDS_BOARD_TEXT \
42*4882a593Smuzhiyun 	. = DEFINED(env_offset) ? env_offset : .; \
43*4882a593Smuzhiyun 	env/embedded.o(.text);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun  * BOOTP options
47*4882a593Smuzhiyun  */
48*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE
49*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH
50*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY
51*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /*
54*4882a593Smuzhiyun  * Command line configuration.
55*4882a593Smuzhiyun  */
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define CONFIG_MCFFEC
58*4882a593Smuzhiyun #ifdef CONFIG_MCFFEC
59*4882a593Smuzhiyun #	define CONFIG_MII		1
60*4882a593Smuzhiyun #	define CONFIG_MII_INIT		1
61*4882a593Smuzhiyun #	define CONFIG_SYS_DISCOVER_PHY
62*4882a593Smuzhiyun #	define CONFIG_SYS_RX_ETH_BUFFER	8
63*4882a593Smuzhiyun #	define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #	define CONFIG_SYS_FEC0_PINMUX		0
66*4882a593Smuzhiyun #	define CONFIG_SYS_FEC0_MIIBASE		CONFIG_SYS_FEC0_IOBASE
67*4882a593Smuzhiyun #	define MCFFEC_TOUT_LOOP		50000
68*4882a593Smuzhiyun /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
69*4882a593Smuzhiyun #	ifndef CONFIG_SYS_DISCOVER_PHY
70*4882a593Smuzhiyun #		define FECDUPLEX	FULL
71*4882a593Smuzhiyun #		define FECSPEED		_100BASET
72*4882a593Smuzhiyun #	else
73*4882a593Smuzhiyun #		ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
74*4882a593Smuzhiyun #			define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
75*4882a593Smuzhiyun #		endif
76*4882a593Smuzhiyun #	endif			/* CONFIG_SYS_DISCOVER_PHY */
77*4882a593Smuzhiyun #endif
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #ifdef CONFIG_MCFFEC
80*4882a593Smuzhiyun #	define CONFIG_IPADDR	192.162.1.2
81*4882a593Smuzhiyun #	define CONFIG_NETMASK	255.255.255.0
82*4882a593Smuzhiyun #	define CONFIG_SERVERIP	192.162.1.1
83*4882a593Smuzhiyun #	define CONFIG_GATEWAYIP	192.162.1.1
84*4882a593Smuzhiyun #endif				/* CONFIG_MCFFEC */
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define CONFIG_HOSTNAME		M5272C3
87*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS		\
88*4882a593Smuzhiyun 	"netdev=eth0\0"				\
89*4882a593Smuzhiyun 	"loadaddr=10000\0"			\
90*4882a593Smuzhiyun 	"u-boot=u-boot.bin\0"			\
91*4882a593Smuzhiyun 	"load=tftp ${loadaddr) ${u-boot}\0"	\
92*4882a593Smuzhiyun 	"upd=run load; run prog\0"		\
93*4882a593Smuzhiyun 	"prog=prot off ffe00000 ffe3ffff;"	\
94*4882a593Smuzhiyun 	"era ffe00000 ffe3ffff;"		\
95*4882a593Smuzhiyun 	"cp.b ${loadaddr} ffe00000 ${filesize};"\
96*4882a593Smuzhiyun 	"save\0"				\
97*4882a593Smuzhiyun 	""
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP		/* undef to save memory */
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR		0x20000
102*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	0x400
103*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		0x380000
104*4882a593Smuzhiyun #define CONFIG_SYS_CLK			66000000
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /*
107*4882a593Smuzhiyun  * Low Level Configuration Settings
108*4882a593Smuzhiyun  * (address mappings, register initial values, etc.)
109*4882a593Smuzhiyun  * You should know what you are doing if you make changes here.
110*4882a593Smuzhiyun  */
111*4882a593Smuzhiyun #define CONFIG_SYS_MBAR		0x10000000	/* Register Base Addrs */
112*4882a593Smuzhiyun #define CONFIG_SYS_SCR			0x0003
113*4882a593Smuzhiyun #define CONFIG_SYS_SPR			0xffff
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /*-----------------------------------------------------------------------
116*4882a593Smuzhiyun  * Definitions for initial stack pointer and data area (in DPRAM)
117*4882a593Smuzhiyun  */
118*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0x20000000
119*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE	0x1000	/* Size of used area in internal SRAM    */
120*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
121*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /*-----------------------------------------------------------------------
124*4882a593Smuzhiyun  * Start addresses for the final memory configuration
125*4882a593Smuzhiyun  * (Set up by the startup code)
126*4882a593Smuzhiyun  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
127*4882a593Smuzhiyun  */
128*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		0x00000000
129*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE		4	/* SDRAM size in MB */
130*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE		0xffe00000
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #ifdef	CONFIG_MONITOR_IS_IN_RAM
133*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE	0x20000
134*4882a593Smuzhiyun #else
135*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
136*4882a593Smuzhiyun #endif
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN		0x20000
139*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(256 << 10)
140*4882a593Smuzhiyun #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /*
143*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
144*4882a593Smuzhiyun  * have to be in the first 8 MB of memory, since this is
145*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization ??
146*4882a593Smuzhiyun  */
147*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun  * FLASH organization
151*4882a593Smuzhiyun  */
152*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI
153*4882a593Smuzhiyun #ifdef CONFIG_SYS_FLASH_CFI
154*4882a593Smuzhiyun #	define CONFIG_FLASH_CFI_DRIVER	1
155*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_SIZE		0x800000	/* Max size that the board might have */
156*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
157*4882a593Smuzhiyun #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
158*4882a593Smuzhiyun #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
159*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
160*4882a593Smuzhiyun #endif
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /*-----------------------------------------------------------------------
163*4882a593Smuzhiyun  * Cache Configuration
164*4882a593Smuzhiyun  */
165*4882a593Smuzhiyun #define CONFIG_SYS_CACHELINE_SIZE	16
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
168*4882a593Smuzhiyun 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
169*4882a593Smuzhiyun #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
170*4882a593Smuzhiyun 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
171*4882a593Smuzhiyun #define CONFIG_SYS_ICACHE_INV		(CF_CACR_CINV | CF_CACR_INVI)
172*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_SDRAM_BASE | \
173*4882a593Smuzhiyun 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
174*4882a593Smuzhiyun 					 CF_ACR_EN | CF_ACR_SM_ALL)
175*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_CINV | \
176*4882a593Smuzhiyun 					 CF_CACR_DISD | CF_CACR_INVI | \
177*4882a593Smuzhiyun 					 CF_CACR_CEIB | CF_CACR_DCM | \
178*4882a593Smuzhiyun 					 CF_CACR_EUSP)
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /*-----------------------------------------------------------------------
181*4882a593Smuzhiyun  * Memory bank definitions
182*4882a593Smuzhiyun  */
183*4882a593Smuzhiyun #define CONFIG_SYS_BR0_PRELIM		0xFFE00201
184*4882a593Smuzhiyun #define CONFIG_SYS_OR0_PRELIM		0xFFE00014
185*4882a593Smuzhiyun #define CONFIG_SYS_BR1_PRELIM		0
186*4882a593Smuzhiyun #define CONFIG_SYS_OR1_PRELIM		0
187*4882a593Smuzhiyun #define CONFIG_SYS_BR2_PRELIM		0x30000001
188*4882a593Smuzhiyun #define CONFIG_SYS_OR2_PRELIM		0xFFF80000
189*4882a593Smuzhiyun #define CONFIG_SYS_BR3_PRELIM		0
190*4882a593Smuzhiyun #define CONFIG_SYS_OR3_PRELIM		0
191*4882a593Smuzhiyun #define CONFIG_SYS_BR4_PRELIM		0
192*4882a593Smuzhiyun #define CONFIG_SYS_OR4_PRELIM		0
193*4882a593Smuzhiyun #define CONFIG_SYS_BR5_PRELIM		0
194*4882a593Smuzhiyun #define CONFIG_SYS_OR5_PRELIM		0
195*4882a593Smuzhiyun #define CONFIG_SYS_BR6_PRELIM		0
196*4882a593Smuzhiyun #define CONFIG_SYS_OR6_PRELIM		0
197*4882a593Smuzhiyun #define CONFIG_SYS_BR7_PRELIM		0x00000701
198*4882a593Smuzhiyun #define CONFIG_SYS_OR7_PRELIM		0xFFC0007C
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /*-----------------------------------------------------------------------
201*4882a593Smuzhiyun  * Port configuration
202*4882a593Smuzhiyun  */
203*4882a593Smuzhiyun #define CONFIG_SYS_PACNT		0x00000000
204*4882a593Smuzhiyun #define CONFIG_SYS_PADDR		0x0000
205*4882a593Smuzhiyun #define CONFIG_SYS_PADAT		0x0000
206*4882a593Smuzhiyun #define CONFIG_SYS_PBCNT		0x55554155	/* Ethernet/UART configuration */
207*4882a593Smuzhiyun #define CONFIG_SYS_PBDDR		0x0000
208*4882a593Smuzhiyun #define CONFIG_SYS_PBDAT		0x0000
209*4882a593Smuzhiyun #define CONFIG_SYS_PDCNT		0x00000000
210*4882a593Smuzhiyun #endif				/* _M5272C3_H */
211