xref: /OK3568_Linux_fs/u-boot/include/configs/M5253EVBE.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  * Hayden Fraser (Hayden.Fraser@freescale.com)
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef _M5253EVBE_H
9*4882a593Smuzhiyun #define _M5253EVBE_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #define CONFIG_M5253EVBE	/* define board type */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define CONFIG_MCFTMR
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define CONFIG_MCFUART
16*4882a593Smuzhiyun #define CONFIG_SYS_UART_PORT		(0)
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #undef CONFIG_WATCHDOG		/* disable watchdog */
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* Configuration for environment
22*4882a593Smuzhiyun  * Environment is embedded in u-boot in the second sector of the flash
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun #ifndef CONFIG_MONITOR_IS_IN_RAM
25*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		0x4000
26*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	0x2000
27*4882a593Smuzhiyun #else
28*4882a593Smuzhiyun #define CONFIG_ENV_ADDR		0xffe04000
29*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	0x2000
30*4882a593Smuzhiyun #endif
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define LDS_BOARD_TEXT \
33*4882a593Smuzhiyun 	. = DEFINED(env_offset) ? env_offset : .; \
34*4882a593Smuzhiyun 	env/embedded.o(.text)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /*
37*4882a593Smuzhiyun  * BOOTP options
38*4882a593Smuzhiyun  */
39*4882a593Smuzhiyun #undef CONFIG_BOOTP_BOOTFILESIZE
40*4882a593Smuzhiyun #undef CONFIG_BOOTP_BOOTPATH
41*4882a593Smuzhiyun #undef CONFIG_BOOTP_GATEWAY
42*4882a593Smuzhiyun #undef CONFIG_BOOTP_HOSTNAME
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun  * Command line configuration.
46*4882a593Smuzhiyun  */
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* ATA */
49*4882a593Smuzhiyun #define CONFIG_IDE_RESET	1
50*4882a593Smuzhiyun #define CONFIG_IDE_PREINIT	1
51*4882a593Smuzhiyun #define CONFIG_ATAPI
52*4882a593Smuzhiyun #undef CONFIG_LBA48
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define CONFIG_SYS_IDE_MAXBUS		1
55*4882a593Smuzhiyun #define CONFIG_SYS_IDE_MAXDEVICE	2
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define CONFIG_SYS_ATA_BASE_ADDR	(CONFIG_SYS_MBAR2 + 0x800)
58*4882a593Smuzhiyun #define CONFIG_SYS_ATA_IDE0_OFFSET	0
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define CONFIG_SYS_ATA_DATA_OFFSET	0xA0	/* Offset for data I/O */
61*4882a593Smuzhiyun #define CONFIG_SYS_ATA_REG_OFFSET	0xA0	/* Offset for normal register accesses */
62*4882a593Smuzhiyun #define CONFIG_SYS_ATA_ALT_OFFSET	0xC0	/* Offset for alternate registers */
63*4882a593Smuzhiyun #define CONFIG_SYS_ATA_STRIDE		4	/* Interval between registers */
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP		/* undef to save memory */
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR		0x00100000
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	0x400
70*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		0x380000
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #undef CONFIG_SYS_PLL_BYPASS		/* bypass PLL for test purpose */
73*4882a593Smuzhiyun #define CONFIG_SYS_FAST_CLK
74*4882a593Smuzhiyun #ifdef CONFIG_SYS_FAST_CLK
75*4882a593Smuzhiyun #	define CONFIG_SYS_PLLCR	0x1243E054
76*4882a593Smuzhiyun #	define CONFIG_SYS_CLK		140000000
77*4882a593Smuzhiyun #else
78*4882a593Smuzhiyun #	define CONFIG_SYS_PLLCR	0x135a4140
79*4882a593Smuzhiyun #	define CONFIG_SYS_CLK		70000000
80*4882a593Smuzhiyun #endif
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun  * Low Level Configuration Settings
84*4882a593Smuzhiyun  * (address mappings, register initial values, etc.)
85*4882a593Smuzhiyun  * You should know what you are doing if you make changes here.
86*4882a593Smuzhiyun  */
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define CONFIG_SYS_MBAR		0x10000000	/* Register Base Addrs */
89*4882a593Smuzhiyun #define CONFIG_SYS_MBAR2		0x80000000	/* Module Base Addrs 2 */
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun  * Definitions for initial stack pointer and data area (in DPRAM)
93*4882a593Smuzhiyun  */
94*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0x20000000
95*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE	0x10000	/* Size of used area in internal SRAM */
96*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
97*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /*
100*4882a593Smuzhiyun  * Start addresses for the final memory configuration
101*4882a593Smuzhiyun  * (Set up by the startup code)
102*4882a593Smuzhiyun  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
103*4882a593Smuzhiyun  */
104*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		0x00000000
105*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE		8	/* SDRAM size in MB */
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #ifdef CONFIG_MONITOR_IS_IN_RAM
108*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE	0x20000
109*4882a593Smuzhiyun #else
110*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
111*4882a593Smuzhiyun #endif
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN		0x40000
114*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(256 << 10)
115*4882a593Smuzhiyun #define CONFIG_SYS_BOOTPARAMS_LEN	(64*1024)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
119*4882a593Smuzhiyun  * have to be in the first 8 MB of memory, since this is
120*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization ??
121*4882a593Smuzhiyun  */
122*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
123*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN		(CONFIG_SYS_SDRAM_SIZE << 20)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* FLASH organization */
126*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_CS0_BASE
127*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
128*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT	35	/* max number of sectors on one chip */
129*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT	1000
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI		1
132*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER	1
133*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_SIZE		0x200000
134*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* Cache Configuration */
137*4882a593Smuzhiyun #define CONFIG_SYS_CACHELINE_SIZE	16
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
140*4882a593Smuzhiyun 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
141*4882a593Smuzhiyun #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
142*4882a593Smuzhiyun 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
143*4882a593Smuzhiyun #define CONFIG_SYS_ICACHE_INV		(CF_CACR_DCM)
144*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_FLASH_BASE | \
145*4882a593Smuzhiyun 					 CF_ADDRMASK(2) | \
146*4882a593Smuzhiyun 					 CF_ACR_EN | CF_ACR_SM_ALL)
147*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR1		(CONFIG_SYS_SDRAM_BASE | \
148*4882a593Smuzhiyun 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
149*4882a593Smuzhiyun 					 CF_ACR_EN | CF_ACR_SM_ALL)
150*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_CEIB | \
151*4882a593Smuzhiyun 					 CF_CACR_DBWE)
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /* Port configuration */
154*4882a593Smuzhiyun #define CONFIG_SYS_FECI2C		0xF0
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define CONFIG_SYS_CS0_BASE		0xFFE00000
157*4882a593Smuzhiyun #define CONFIG_SYS_CS0_MASK		0x001F0021
158*4882a593Smuzhiyun #define CONFIG_SYS_CS0_CTRL		0x00001D80
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /*-----------------------------------------------------------------------
161*4882a593Smuzhiyun  * Port configuration
162*4882a593Smuzhiyun  */
163*4882a593Smuzhiyun #define CONFIG_SYS_GPIO_FUNC		0x00000008	/* Set gpio pins: none */
164*4882a593Smuzhiyun #define CONFIG_SYS_GPIO1_FUNC		0x00df00f0	/* 36-39(SWITCH),48-52(FPGAs),54 */
165*4882a593Smuzhiyun #define CONFIG_SYS_GPIO_EN		0x00000008	/* Set gpio output enable */
166*4882a593Smuzhiyun #define CONFIG_SYS_GPIO1_EN		0x00c70000	/* Set gpio output enable */
167*4882a593Smuzhiyun #define CONFIG_SYS_GPIO_OUT		0x00000008	/* Set outputs to default state */
168*4882a593Smuzhiyun #define CONFIG_SYS_GPIO1_OUT		0x00c70000	/* Set outputs to default state */
169*4882a593Smuzhiyun #define CONFIG_SYS_GPIO1_LED		0x00400000	/* user led */
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #endif				/* _M5253EVB_H */
172