1*4882a593Smuzhiyun /* Copyright (C) 2004-2007 Freescale Semiconductor, Inc. 2*4882a593Smuzhiyun * Hayden Fraser (Hayden.Fraser@freescale.com) 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef _M5253DEMO_H 8*4882a593Smuzhiyun #define _M5253DEMO_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #define CONFIG_M5253DEMO /* define board type */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #define CONFIG_MCFTMR 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #define CONFIG_MCFUART 15*4882a593Smuzhiyun #define CONFIG_SYS_UART_PORT (0) 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #undef CONFIG_WATCHDOG /* disable watchdog */ 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun /* Configuration for environment 21*4882a593Smuzhiyun * Environment is embedded in u-boot in the second sector of the flash 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun #ifdef CONFIG_MONITOR_IS_IN_RAM 24*4882a593Smuzhiyun # define CONFIG_ENV_OFFSET 0x4000 25*4882a593Smuzhiyun # define CONFIG_ENV_SECT_SIZE 0x1000 26*4882a593Smuzhiyun #else 27*4882a593Smuzhiyun # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000) 28*4882a593Smuzhiyun # define CONFIG_ENV_SECT_SIZE 0x1000 29*4882a593Smuzhiyun #endif 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #define LDS_BOARD_TEXT \ 32*4882a593Smuzhiyun . = DEFINED(env_offset) ? env_offset : .; \ 33*4882a593Smuzhiyun env/embedded.o(.text*); 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun /* 36*4882a593Smuzhiyun * Command line configuration. 37*4882a593Smuzhiyun */ 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun #ifdef CONFIG_IDE 40*4882a593Smuzhiyun /* ATA */ 41*4882a593Smuzhiyun # define CONFIG_IDE_RESET 1 42*4882a593Smuzhiyun # define CONFIG_IDE_PREINIT 1 43*4882a593Smuzhiyun # define CONFIG_ATAPI 44*4882a593Smuzhiyun # undef CONFIG_LBA48 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun # define CONFIG_SYS_IDE_MAXBUS 1 47*4882a593Smuzhiyun # define CONFIG_SYS_IDE_MAXDEVICE 2 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun # define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800) 50*4882a593Smuzhiyun # define CONFIG_SYS_ATA_IDE0_OFFSET 0 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun # define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */ 53*4882a593Smuzhiyun # define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */ 54*4882a593Smuzhiyun # define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */ 55*4882a593Smuzhiyun # define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */ 56*4882a593Smuzhiyun #endif 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun #define CONFIG_DRIVER_DM9000 59*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_DM9000 60*4882a593Smuzhiyun # define CONFIG_DM9000_BASE (CONFIG_SYS_CS1_BASE | 0x300) 61*4882a593Smuzhiyun # define DM9000_IO CONFIG_DM9000_BASE 62*4882a593Smuzhiyun # define DM9000_DATA (CONFIG_DM9000_BASE + 4) 63*4882a593Smuzhiyun # undef CONFIG_DM9000_DEBUG 64*4882a593Smuzhiyun # define CONFIG_DM9000_BYTE_SWAPPED 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun # define CONFIG_OVERWRITE_ETHADDR_ONCE 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun # define CONFIG_EXTRA_ENV_SETTINGS \ 69*4882a593Smuzhiyun "netdev=eth0\0" \ 70*4882a593Smuzhiyun "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ 71*4882a593Smuzhiyun "loadaddr=10000\0" \ 72*4882a593Smuzhiyun "u-boot=u-boot.bin\0" \ 73*4882a593Smuzhiyun "load=tftp ${loadaddr) ${u-boot}\0" \ 74*4882a593Smuzhiyun "upd=run load; run prog\0" \ 75*4882a593Smuzhiyun "prog=prot off 0xff800000 0xff82ffff;" \ 76*4882a593Smuzhiyun "era 0xff800000 0xff82ffff;" \ 77*4882a593Smuzhiyun "cp.b ${loadaddr} 0xff800000 ${filesize};" \ 78*4882a593Smuzhiyun "save\0" \ 79*4882a593Smuzhiyun "" 80*4882a593Smuzhiyun #endif 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun #define CONFIG_HOSTNAME M5253DEMO 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* I2C */ 85*4882a593Smuzhiyun #define CONFIG_SYS_I2C 86*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 87*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 80000 88*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 89*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x00000280 90*4882a593Smuzhiyun #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR 91*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PINMUX_REG (*(u32 *) (CONFIG_SYS_MBAR+0x19C)) 92*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF) 93*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PINMUX_SET (0) 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x00100000 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x400 100*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x380000 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun #undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */ 103*4882a593Smuzhiyun #define CONFIG_SYS_FAST_CLK 104*4882a593Smuzhiyun #ifdef CONFIG_SYS_FAST_CLK 105*4882a593Smuzhiyun # define CONFIG_SYS_PLLCR 0x1243E054 106*4882a593Smuzhiyun # define CONFIG_SYS_CLK 140000000 107*4882a593Smuzhiyun #else 108*4882a593Smuzhiyun # define CONFIG_SYS_PLLCR 0x135a4140 109*4882a593Smuzhiyun # define CONFIG_SYS_CLK 70000000 110*4882a593Smuzhiyun #endif 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun /* 113*4882a593Smuzhiyun * Low Level Configuration Settings 114*4882a593Smuzhiyun * (address mappings, register initial values, etc.) 115*4882a593Smuzhiyun * You should know what you are doing if you make changes here. 116*4882a593Smuzhiyun */ 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */ 119*4882a593Smuzhiyun #define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */ 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun /* 122*4882a593Smuzhiyun * Definitions for initial stack pointer and data area (in DPRAM) 123*4882a593Smuzhiyun */ 124*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 125*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */ 126*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 127*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* 130*4882a593Smuzhiyun * Start addresses for the final memory configuration 131*4882a593Smuzhiyun * (Set up by the startup code) 132*4882a593Smuzhiyun * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 133*4882a593Smuzhiyun */ 134*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE 0x00000000 135*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */ 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #ifdef CONFIG_MONITOR_IS_IN_RAM 138*4882a593Smuzhiyun # define CONFIG_SYS_MONITOR_BASE 0x20000 139*4882a593Smuzhiyun #else 140*4882a593Smuzhiyun # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) 141*4882a593Smuzhiyun #endif 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN 0x40000 144*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (256 << 10) 145*4882a593Smuzhiyun #define CONFIG_SYS_BOOTPARAMS_LEN (64*1024) 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* 148*4882a593Smuzhiyun * For booting Linux, the board info and command line data 149*4882a593Smuzhiyun * have to be in the first 8 MB of memory, since this is 150*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization ?? 151*4882a593Smuzhiyun */ 152*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) 153*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20) 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun /* FLASH organization */ 156*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE) 157*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ 158*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 2048 /* max number of sectors on one chip */ 159*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 1000 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun #define FLASH_SST6401B 0x200 162*4882a593Smuzhiyun #define SST_ID_xF6401B 0x236D236D 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun #undef CONFIG_SYS_FLASH_CFI 165*4882a593Smuzhiyun #ifdef CONFIG_SYS_FLASH_CFI 166*4882a593Smuzhiyun /* 167*4882a593Smuzhiyun * Unable to use CFI driver, due to incompatible sector erase command by SST. 168*4882a593Smuzhiyun * Amd/Atmel use 0x30 for sector erase, SST use 0x50. 169*4882a593Smuzhiyun * 0x30 is block erase in SST 170*4882a593Smuzhiyun */ 171*4882a593Smuzhiyun # define CONFIG_FLASH_CFI_DRIVER 1 172*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_SIZE 0x800000 173*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 174*4882a593Smuzhiyun # define CONFIG_FLASH_CFI_LEGACY 175*4882a593Smuzhiyun #else 176*4882a593Smuzhiyun # define CONFIG_SYS_SST_SECT 2048 177*4882a593Smuzhiyun # define CONFIG_SYS_SST_SECTSZ 0x1000 178*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_WRITE_TOUT 500 179*4882a593Smuzhiyun #endif 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun /* Cache Configuration */ 182*4882a593Smuzhiyun #define CONFIG_SYS_CACHELINE_SIZE 16 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 185*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_SIZE - 8) 186*4882a593Smuzhiyun #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 187*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_SIZE - 4) 188*4882a593Smuzhiyun #define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM) 189*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \ 190*4882a593Smuzhiyun CF_ADDRMASK(8) | \ 191*4882a593Smuzhiyun CF_ACR_EN | CF_ACR_SM_ALL) 192*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \ 193*4882a593Smuzhiyun CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ 194*4882a593Smuzhiyun CF_ACR_EN | CF_ACR_SM_ALL) 195*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \ 196*4882a593Smuzhiyun CF_CACR_DBWE) 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun /* Port configuration */ 199*4882a593Smuzhiyun #define CONFIG_SYS_FECI2C 0xF0 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun #define CONFIG_SYS_CS0_BASE 0xFF800000 202*4882a593Smuzhiyun #define CONFIG_SYS_CS0_MASK 0x007F0021 203*4882a593Smuzhiyun #define CONFIG_SYS_CS0_CTRL 0x00001D80 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun #define CONFIG_SYS_CS1_BASE 0xE0000000 206*4882a593Smuzhiyun #define CONFIG_SYS_CS1_MASK 0x00000001 207*4882a593Smuzhiyun #define CONFIG_SYS_CS1_CTRL 0x00003DD8 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun /*----------------------------------------------------------------------- 210*4882a593Smuzhiyun * Port configuration 211*4882a593Smuzhiyun */ 212*4882a593Smuzhiyun #define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */ 213*4882a593Smuzhiyun #define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */ 214*4882a593Smuzhiyun #define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */ 215*4882a593Smuzhiyun #define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */ 216*4882a593Smuzhiyun #define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */ 217*4882a593Smuzhiyun #define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */ 218*4882a593Smuzhiyun #define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */ 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun #endif /* _M5253DEMO_H */ 221