1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Configuation settings for the esd TASREG board. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * (C) Copyright 2004 5*4882a593Smuzhiyun * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun /* 11*4882a593Smuzhiyun * board/config.h - configuration options, board specific 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #ifndef _M5249EVB_H 15*4882a593Smuzhiyun #define _M5249EVB_H 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /* 18*4882a593Smuzhiyun * High Level Configuration Options 19*4882a593Smuzhiyun * (easy to change) 20*4882a593Smuzhiyun */ 21*4882a593Smuzhiyun #define CONFIG_MCFTMR 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #define CONFIG_MCFUART 24*4882a593Smuzhiyun #define CONFIG_SYS_UART_PORT (0) 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #undef CONFIG_WATCHDOG 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #undef CONFIG_MONITOR_IS_IN_RAM /* no pre-loader required!!! ;-) */ 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun /* 31*4882a593Smuzhiyun * BOOTP options 32*4882a593Smuzhiyun */ 33*4882a593Smuzhiyun #undef CONFIG_BOOTP_BOOTFILESIZE 34*4882a593Smuzhiyun #undef CONFIG_BOOTP_BOOTPATH 35*4882a593Smuzhiyun #undef CONFIG_BOOTP_GATEWAY 36*4882a593Smuzhiyun #undef CONFIG_BOOTP_HOSTNAME 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun /* 39*4882a593Smuzhiyun * Command line configuration. 40*4882a593Smuzhiyun */ 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */ 45*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */ 46*4882a593Smuzhiyun #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */ 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x200000 /* default load address */ 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x400 51*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x380000 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* 54*4882a593Smuzhiyun * Clock configuration: enable only one of the following options 55*4882a593Smuzhiyun */ 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */ 58*4882a593Smuzhiyun #define CONFIG_SYS_FAST_CLK 1 /* MCF5249 can run at 140MHz */ 59*4882a593Smuzhiyun #define CONFIG_SYS_CLK 132025600 /* MCF5249 can run at 140MHz */ 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun /* 62*4882a593Smuzhiyun * Low Level Configuration Settings 63*4882a593Smuzhiyun * (address mappings, register initial values, etc.) 64*4882a593Smuzhiyun * You should know what you are doing if you make changes here. 65*4882a593Smuzhiyun */ 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun #define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */ 68*4882a593Smuzhiyun #define CONFIG_SYS_MBAR2 0x80000000 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun /*----------------------------------------------------------------------- 71*4882a593Smuzhiyun * Definitions for initial stack pointer and data area (in DPRAM) 72*4882a593Smuzhiyun */ 73*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 74*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */ 75*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 76*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #define LDS_BOARD_TEXT \ 79*4882a593Smuzhiyun . = DEFINED(env_offset) ? env_offset : .; \ 80*4882a593Smuzhiyun env/embedded.o(.text); 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET 0x4000 /* Address of Environment Sector*/ 83*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */ 84*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x2000 /* see README - env sector total size */ 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun /*----------------------------------------------------------------------- 87*4882a593Smuzhiyun * Start addresses for the final memory configuration 88*4882a593Smuzhiyun * (Set up by the startup code) 89*4882a593Smuzhiyun * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 90*4882a593Smuzhiyun */ 91*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE 0x00000000 92*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */ 93*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE) 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #if 0 /* test-only */ 96*4882a593Smuzhiyun #define CONFIG_PRAM 512 /* test-only for SDRAM problem!!!!!!!!!!!!!!!!!!!! */ 97*4882a593Smuzhiyun #endif 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN 0x20000 102*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (1 * 1024*1024) /* Reserve 1 MB for malloc() */ 103*4882a593Smuzhiyun #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun /* 106*4882a593Smuzhiyun * For booting Linux, the board info and command line data 107*4882a593Smuzhiyun * have to be in the first 8 MB of memory, since this is 108*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization ?? 109*4882a593Smuzhiyun */ 110*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun /*----------------------------------------------------------------------- 113*4882a593Smuzhiyun * FLASH organization 114*4882a593Smuzhiyun */ 115*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 116*4882a593Smuzhiyun #ifdef CONFIG_SYS_FLASH_CFI 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun # define CONFIG_FLASH_CFI_DRIVER 1 119*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */ 120*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 121*4882a593Smuzhiyun # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ 122*4882a593Smuzhiyun # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */ 123*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ 124*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_CHECKSUM 125*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } 126*4882a593Smuzhiyun #endif 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun /*----------------------------------------------------------------------- 129*4882a593Smuzhiyun * Cache Configuration 130*4882a593Smuzhiyun */ 131*4882a593Smuzhiyun #define CONFIG_SYS_CACHELINE_SIZE 16 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 134*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_SIZE - 8) 135*4882a593Smuzhiyun #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 136*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_SIZE - 4) 137*4882a593Smuzhiyun #define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM) 138*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \ 139*4882a593Smuzhiyun CF_ADDRMASK(2) | \ 140*4882a593Smuzhiyun CF_ACR_EN | CF_ACR_SM_ALL) 141*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \ 142*4882a593Smuzhiyun CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ 143*4882a593Smuzhiyun CF_ACR_EN | CF_ACR_SM_ALL) 144*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \ 145*4882a593Smuzhiyun CF_CACR_DBWE) 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /*----------------------------------------------------------------------- 148*4882a593Smuzhiyun * Memory bank definitions 149*4882a593Smuzhiyun */ 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* CS0 - AMD Flash, address 0xffc00000 */ 152*4882a593Smuzhiyun #define CONFIG_SYS_CS0_BASE 0xffe00000 153*4882a593Smuzhiyun #define CONFIG_SYS_CS0_CTRL 0x00001980 /* WS=0110, AA=1, PS=10 */ 154*4882a593Smuzhiyun /** Note: There is a CSMR0/DRAM vector problem, need to disable C/I ***/ 155*4882a593Smuzhiyun #define CONFIG_SYS_CS0_MASK 0x003f0021 /* 4MB, AA=0, WP=0, C/I=1, V=1 */ 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun /* CS1 - FPGA, address 0xe0000000 */ 158*4882a593Smuzhiyun #define CONFIG_SYS_CS1_BASE 0xe0000000 159*4882a593Smuzhiyun #define CONFIG_SYS_CS1_CTRL 0x00000d80 /* WS=0011, AA=1, PS=10 */ 160*4882a593Smuzhiyun #define CONFIG_SYS_CS1_MASK 0x00010001 /* 128kB, AA=0, WP=0, C/I=0, V=1*/ 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun /*----------------------------------------------------------------------- 163*4882a593Smuzhiyun * Port configuration 164*4882a593Smuzhiyun */ 165*4882a593Smuzhiyun #define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */ 166*4882a593Smuzhiyun #define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54*/ 167*4882a593Smuzhiyun #define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */ 168*4882a593Smuzhiyun #define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */ 169*4882a593Smuzhiyun #define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */ 170*4882a593Smuzhiyun #define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */ 171*4882a593Smuzhiyun #define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */ 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun #endif /* M5249 */ 174