xref: /OK3568_Linux_fs/u-boot/include/configs/M5235EVB.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Configuation settings for the Freescale MCF5329 FireEngine board.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * board/config.h - configuration options, board specific
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #ifndef _M5235EVB_H
15*4882a593Smuzhiyun #define _M5235EVB_H
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun  * High Level Configuration Options
19*4882a593Smuzhiyun  * (easy to change)
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define CONFIG_MCFUART
23*4882a593Smuzhiyun #define CONFIG_SYS_UART_PORT		(0)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #undef CONFIG_WATCHDOG
26*4882a593Smuzhiyun #define CONFIG_WATCHDOG_TIMEOUT	5000	/* timeout in milliseconds, max timeout is 6.71sec */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun  * BOOTP options
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE
32*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH
33*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY
34*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define CONFIG_MCFFEC
37*4882a593Smuzhiyun #ifdef CONFIG_MCFFEC
38*4882a593Smuzhiyun #	define CONFIG_MII		1
39*4882a593Smuzhiyun #	define CONFIG_MII_INIT		1
40*4882a593Smuzhiyun #	define CONFIG_SYS_DISCOVER_PHY
41*4882a593Smuzhiyun #	define CONFIG_SYS_RX_ETH_BUFFER	8
42*4882a593Smuzhiyun #	define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #	define CONFIG_SYS_FEC0_PINMUX		0
45*4882a593Smuzhiyun #	define CONFIG_SYS_FEC0_MIIBASE		CONFIG_SYS_FEC0_IOBASE
46*4882a593Smuzhiyun #	define MCFFEC_TOUT_LOOP		50000
47*4882a593Smuzhiyun /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
48*4882a593Smuzhiyun #	ifndef CONFIG_SYS_DISCOVER_PHY
49*4882a593Smuzhiyun #		define FECDUPLEX	FULL
50*4882a593Smuzhiyun #		define FECSPEED		_100BASET
51*4882a593Smuzhiyun #	else
52*4882a593Smuzhiyun #		ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
53*4882a593Smuzhiyun #			define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
54*4882a593Smuzhiyun #		endif
55*4882a593Smuzhiyun #	endif			/* CONFIG_SYS_DISCOVER_PHY */
56*4882a593Smuzhiyun #endif
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* Timer */
59*4882a593Smuzhiyun #define CONFIG_MCFTMR
60*4882a593Smuzhiyun #undef CONFIG_MCFPIT
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* I2C */
63*4882a593Smuzhiyun #define CONFIG_SYS_I2C
64*4882a593Smuzhiyun #define CONFIG_SYS_i2C_FSL
65*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED	80000
66*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
67*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET	0x00000300
68*4882a593Smuzhiyun #define CONFIG_SYS_IMMR		CONFIG_SYS_MBAR
69*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PINMUX_REG	(gpio->par_qspi)
70*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PINMUX_CLR	~(GPIO_PAR_FECI2C_SCL_MASK | GPIO_PAR_FECI2C_SDA_MASK)
71*4882a593Smuzhiyun #define CONFIG_SYS_I2C_PINMUX_SET	(GPIO_PAR_FECI2C_SCL_I2CSCL | GPIO_PAR_FECI2C_SDA_I2CSDA)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
74*4882a593Smuzhiyun #define CONFIG_BOOTFILE		"u-boot.bin"
75*4882a593Smuzhiyun #ifdef CONFIG_MCFFEC
76*4882a593Smuzhiyun #	define CONFIG_IPADDR	192.162.1.2
77*4882a593Smuzhiyun #	define CONFIG_NETMASK	255.255.255.0
78*4882a593Smuzhiyun #	define CONFIG_SERVERIP	192.162.1.1
79*4882a593Smuzhiyun #	define CONFIG_GATEWAYIP	192.162.1.1
80*4882a593Smuzhiyun #endif				/* FEC_ENET */
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define CONFIG_HOSTNAME		M5235EVB
83*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS		\
84*4882a593Smuzhiyun 	"netdev=eth0\0"				\
85*4882a593Smuzhiyun 	"loadaddr=10000\0"			\
86*4882a593Smuzhiyun 	"u-boot=u-boot.bin\0"			\
87*4882a593Smuzhiyun 	"load=tftp ${loadaddr) ${u-boot}\0"	\
88*4882a593Smuzhiyun 	"upd=run load; run prog\0"		\
89*4882a593Smuzhiyun 	"prog=prot off ffe00000 ffe3ffff;"	\
90*4882a593Smuzhiyun 	"era ffe00000 ffe3ffff;"		\
91*4882a593Smuzhiyun 	"cp.b ${loadaddr} ffe00000 ${filesize};"\
92*4882a593Smuzhiyun 	"save\0"				\
93*4882a593Smuzhiyun 	""
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define CONFIG_PRAM		512	/* 512 KB */
96*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP		/* undef to save memory */
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE+0x20000)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define CONFIG_SYS_CLK			75000000
101*4882a593Smuzhiyun #define CONFIG_SYS_CPU_CLK		CONFIG_SYS_CLK * 2
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define CONFIG_SYS_MBAR		0x40000000
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun  * Low Level Configuration Settings
107*4882a593Smuzhiyun  * (address mappings, register initial values, etc.)
108*4882a593Smuzhiyun  * You should know what you are doing if you make changes here.
109*4882a593Smuzhiyun  */
110*4882a593Smuzhiyun /*-----------------------------------------------------------------------
111*4882a593Smuzhiyun  * Definitions for initial stack pointer and data area (in DPRAM)
112*4882a593Smuzhiyun  */
113*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0x20000000
114*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE	0x10000	/* Size of used area in internal SRAM */
115*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_CTRL	0x21
116*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE - 0x10)
117*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /*-----------------------------------------------------------------------
120*4882a593Smuzhiyun  * Start addresses for the final memory configuration
121*4882a593Smuzhiyun  * (Set up by the startup code)
122*4882a593Smuzhiyun  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
123*4882a593Smuzhiyun  */
124*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		0x00000000
125*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE		16	/* SDRAM size in MB */
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE + 0x400
128*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
131*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor */
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
134*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc() */
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /*
137*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
138*4882a593Smuzhiyun  * have to be in the first 8 MB of memory, since this is
139*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization ??
140*4882a593Smuzhiyun  */
141*4882a593Smuzhiyun /* Initial Memory map for Linux */
142*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
143*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN		(CONFIG_SYS_SDRAM_SIZE << 20)
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /*-----------------------------------------------------------------------
146*4882a593Smuzhiyun  * FLASH organization
147*4882a593Smuzhiyun  */
148*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI
149*4882a593Smuzhiyun #ifdef CONFIG_SYS_FLASH_CFI
150*4882a593Smuzhiyun #	define CONFIG_FLASH_CFI_DRIVER	1
151*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_SIZE		0x800000	/* Max size that the board might have */
152*4882a593Smuzhiyun #ifdef NORFLASH_PS32BIT
153*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_32BIT
154*4882a593Smuzhiyun #else
155*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
156*4882a593Smuzhiyun #endif
157*4882a593Smuzhiyun #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
158*4882a593Smuzhiyun #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
159*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
160*4882a593Smuzhiyun #endif
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE		(CONFIG_SYS_CS0_BASE)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /* Configuration for environment
165*4882a593Smuzhiyun  * Environment is embedded in u-boot in the second sector of the flash
166*4882a593Smuzhiyun  */
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define LDS_BOARD_TEXT \
169*4882a593Smuzhiyun 	. = DEFINED(env_offset) ? env_offset : .; \
170*4882a593Smuzhiyun 	env/embedded.o(.text);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #ifdef NORFLASH_PS32BIT
173*4882a593Smuzhiyun #	define CONFIG_ENV_OFFSET		(0x8000)
174*4882a593Smuzhiyun #	define CONFIG_ENV_SIZE		0x4000
175*4882a593Smuzhiyun #	define CONFIG_ENV_SECT_SIZE	0x4000
176*4882a593Smuzhiyun #else
177*4882a593Smuzhiyun #	define CONFIG_ENV_OFFSET		(0x4000)
178*4882a593Smuzhiyun #	define CONFIG_ENV_SIZE		0x2000
179*4882a593Smuzhiyun #	define CONFIG_ENV_SECT_SIZE	0x2000
180*4882a593Smuzhiyun #endif
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /*-----------------------------------------------------------------------
183*4882a593Smuzhiyun  * Cache Configuration
184*4882a593Smuzhiyun  */
185*4882a593Smuzhiyun #define CONFIG_SYS_CACHELINE_SIZE	16
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
188*4882a593Smuzhiyun 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
189*4882a593Smuzhiyun #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
190*4882a593Smuzhiyun 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
191*4882a593Smuzhiyun #define CONFIG_SYS_ICACHE_INV		(CF_CACR_CINV)
192*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_SDRAM_BASE | \
193*4882a593Smuzhiyun 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
194*4882a593Smuzhiyun 					 CF_ACR_EN | CF_ACR_SM_ALL)
195*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_DISD | \
196*4882a593Smuzhiyun 					 CF_CACR_CEIB | CF_CACR_DCM | \
197*4882a593Smuzhiyun 					 CF_CACR_EUSP)
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /*-----------------------------------------------------------------------
200*4882a593Smuzhiyun  * Chipselect bank definitions
201*4882a593Smuzhiyun  */
202*4882a593Smuzhiyun /*
203*4882a593Smuzhiyun  * CS0 - NOR Flash 1, 2, 4, or 8MB
204*4882a593Smuzhiyun  * CS1 - Available
205*4882a593Smuzhiyun  * CS2 - Available
206*4882a593Smuzhiyun  * CS3 - Available
207*4882a593Smuzhiyun  * CS4 - Available
208*4882a593Smuzhiyun  * CS5 - Available
209*4882a593Smuzhiyun  * CS6 - Available
210*4882a593Smuzhiyun  * CS7 - Available
211*4882a593Smuzhiyun  */
212*4882a593Smuzhiyun #ifdef NORFLASH_PS32BIT
213*4882a593Smuzhiyun #	define CONFIG_SYS_CS0_BASE	0xFFC00000
214*4882a593Smuzhiyun #	define CONFIG_SYS_CS0_MASK	0x003f0001
215*4882a593Smuzhiyun #	define CONFIG_SYS_CS0_CTRL	0x00001D00
216*4882a593Smuzhiyun #else
217*4882a593Smuzhiyun #	define CONFIG_SYS_CS0_BASE	0xFFE00000
218*4882a593Smuzhiyun #	define CONFIG_SYS_CS0_MASK	0x001f0001
219*4882a593Smuzhiyun #	define CONFIG_SYS_CS0_CTRL	0x00001D80
220*4882a593Smuzhiyun #endif
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun #endif				/* _M5329EVB_H */
223