1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Configuation settings for the Freescale MCF52277 EVB board. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. 5*4882a593Smuzhiyun * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun /* 11*4882a593Smuzhiyun * board/config.h - configuration options, board specific 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #ifndef _M52277EVB_H 15*4882a593Smuzhiyun #define _M52277EVB_H 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /* 18*4882a593Smuzhiyun * High Level Configuration Options 19*4882a593Smuzhiyun * (easy to change) 20*4882a593Smuzhiyun */ 21*4882a593Smuzhiyun #define CONFIG_M52277EVB /* M52277EVB board */ 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #define CONFIG_MCFUART 24*4882a593Smuzhiyun #define CONFIG_SYS_UART_PORT (0) 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #undef CONFIG_WATCHDOG 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define CONFIG_TIMESTAMP /* Print image info with timestamp */ 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun /* 31*4882a593Smuzhiyun * BOOTP options 32*4882a593Smuzhiyun */ 33*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTFILESIZE 34*4882a593Smuzhiyun #define CONFIG_BOOTP_BOOTPATH 35*4882a593Smuzhiyun #define CONFIG_BOOTP_GATEWAY 36*4882a593Smuzhiyun #define CONFIG_BOOTP_HOSTNAME 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define CONFIG_HOSTNAME M52277EVB 39*4882a593Smuzhiyun #define CONFIG_SYS_UBOOT_END 0x3FFFF 40*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR2 0x40010007 41*4882a593Smuzhiyun #ifdef CONFIG_SYS_STMICRO_BOOT 42*4882a593Smuzhiyun /* ST Micro serial flash */ 43*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 44*4882a593Smuzhiyun "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ 45*4882a593Smuzhiyun "loadaddr=0x40010000\0" \ 46*4882a593Smuzhiyun "uboot=u-boot.bin\0" \ 47*4882a593Smuzhiyun "load=loadb ${loadaddr} ${baudrate};" \ 48*4882a593Smuzhiyun "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \ 49*4882a593Smuzhiyun "upd=run load; run prog\0" \ 50*4882a593Smuzhiyun "prog=sf probe 0:2 10000 1;" \ 51*4882a593Smuzhiyun "sf erase 0 30000;" \ 52*4882a593Smuzhiyun "sf write ${loadaddr} 0 30000;" \ 53*4882a593Smuzhiyun "save\0" \ 54*4882a593Smuzhiyun "" 55*4882a593Smuzhiyun #endif 56*4882a593Smuzhiyun #ifdef CONFIG_SYS_SPANSION_BOOT 57*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 58*4882a593Smuzhiyun "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ 59*4882a593Smuzhiyun "loadaddr=0x40010000\0" \ 60*4882a593Smuzhiyun "uboot=u-boot.bin\0" \ 61*4882a593Smuzhiyun "load=loadb ${loadaddr} ${baudrate}\0" \ 62*4882a593Smuzhiyun "upd=run load; run prog\0" \ 63*4882a593Smuzhiyun "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \ 64*4882a593Smuzhiyun " " __stringify(CONFIG_SYS_UBOOT_END) ";" \ 65*4882a593Smuzhiyun "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \ 66*4882a593Smuzhiyun __stringify(CONFIG_SYS_UBOOT_END) ";" \ 67*4882a593Smuzhiyun "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \ 68*4882a593Smuzhiyun " ${filesize}; save\0" \ 69*4882a593Smuzhiyun "updsbf=run loadsbf; run progsbf\0" \ 70*4882a593Smuzhiyun "loadsbf=loadb ${loadaddr} ${baudrate};" \ 71*4882a593Smuzhiyun "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \ 72*4882a593Smuzhiyun "progsbf=sf probe 0:2 10000 1;" \ 73*4882a593Smuzhiyun "sf erase 0 30000;" \ 74*4882a593Smuzhiyun "sf write ${loadaddr} 0 30000;" \ 75*4882a593Smuzhiyun "" 76*4882a593Smuzhiyun #endif 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun /* LCD */ 79*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMP 80*4882a593Smuzhiyun #define CONFIG_SPLASH_SCREEN 81*4882a593Smuzhiyun #define CONFIG_LCD_LOGO 82*4882a593Smuzhiyun #define CONFIG_SHARP_LQ035Q7DH06 83*4882a593Smuzhiyun #endif 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun /* USB */ 86*4882a593Smuzhiyun #ifdef CONFIG_CMD_USB 87*4882a593Smuzhiyun #define CONFIG_SYS_USB_EHCI_REGS_BASE 0xFC0B0000 88*4882a593Smuzhiyun #define CONFIG_SYS_USB_EHCI_CPU_INIT 89*4882a593Smuzhiyun #endif 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun /* Realtime clock */ 92*4882a593Smuzhiyun #define CONFIG_MCFRTC 93*4882a593Smuzhiyun #undef RTC_DEBUG 94*4882a593Smuzhiyun #define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ) 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun /* Timer */ 97*4882a593Smuzhiyun #define CONFIG_MCFTMR 98*4882a593Smuzhiyun #undef CONFIG_MCFPIT 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun /* I2c */ 101*4882a593Smuzhiyun #define CONFIG_SYS_I2C 102*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 103*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 80000 104*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 105*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x58000 106*4882a593Smuzhiyun #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun /* DSPI and Serial Flash */ 109*4882a593Smuzhiyun #define CONFIG_CF_DSPI 110*4882a593Smuzhiyun #define CONFIG_HARD_SPI 111*4882a593Smuzhiyun #define CONFIG_SYS_SBFHDR_SIZE 0x7 112*4882a593Smuzhiyun #ifdef CONFIG_CMD_SPI 113*4882a593Smuzhiyun # define CONFIG_SYS_DSPI_CS2 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun # define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \ 116*4882a593Smuzhiyun DSPI_CTAR_PCSSCK_1CLK | \ 117*4882a593Smuzhiyun DSPI_CTAR_PASC(0) | \ 118*4882a593Smuzhiyun DSPI_CTAR_PDT(0) | \ 119*4882a593Smuzhiyun DSPI_CTAR_CSSCK(0) | \ 120*4882a593Smuzhiyun DSPI_CTAR_ASC(0) | \ 121*4882a593Smuzhiyun DSPI_CTAR_DT(1)) 122*4882a593Smuzhiyun #endif 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun /* Input, PCI, Flexbus, and VCO */ 125*4882a593Smuzhiyun #define CONFIG_EXTRA_CLOCK 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #define CONFIG_SYS_INPUT_CLKSRC 16000000 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun #define CONFIG_PRAM 2048 /* 2048 KB */ 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000) 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun #define CONFIG_SYS_MBAR 0xFC000000 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun /* 138*4882a593Smuzhiyun * Low Level Configuration Settings 139*4882a593Smuzhiyun * (address mappings, register initial values, etc.) 140*4882a593Smuzhiyun * You should know what you are doing if you make changes here. 141*4882a593Smuzhiyun */ 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun /* 144*4882a593Smuzhiyun * Definitions for initial stack pointer and data area (in DPRAM) 145*4882a593Smuzhiyun */ 146*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000 147*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */ 148*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_CTRL 0x221 149*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32) 150*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32) 151*4882a593Smuzhiyun #define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32) 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun /* 154*4882a593Smuzhiyun * Start addresses for the final memory configuration 155*4882a593Smuzhiyun * (Set up by the startup code) 156*4882a593Smuzhiyun * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 157*4882a593Smuzhiyun */ 158*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE 0x40000000 159*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */ 160*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CFG1 0x43711630 161*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CFG2 0x56670000 162*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CTRL 0xE1092000 163*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_EMOD 0x81810000 164*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_MODE 0x00CD0000 165*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x00 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400 168*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20) 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun #ifdef CONFIG_CF_SBF 171*4882a593Smuzhiyun # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400) 172*4882a593Smuzhiyun #else 173*4882a593Smuzhiyun # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) 174*4882a593Smuzhiyun #endif 175*4882a593Smuzhiyun #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024 176*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ 177*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun /* Initial Memory map for Linux */ 180*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) 181*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20) 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun /* 184*4882a593Smuzhiyun * Configuration for environment 185*4882a593Smuzhiyun * Environment is not embedded in u-boot. First time runing may have env 186*4882a593Smuzhiyun * crc error warning if there is no correct environment on the flash. 187*4882a593Smuzhiyun */ 188*4882a593Smuzhiyun #ifdef CONFIG_CF_SBF 189*4882a593Smuzhiyun # define CONFIG_ENV_SPI_CS 2 190*4882a593Smuzhiyun #endif 191*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 1 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun /*----------------------------------------------------------------------- 194*4882a593Smuzhiyun * FLASH organization 195*4882a593Smuzhiyun */ 196*4882a593Smuzhiyun #ifdef CONFIG_SYS_STMICRO_BOOT 197*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE 198*4882a593Smuzhiyun # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE 199*4882a593Smuzhiyun # define CONFIG_ENV_OFFSET 0x30000 200*4882a593Smuzhiyun # define CONFIG_ENV_SIZE 0x1000 201*4882a593Smuzhiyun # define CONFIG_ENV_SECT_SIZE 0x10000 202*4882a593Smuzhiyun #endif 203*4882a593Smuzhiyun #ifdef CONFIG_SYS_SPANSION_BOOT 204*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE 205*4882a593Smuzhiyun # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE 206*4882a593Smuzhiyun # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000) 207*4882a593Smuzhiyun # define CONFIG_ENV_SIZE 0x1000 208*4882a593Smuzhiyun # define CONFIG_ENV_SECT_SIZE 0x8000 209*4882a593Smuzhiyun #endif 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 212*4882a593Smuzhiyun #ifdef CONFIG_SYS_FLASH_CFI 213*4882a593Smuzhiyun # define CONFIG_FLASH_CFI_DRIVER 1 214*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 215*4882a593Smuzhiyun # define CONFIG_FLASH_SPANSION_S29WS_N 1 216*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */ 217*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 218*4882a593Smuzhiyun # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ 219*4882a593Smuzhiyun # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */ 220*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ 221*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_CHECKSUM 222*4882a593Smuzhiyun # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE } 223*4882a593Smuzhiyun #endif 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun #define LDS_BOARD_TEXT \ 226*4882a593Smuzhiyun arch/m68k/cpu/mcf5227x/built-in.o (.text*) \ 227*4882a593Smuzhiyun arch/m68k/lib/built-in.o (.text*) 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun /* 230*4882a593Smuzhiyun * This is setting for JFFS2 support in u-boot. 231*4882a593Smuzhiyun * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support. 232*4882a593Smuzhiyun */ 233*4882a593Smuzhiyun #ifdef CONFIG_CMD_JFFS2 234*4882a593Smuzhiyun # define CONFIG_JFFS2_DEV "nor0" 235*4882a593Smuzhiyun # define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x40000) 236*4882a593Smuzhiyun # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x40000) 237*4882a593Smuzhiyun #endif 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun /*----------------------------------------------------------------------- 240*4882a593Smuzhiyun * Cache Configuration 241*4882a593Smuzhiyun */ 242*4882a593Smuzhiyun #define CONFIG_SYS_CACHELINE_SIZE 16 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 245*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_SIZE - 8) 246*4882a593Smuzhiyun #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 247*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_SIZE - 4) 248*4882a593Smuzhiyun #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI) 249*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \ 250*4882a593Smuzhiyun CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ 251*4882a593Smuzhiyun CF_ACR_EN | CF_ACR_SM_ALL) 252*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \ 253*4882a593Smuzhiyun CF_CACR_DISD | CF_CACR_INVI | \ 254*4882a593Smuzhiyun CF_CACR_CEIB | CF_CACR_DCM | \ 255*4882a593Smuzhiyun CF_CACR_EUSP) 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun /*----------------------------------------------------------------------- 258*4882a593Smuzhiyun * Memory bank definitions 259*4882a593Smuzhiyun */ 260*4882a593Smuzhiyun /* 261*4882a593Smuzhiyun * CS0 - NOR Flash 262*4882a593Smuzhiyun * CS1 - Available 263*4882a593Smuzhiyun * CS2 - Available 264*4882a593Smuzhiyun * CS3 - Available 265*4882a593Smuzhiyun * CS4 - Available 266*4882a593Smuzhiyun * CS5 - Available 267*4882a593Smuzhiyun */ 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun #ifdef CONFIG_CF_SBF 270*4882a593Smuzhiyun #define CONFIG_SYS_CS0_BASE 0x04000000 271*4882a593Smuzhiyun #define CONFIG_SYS_CS0_MASK 0x00FF0001 272*4882a593Smuzhiyun #define CONFIG_SYS_CS0_CTRL 0x00001FA0 273*4882a593Smuzhiyun #else 274*4882a593Smuzhiyun #define CONFIG_SYS_CS0_BASE 0x00000000 275*4882a593Smuzhiyun #define CONFIG_SYS_CS0_MASK 0x00FF0001 276*4882a593Smuzhiyun #define CONFIG_SYS_CS0_CTRL 0x00001FA0 277*4882a593Smuzhiyun #endif 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun #endif /* _M52277EVB_H */ 280