xref: /OK3568_Linux_fs/u-boot/include/configs/M5208EVBE.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Configuation settings for the Freescale MCF5208EVBe.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef _M5208EVBE_H
11*4882a593Smuzhiyun #define _M5208EVBE_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun  * High Level Configuration Options
15*4882a593Smuzhiyun  * (easy to change)
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun #define CONFIG_MCFUART
18*4882a593Smuzhiyun #define CONFIG_SYS_UART_PORT		(0)
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #undef CONFIG_WATCHDOG
21*4882a593Smuzhiyun #define CONFIG_WATCHDOG_TIMEOUT		5000
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define CONFIG_MCFFEC
24*4882a593Smuzhiyun #ifdef CONFIG_MCFFEC
25*4882a593Smuzhiyun #	define CONFIG_MII		1
26*4882a593Smuzhiyun #	define CONFIG_MII_INIT		1
27*4882a593Smuzhiyun #	define CONFIG_SYS_DISCOVER_PHY
28*4882a593Smuzhiyun #	define CONFIG_SYS_RX_ETH_BUFFER	8
29*4882a593Smuzhiyun #	define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
30*4882a593Smuzhiyun #	define CONFIG_HAS_ETH1
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #	define CONFIG_SYS_FEC0_PINMUX	0
33*4882a593Smuzhiyun #	define CONFIG_SYS_FEC0_MIIBASE	CONFIG_SYS_FEC0_IOBASE
34*4882a593Smuzhiyun #	define MCFFEC_TOUT_LOOP		50000
35*4882a593Smuzhiyun /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
36*4882a593Smuzhiyun #	ifndef CONFIG_SYS_DISCOVER_PHY
37*4882a593Smuzhiyun #		define FECDUPLEX	FULL
38*4882a593Smuzhiyun #		define FECSPEED		_100BASET
39*4882a593Smuzhiyun #	else
40*4882a593Smuzhiyun #		ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
41*4882a593Smuzhiyun #			define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
42*4882a593Smuzhiyun #		endif
43*4882a593Smuzhiyun #	endif			/* CONFIG_SYS_DISCOVER_PHY */
44*4882a593Smuzhiyun #endif
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* Timer */
47*4882a593Smuzhiyun #define CONFIG_MCFTMR
48*4882a593Smuzhiyun #undef CONFIG_MCFPIT
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* I2C */
51*4882a593Smuzhiyun #define CONFIG_SYS_I2C
52*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL
53*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED	80000
54*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
55*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET	0x58000
56*4882a593Smuzhiyun #define CONFIG_SYS_IMMR			CONFIG_SYS_MBAR
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define CONFIG_UDP_CHECKSUM
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #ifdef CONFIG_MCFFEC
61*4882a593Smuzhiyun #	define CONFIG_IPADDR	192.162.1.2
62*4882a593Smuzhiyun #	define CONFIG_NETMASK	255.255.255.0
63*4882a593Smuzhiyun #	define CONFIG_SERVERIP	192.162.1.1
64*4882a593Smuzhiyun #	define CONFIG_GATEWAYIP	192.162.1.1
65*4882a593Smuzhiyun #endif				/* CONFIG_MCFFEC */
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define CONFIG_HOSTNAME		M5208EVBe
68*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS		\
69*4882a593Smuzhiyun 	"netdev=eth0\0"				\
70*4882a593Smuzhiyun 	"loadaddr=40010000\0"			\
71*4882a593Smuzhiyun 	"u-boot=u-boot.bin\0"			\
72*4882a593Smuzhiyun 	"load=tftp ${loadaddr) ${u-boot}\0"	\
73*4882a593Smuzhiyun 	"upd=run load; run prog\0"		\
74*4882a593Smuzhiyun 	"prog=prot off 0 3ffff;"		\
75*4882a593Smuzhiyun 	"era 0 3ffff;"				\
76*4882a593Smuzhiyun 	"cp.b ${loadaddr} 0 ${filesize};"	\
77*4882a593Smuzhiyun 	"save\0"				\
78*4882a593Smuzhiyun 	""
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define CONFIG_PRAM		512	/* 512 KB */
81*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP	/* undef to save memory */
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR	0x40010000
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define CONFIG_SYS_CLK		166666666	/* CPU Core Clock */
86*4882a593Smuzhiyun #define CONFIG_SYS_PLL_ODR	0x36
87*4882a593Smuzhiyun #define CONFIG_SYS_PLL_FDR	0x7D
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define CONFIG_SYS_MBAR		0xFC000000
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun  * Low Level Configuration Settings
93*4882a593Smuzhiyun  * (address mappings, register initial values, etc.)
94*4882a593Smuzhiyun  * You should know what you are doing if you make changes here.
95*4882a593Smuzhiyun  */
96*4882a593Smuzhiyun /* Definitions for initial stack pointer and data area (in DPRAM) */
97*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0x80000000
98*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE		0x4000	/* Size of used area in internal SRAM */
99*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_CTRL	0x221
100*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
101*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun  * Start addresses for the final memory configuration
105*4882a593Smuzhiyun  * (Set up by the startup code)
106*4882a593Smuzhiyun  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
107*4882a593Smuzhiyun  */
108*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		0x40000000
109*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE		32	/* SDRAM size in MB */
110*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CFG1		0x43711630
111*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CFG2		0x56670000
112*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_CTRL		0xE1002000
113*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_EMOD		0x80010000
114*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_MODE		0x00CD0000
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE + 0x400
117*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE		(CONFIG_SYS_FLASH_BASE + 0x400)
120*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor */
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
123*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc() */
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
127*4882a593Smuzhiyun  * have to be in the first 8 MB of memory, since this is
128*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization ??
129*4882a593Smuzhiyun  */
130*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
131*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN		(CONFIG_SYS_SDRAM_SIZE << 20)
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /* FLASH organization */
134*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI
135*4882a593Smuzhiyun #ifdef CONFIG_SYS_FLASH_CFI
136*4882a593Smuzhiyun #	define CONFIG_FLASH_CFI_DRIVER		1
137*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_SIZE		0x800000	/* Max size that the board might have */
138*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
139*4882a593Smuzhiyun #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
140*4882a593Smuzhiyun #	define CONFIG_SYS_MAX_FLASH_SECT	254	/* max number of sectors on one chip */
141*4882a593Smuzhiyun #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
142*4882a593Smuzhiyun #endif
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_CS0_BASE
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /*
147*4882a593Smuzhiyun  * Configuration for environment
148*4882a593Smuzhiyun  * Environment is embedded in u-boot in the second sector of the flash
149*4882a593Smuzhiyun  */
150*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		0x2000
151*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			0x1000
152*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE		0x2000
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #define LDS_BOARD_TEXT \
155*4882a593Smuzhiyun 	. = DEFINED(env_offset) ? env_offset : .; \
156*4882a593Smuzhiyun 	env/embedded.o(.text*);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /* Cache Configuration */
159*4882a593Smuzhiyun #define CONFIG_SYS_CACHELINE_SIZE	16
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
162*4882a593Smuzhiyun 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
163*4882a593Smuzhiyun #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
164*4882a593Smuzhiyun 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
165*4882a593Smuzhiyun #define CONFIG_SYS_ICACHE_INV		(CF_CACR_CINV | CF_CACR_INVI)
166*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_SDRAM_BASE | \
167*4882a593Smuzhiyun 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
168*4882a593Smuzhiyun 					 CF_ACR_EN | CF_ACR_SM_ALL)
169*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_CINV | \
170*4882a593Smuzhiyun 					 CF_CACR_DISD | CF_CACR_INVI | \
171*4882a593Smuzhiyun 					 CF_CACR_CEIB | CF_CACR_DCM | \
172*4882a593Smuzhiyun 					 CF_CACR_EUSP)
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /* Chipselect bank definitions */
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun  * CS0 - NOR Flash
177*4882a593Smuzhiyun  * CS1 - Available
178*4882a593Smuzhiyun  * CS2 - Available
179*4882a593Smuzhiyun  * CS3 - Available
180*4882a593Smuzhiyun  * CS4 - Available
181*4882a593Smuzhiyun  * CS5 - Available
182*4882a593Smuzhiyun  */
183*4882a593Smuzhiyun #define CONFIG_SYS_CS0_BASE		0
184*4882a593Smuzhiyun #define CONFIG_SYS_CS0_MASK		0x007F0001
185*4882a593Smuzhiyun #define CONFIG_SYS_CS0_CTRL		0x00001FA0
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #endif				/* _M5208EVBE_H */
188