1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2013 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun /* 8*4882a593Smuzhiyun * C29XPCIE board configuration file 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #ifndef __CONFIG_H 12*4882a593Smuzhiyun #define __CONFIG_H 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #ifdef CONFIG_SPIFLASH 15*4882a593Smuzhiyun #define CONFIG_RAMBOOT_SPIFLASH 16*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x11000000 17*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc 18*4882a593Smuzhiyun #endif 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #ifdef CONFIG_NAND 21*4882a593Smuzhiyun #ifdef CONFIG_TPL_BUILD 22*4882a593Smuzhiyun #define CONFIG_SPL_NAND_BOOT 23*4882a593Smuzhiyun #define CONFIG_SPL_FLUSH_IMAGE 24*4882a593Smuzhiyun #define CONFIG_SPL_NAND_INIT 25*4882a593Smuzhiyun #define CONFIG_TPL_DRIVERS_MISC_SUPPORT 26*4882a593Smuzhiyun #define CONFIG_SPL_COMMON_INIT_DDR 27*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE (128 << 10) 28*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE 0xf8f81000 29*4882a593Smuzhiyun #define CONFIG_SYS_MPC85XX_NO_RESETVEC 30*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10) 31*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000) 32*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000) 33*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10) 34*4882a593Smuzhiyun #elif defined(CONFIG_SPL_BUILD) 35*4882a593Smuzhiyun #define CONFIG_SPL_INIT_MINIMAL 36*4882a593Smuzhiyun #define CONFIG_SPL_NAND_MINIMAL 37*4882a593Smuzhiyun #define CONFIG_SPL_FLUSH_IMAGE 38*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE 0xff800000 39*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE 8192 40*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10) 41*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000 42*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000 43*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10) 44*4882a593Smuzhiyun #endif 45*4882a593Smuzhiyun #define CONFIG_SPL_PAD_TO 0x20000 46*4882a593Smuzhiyun #define CONFIG_TPL_PAD_TO 0x20000 47*4882a593Smuzhiyun #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 48*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x11001000 49*4882a593Smuzhiyun #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 50*4882a593Smuzhiyun #endif 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE 53*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xeff40000 54*4882a593Smuzhiyun #endif 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #ifndef CONFIG_RESET_VECTOR_ADDRESS 57*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 58*4882a593Smuzhiyun #endif 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD 61*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 62*4882a593Smuzhiyun #else 63*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 64*4882a593Smuzhiyun #endif 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD 67*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 68*4882a593Smuzhiyun #endif 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun /* High Level Configuration Options */ 71*4882a593Smuzhiyun #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */ 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #ifdef CONFIG_PCI 74*4882a593Smuzhiyun #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */ 75*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 76*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 77*4882a593Smuzhiyun #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ 78*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun /* 81*4882a593Smuzhiyun * PCI Windows 82*4882a593Smuzhiyun * Memory space is mapped 1-1, but I/O space must start from 0. 83*4882a593Smuzhiyun */ 84*4882a593Smuzhiyun /* controller 1, Slot 1, tgtid 1, Base address a000 */ 85*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_NAME "Slot 1" 86*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 87*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 88*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 89*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 90*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000 91*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 92*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 93*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 96*4882a593Smuzhiyun #endif 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun #define CONFIG_TSEC_ENET 99*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #define CONFIG_DDR_CLK_FREQ 100000000 102*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ 66666666 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun #define CONFIG_HWCONFIG 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* 107*4882a593Smuzhiyun * These can be toggled for performance analysis, otherwise use default. 108*4882a593Smuzhiyun */ 109*4882a593Smuzhiyun #define CONFIG_L2_CACHE /* toggle L2 cache */ 110*4882a593Smuzhiyun #define CONFIG_BTB /* toggle branch predition */ 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #define CONFIG_ADDR_STREAMING /* toggle addr streaming */ 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun #define CONFIG_ENABLE_36BIT_PHYS 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun #define CONFIG_ADDR_MAP 1 117*4882a593Smuzhiyun #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x00200000 120*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x00400000 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun /* DDR Setup */ 123*4882a593Smuzhiyun #define CONFIG_DDR_SPD 124*4882a593Smuzhiyun #define CONFIG_SYS_SPD_BUS_NUM 0 125*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS 0x50 126*4882a593Smuzhiyun #define CONFIG_SYS_DDR_RAW_TIMING 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun /* DDR ECC Setup*/ 129*4882a593Smuzhiyun #define CONFIG_DDR_ECC 130*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 131*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE 512 134*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 135*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR 1 138*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL 1 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR 0xffe00000 141*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun /* Platform SRAM setting */ 144*4882a593Smuzhiyun #define CONFIG_SYS_PLATFORM_SRAM_BASE 0xffb00000 145*4882a593Smuzhiyun #define CONFIG_SYS_PLATFORM_SRAM_BASE_PHYS \ 146*4882a593Smuzhiyun (0xf00000000ull | CONFIG_SYS_PLATFORM_SRAM_BASE) 147*4882a593Smuzhiyun #define CONFIG_SYS_PLATFORM_SRAM_SIZE (512 << 10) 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun /* 150*4882a593Smuzhiyun * IFC Definitions 151*4882a593Smuzhiyun */ 152*4882a593Smuzhiyun /* NOR Flash on IFC */ 153*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xec000000 154*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */ 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS } 159*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 1 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_QUIET_TEST 162*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS 45 163*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* in ms */ 164*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* in ms */ 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun /* 16Bit NOR Flash - S29GL512S10TFI01 */ 167*4882a593Smuzhiyun #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 168*4882a593Smuzhiyun CSPR_PORT_SIZE_16 | \ 169*4882a593Smuzhiyun CSPR_MSEL_NOR | \ 170*4882a593Smuzhiyun CSPR_V) 171*4882a593Smuzhiyun #define CONFIG_SYS_NOR_AMASK IFC_AMASK(64*1024*1024) 172*4882a593Smuzhiyun #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(4) 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 175*4882a593Smuzhiyun FTIM0_NOR_TEADC(0x5) | \ 176*4882a593Smuzhiyun FTIM0_NOR_TEAHC(0x5)) 177*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 178*4882a593Smuzhiyun FTIM1_NOR_TRAD_NOR(0x1A) |\ 179*4882a593Smuzhiyun FTIM1_NOR_TSEQRAD_NOR(0x13)) 180*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 181*4882a593Smuzhiyun FTIM2_NOR_TCH(0x4) | \ 182*4882a593Smuzhiyun FTIM2_NOR_TWPH(0x0E) | \ 183*4882a593Smuzhiyun FTIM2_NOR_TWP(0x1c)) 184*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM3 0x0 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun /* CFI for NOR Flash */ 187*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 188*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 189*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO 190*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun /* NAND Flash on IFC */ 193*4882a593Smuzhiyun #define CONFIG_NAND_FSL_IFC 194*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE 0xff800000 195*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 1 200*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE (1024 * 1024) 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun /* 8Bit NAND Flash - K9F1G08U0B */ 203*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 204*4882a593Smuzhiyun | CSPR_PORT_SIZE_8 \ 205*4882a593Smuzhiyun | CSPR_MSEL_NAND \ 206*4882a593Smuzhiyun | CSPR_V) 207*4882a593Smuzhiyun #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 208*4882a593Smuzhiyun #define CONFIG_SYS_NAND_OOBSIZE 0x00000280 /* 640b */ 209*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 210*4882a593Smuzhiyun | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 211*4882a593Smuzhiyun | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 212*4882a593Smuzhiyun | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \ 213*4882a593Smuzhiyun | CSOR_NAND_PGS_8K /* Page Size = 8K */ \ 214*4882a593Smuzhiyun | CSOR_NAND_SPRZ_CSOR_EXT /*oob in csor_ext*/\ 215*4882a593Smuzhiyun | CSOR_NAND_PB(128)) /*128 Pages Per Block*/ 216*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x01) | \ 217*4882a593Smuzhiyun FTIM0_NAND_TWP(0x0c) | \ 218*4882a593Smuzhiyun FTIM0_NAND_TWCHT(0x08) | \ 219*4882a593Smuzhiyun FTIM0_NAND_TWH(0x06)) 220*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x28) | \ 221*4882a593Smuzhiyun FTIM1_NAND_TWBE(0x1d) | \ 222*4882a593Smuzhiyun FTIM1_NAND_TRR(0x08) | \ 223*4882a593Smuzhiyun FTIM1_NAND_TRP(0x0c)) 224*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0c) | \ 225*4882a593Smuzhiyun FTIM2_NAND_TREH(0x0a) | \ 226*4882a593Smuzhiyun FTIM2_NAND_TWHRE(0x18)) 227*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM3 (FTIM3_NAND_TWW(0x04)) 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun #define CONFIG_SYS_NAND_DDR_LAW 11 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun /* Set up IFC registers for boot location NOR/NAND */ 232*4882a593Smuzhiyun #ifdef CONFIG_NAND 233*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 234*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 235*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 236*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0_EXT CONFIG_SYS_NAND_OOBSIZE 237*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 238*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 239*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 240*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 241*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR 242*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 243*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 244*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 245*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 246*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 247*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 248*4882a593Smuzhiyun #else 249*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR 250*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 251*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 252*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 253*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 254*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 255*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 256*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 257*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 258*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 259*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1_EXT CONFIG_SYS_NAND_OOBSIZE 260*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 261*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 262*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 263*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 264*4882a593Smuzhiyun #endif 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun /* CPLD on IFC, selected by CS2 */ 267*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_BASE 0xffdf0000 268*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull \ 269*4882a593Smuzhiyun | CONFIG_SYS_CPLD_BASE) 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \ 272*4882a593Smuzhiyun | CSPR_PORT_SIZE_8 \ 273*4882a593Smuzhiyun | CSPR_MSEL_GPCM \ 274*4882a593Smuzhiyun | CSPR_V) 275*4882a593Smuzhiyun #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) 276*4882a593Smuzhiyun #define CONFIG_SYS_CSOR2 0x0 277*4882a593Smuzhiyun /* CPLD Timing parameters for IFC CS2 */ 278*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 279*4882a593Smuzhiyun FTIM0_GPCM_TEADC(0x0e) | \ 280*4882a593Smuzhiyun FTIM0_GPCM_TEAHC(0x0e)) 281*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 282*4882a593Smuzhiyun FTIM1_GPCM_TRAD(0x1f)) 283*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 284*4882a593Smuzhiyun FTIM2_GPCM_TCH(0x8) | \ 285*4882a593Smuzhiyun FTIM2_GPCM_TWP(0x1f)) 286*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM3 0x0 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun #if defined(CONFIG_RAMBOOT_SPIFLASH) 289*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT 290*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC 291*4882a593Smuzhiyun #endif 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 296*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 297*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \ 300*4882a593Smuzhiyun - GENERATED_GBL_DATA_SIZE) 301*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 304*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (2 * 1024 * 1024) 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun /* 307*4882a593Smuzhiyun * Config the L2 Cache as L2 SRAM 308*4882a593Smuzhiyun */ 309*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD) 310*4882a593Smuzhiyun #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH) 311*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 312*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 313*4882a593Smuzhiyun #define CONFIG_SYS_L2_SIZE (256 << 10) 314*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 315*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000 316*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024) 317*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10) 318*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 160 * 1024) 319*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_MALLOC_SIZE (96 << 10) 320*4882a593Smuzhiyun #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024) 321*4882a593Smuzhiyun #elif defined(CONFIG_NAND) 322*4882a593Smuzhiyun #ifdef CONFIG_TPL_BUILD 323*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 324*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 325*4882a593Smuzhiyun #define CONFIG_SYS_L2_SIZE (256 << 10) 326*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 327*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000 328*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024) 329*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024) 330*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10) 331*4882a593Smuzhiyun #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024) 332*4882a593Smuzhiyun #else 333*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 334*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR 335*4882a593Smuzhiyun #define CONFIG_SYS_L2_SIZE (256 << 10) 336*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) 337*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000) 338*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) 339*4882a593Smuzhiyun #endif 340*4882a593Smuzhiyun #endif 341*4882a593Smuzhiyun #endif 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun /* Serial Port */ 344*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 345*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 346*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 347*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL) 350*4882a593Smuzhiyun #define CONFIG_NS16550_MIN_FUNCTIONS 351*4882a593Smuzhiyun #endif 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 354*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 357*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun #define CONFIG_SYS_I2C 360*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 361*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 400000 362*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED 400000 363*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 364*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 365*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 366*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun /* I2C EEPROM */ 369*4882a593Smuzhiyun /* enable read and write access to EEPROM */ 370*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 371*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 372*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun /* eSPI - Enhanced SPI */ 375*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_SPEED 10000000 376*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun #ifdef CONFIG_TSEC_ENET 379*4882a593Smuzhiyun #define CONFIG_MII /* MII PHY management */ 380*4882a593Smuzhiyun #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 381*4882a593Smuzhiyun #define CONFIG_TSEC1 1 382*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME "eTSEC1" 383*4882a593Smuzhiyun #define CONFIG_TSEC2 1 384*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME "eTSEC2" 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun /* Default mode is RGMII mode */ 387*4882a593Smuzhiyun #define TSEC1_PHY_ADDR 0 388*4882a593Smuzhiyun #define TSEC2_PHY_ADDR 2 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 391*4882a593Smuzhiyun #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun #define CONFIG_ETHPRIME "eTSEC1" 394*4882a593Smuzhiyun #endif /* CONFIG_TSEC_ENET */ 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun /* 397*4882a593Smuzhiyun * Environment 398*4882a593Smuzhiyun */ 399*4882a593Smuzhiyun #if defined(CONFIG_SYS_RAMBOOT) 400*4882a593Smuzhiyun #if defined(CONFIG_RAMBOOT_SPIFLASH) 401*4882a593Smuzhiyun #define CONFIG_ENV_SPI_BUS 0 402*4882a593Smuzhiyun #define CONFIG_ENV_SPI_CS 0 403*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MAX_HZ 10000000 404*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MODE 0 405*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 406*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x10000 407*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 408*4882a593Smuzhiyun #endif 409*4882a593Smuzhiyun #elif defined(CONFIG_NAND) 410*4882a593Smuzhiyun #ifdef CONFIG_TPL_BUILD 411*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 412*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10)) 413*4882a593Smuzhiyun #else 414*4882a593Smuzhiyun #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 415*4882a593Smuzhiyun #define CONFIG_ENV_RANGE CONFIG_ENV_SIZE 416*4882a593Smuzhiyun #endif 417*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET CONFIG_SYS_NAND_BLOCK_SIZE 418*4882a593Smuzhiyun #else 419*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 420*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 421*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x20000 422*4882a593Smuzhiyun #endif 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO 425*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun /* 428*4882a593Smuzhiyun * Miscellaneous configurable options 429*4882a593Smuzhiyun */ 430*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 431*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 432*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 433*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 434*4882a593Smuzhiyun 435*4882a593Smuzhiyun /* 436*4882a593Smuzhiyun * For booting Linux, the board info and command line data 437*4882a593Smuzhiyun * have to be in the first 64 MB of memory, since this is 438*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 439*4882a593Smuzhiyun */ 440*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ 441*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun /* 444*4882a593Smuzhiyun * Environment Configuration 445*4882a593Smuzhiyun */ 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun #ifdef CONFIG_TSEC_ENET 448*4882a593Smuzhiyun #define CONFIG_HAS_ETH0 449*4882a593Smuzhiyun #define CONFIG_HAS_ETH1 450*4882a593Smuzhiyun #endif 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun #define CONFIG_ROOTPATH "/opt/nfsroot" 453*4882a593Smuzhiyun #define CONFIG_BOOTFILE "uImage" 454*4882a593Smuzhiyun #define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */ 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun /* default location for tftp and bootm */ 457*4882a593Smuzhiyun #define CONFIG_LOADADDR 1000000 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun #define CONFIG_DEF_HWCONFIG fsl_ddr:ecc=on 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 462*4882a593Smuzhiyun "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \ 463*4882a593Smuzhiyun "netdev=eth0\0" \ 464*4882a593Smuzhiyun "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 465*4882a593Smuzhiyun "loadaddr=1000000\0" \ 466*4882a593Smuzhiyun "consoledev=ttyS0\0" \ 467*4882a593Smuzhiyun "ramdiskaddr=2000000\0" \ 468*4882a593Smuzhiyun "ramdiskfile=rootfs.ext2.gz.uboot\0" \ 469*4882a593Smuzhiyun "fdtaddr=1e00000\0" \ 470*4882a593Smuzhiyun "fdtfile=name/of/device-tree.dtb\0" \ 471*4882a593Smuzhiyun "othbootargs=ramdisk_size=600000\0" \ 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND \ 474*4882a593Smuzhiyun "setenv bootargs root=/dev/ram rw " \ 475*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs; " \ 476*4882a593Smuzhiyun "tftp $ramdiskaddr $ramdiskfile;" \ 477*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 478*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 479*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $fdtaddr" 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun #include <asm/fsl_secure_boot.h> 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun #endif /* __CONFIG_H */ 486