1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2013 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun /* 8*4882a593Smuzhiyun * BSC9132 QDS board configuration file 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #ifndef __CONFIG_H 12*4882a593Smuzhiyun #define __CONFIG_H 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #ifdef CONFIG_SDCARD 17*4882a593Smuzhiyun #define CONFIG_RAMBOOT_SDCARD 18*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT 19*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC 20*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x11000000 21*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc 22*4882a593Smuzhiyun #endif 23*4882a593Smuzhiyun #ifdef CONFIG_SPIFLASH 24*4882a593Smuzhiyun #define CONFIG_RAMBOOT_SPIFLASH 25*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT 26*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC 27*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x11000000 28*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc 29*4882a593Smuzhiyun #endif 30*4882a593Smuzhiyun #ifdef CONFIG_NAND_SECBOOT 31*4882a593Smuzhiyun #define CONFIG_RAMBOOT_NAND 32*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT 33*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC 34*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x11000000 35*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc 36*4882a593Smuzhiyun #endif 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #ifdef CONFIG_NAND 39*4882a593Smuzhiyun #define CONFIG_SPL_INIT_MINIMAL 40*4882a593Smuzhiyun #define CONFIG_SPL_NAND_BOOT 41*4882a593Smuzhiyun #define CONFIG_SPL_FLUSH_IMAGE 42*4882a593Smuzhiyun #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x00201000 45*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE 0xFFFFE000 46*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE 8192 47*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000 48*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_STACK 0x00100000 49*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000) 50*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE) 51*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 52*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS 0 53*4882a593Smuzhiyun #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 54*4882a593Smuzhiyun #endif 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE 57*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x8ff40000 58*4882a593Smuzhiyun #endif 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #ifndef CONFIG_RESET_VECTOR_ADDRESS 61*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0x8ffffffc 62*4882a593Smuzhiyun #endif 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD 65*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 66*4882a593Smuzhiyun #else 67*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 68*4882a593Smuzhiyun #endif 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun /* High Level Configuration Options */ 71*4882a593Smuzhiyun #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */ 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #if defined(CONFIG_PCI) 74*4882a593Smuzhiyun #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */ 75*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 76*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ 77*4882a593Smuzhiyun #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ 78*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun /* 81*4882a593Smuzhiyun * PCI Windows 82*4882a593Smuzhiyun * Memory space is mapped 1-1, but I/O space must start from 0. 83*4882a593Smuzhiyun */ 84*4882a593Smuzhiyun /* controller 1, Slot 1, tgtid 1, Base address a000 */ 85*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_NAME "PCIe Slot" 86*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000 87*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000 88*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000 89*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 90*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_VIRT 0xC0010000 91*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 92*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 93*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS 0xC0010000 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 96*4882a593Smuzhiyun #endif 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 99*4882a593Smuzhiyun #define CONFIG_TSEC_ENET /* ethernet */ 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #if defined(CONFIG_SYS_CLK_100_DDR_100) 102*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ 100000000 103*4882a593Smuzhiyun #define CONFIG_DDR_CLK_FREQ 100000000 104*4882a593Smuzhiyun #elif defined(CONFIG_SYS_CLK_100_DDR_133) 105*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ 100000000 106*4882a593Smuzhiyun #define CONFIG_DDR_CLK_FREQ 133000000 107*4882a593Smuzhiyun #endif 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun #define CONFIG_MP 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #define CONFIG_HWCONFIG 112*4882a593Smuzhiyun /* 113*4882a593Smuzhiyun * These can be toggled for performance analysis, otherwise use default. 114*4882a593Smuzhiyun */ 115*4882a593Smuzhiyun #define CONFIG_L2_CACHE /* toggle L2 cache */ 116*4882a593Smuzhiyun #define CONFIG_BTB /* enable branch predition */ 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */ 119*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x01ffffff 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun /* DDR Setup */ 122*4882a593Smuzhiyun #define CONFIG_SYS_SPD_BUS_NUM 0 123*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS1 0x54 /* I2C access */ 124*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS2 0x56 /* I2C access */ 125*4882a593Smuzhiyun #define CONFIG_FSL_DDR_INTERACTIVE 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE (1024) 130*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 131*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR 1 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun /* DDR3 Controller Settings */ 136*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL 1 137*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F 138*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG_1333 0x80004302 139*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG_800 0x80014302 140*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000 141*4882a593Smuzhiyun #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 142*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000 143*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000 144*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000 145*4882a593Smuzhiyun #define CONFIG_SYS_DDR1_CS0_BNDS 0x0040007F 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600 148*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SR_CNTR 0x00000000 149*4882a593Smuzhiyun #define CONFIG_SYS_DDR_RCW_1 0x00000000 150*4882a593Smuzhiyun #define CONFIG_SYS_DDR_RCW_2 0x00000000 151*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL_800 0x470C0000 152*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL_2_800 0x04401050 153*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_4_800 0x00220001 154*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_5_800 0x03402400 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL_1333 0x470C0008 157*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL_2_1333 0x24401010 158*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_4_1333 0x00000001 159*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_5_1333 0x03401400 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_3_800 0x00020000 162*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_0_800 0x00330004 163*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6B4846 164*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_2_800 0x0FA8C8CF 165*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000 166*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE_1_800 0x40461520 167*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE_2_800 0x8000c000 168*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INTERVAL_800 0x0C300000 169*4882a593Smuzhiyun #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8655A608 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_3_1333 0x01061000 172*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_0_1333 0x00440104 173*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_1_1333 0x98913A45 174*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_2_1333 0x0FB8B114 175*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CLK_CTRL_1333 0x02800000 176*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE_1_1333 0x00061A50 177*4882a593Smuzhiyun #define CONFIG_SYS_DDR_MODE_2_1333 0x00100000 178*4882a593Smuzhiyun #define CONFIG_SYS_DDR_INTERVAL_1333 0x144E0513 179*4882a593Smuzhiyun #define CONFIG_SYS_DDR_WRLVL_CONTROL_1333 0x8655F607 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun /*FIXME: the following params are constant w.r.t diff freq 182*4882a593Smuzhiyun combinations. this should be removed later 183*4882a593Smuzhiyun */ 184*4882a593Smuzhiyun #if CONFIG_DDR_CLK_FREQ == 100000000 185*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800 186*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800 187*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800 188*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800 189*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800 190*4882a593Smuzhiyun #elif CONFIG_DDR_CLK_FREQ == 133000000 191*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_1333 192*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_1333 193*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_1333 194*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_1333 195*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_1333 196*4882a593Smuzhiyun #else 197*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800 198*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800 199*4882a593Smuzhiyun #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800 200*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800 201*4882a593Smuzhiyun #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800 202*4882a593Smuzhiyun #endif 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun /* relocated CCSRBAR */ 205*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT 206*4882a593Smuzhiyun #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun /* DSP CCSRBAR */ 211*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DSP_CCSRBAR CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT 212*4882a593Smuzhiyun #define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun /* 215*4882a593Smuzhiyun * IFC Definitions 216*4882a593Smuzhiyun */ 217*4882a593Smuzhiyun /* NOR Flash on IFC */ 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0x88000000 220*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* Max number of sector: 32M */ 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun #define CONFIG_SYS_NOR_CSPR 0x88000101 225*4882a593Smuzhiyun #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 226*4882a593Smuzhiyun #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(5) 227*4882a593Smuzhiyun /* NOR Flash Timing Params */ 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x01) \ 230*4882a593Smuzhiyun | FTIM0_NOR_TEADC(0x03) \ 231*4882a593Smuzhiyun | FTIM0_NOR_TAVDS(0x00) \ 232*4882a593Smuzhiyun | FTIM0_NOR_TEAHC(0x0f)) 233*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1d) \ 234*4882a593Smuzhiyun | FTIM1_NOR_TRAD_NOR(0x09) \ 235*4882a593Smuzhiyun | FTIM1_NOR_TSEQRAD_NOR(0x09)) 236*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x1) \ 237*4882a593Smuzhiyun | FTIM2_NOR_TCH(0x4) \ 238*4882a593Smuzhiyun | FTIM2_NOR_TWPH(0x7) \ 239*4882a593Smuzhiyun | FTIM2_NOR_TWP(0x1e)) 240*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM3 0x0 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 243*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_QUIET_TEST 244*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 245*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun #undef CONFIG_SYS_FLASH_CHECKSUM 248*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 249*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun /* CFI for NOR Flash */ 252*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 253*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 254*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO 255*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun /* NAND Flash on IFC */ 258*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE 0xff800000 259*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 262*4882a593Smuzhiyun | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 263*4882a593Smuzhiyun | CSPR_MSEL_NAND /* MSEL = NAND */ \ 264*4882a593Smuzhiyun | CSPR_V) 265*4882a593Smuzhiyun #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 268*4882a593Smuzhiyun | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 269*4882a593Smuzhiyun | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 270*4882a593Smuzhiyun | CSOR_NAND_RAL_2 /* RAL = 2Byes */ \ 271*4882a593Smuzhiyun | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 272*4882a593Smuzhiyun | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \ 273*4882a593Smuzhiyun | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun /* NAND Flash Timing Params */ 276*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x03) \ 277*4882a593Smuzhiyun | FTIM0_NAND_TWP(0x05) \ 278*4882a593Smuzhiyun | FTIM0_NAND_TWCHT(0x02) \ 279*4882a593Smuzhiyun | FTIM0_NAND_TWH(0x04)) 280*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1c) \ 281*4882a593Smuzhiyun | FTIM1_NAND_TWBE(0x1e) \ 282*4882a593Smuzhiyun | FTIM1_NAND_TRR(0x07) \ 283*4882a593Smuzhiyun | FTIM1_NAND_TRP(0x05)) 284*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x08) \ 285*4882a593Smuzhiyun | FTIM2_NAND_TREH(0x04) \ 286*4882a593Smuzhiyun | FTIM2_NAND_TWHRE(0x11)) 287*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04) 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun #define CONFIG_SYS_NAND_DDR_LAW 11 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun /* NAND */ 292*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 293*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 1 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD 298*4882a593Smuzhiyun #define CONFIG_FSL_QIXIS 299*4882a593Smuzhiyun #endif 300*4882a593Smuzhiyun #ifdef CONFIG_FSL_QIXIS 301*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_BASE 0xffb00000 302*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 303*4882a593Smuzhiyun #define QIXIS_BASE CONFIG_SYS_FPGA_BASE 304*4882a593Smuzhiyun #define QIXIS_LBMAP_SWITCH 9 305*4882a593Smuzhiyun #define QIXIS_LBMAP_MASK 0x07 306*4882a593Smuzhiyun #define QIXIS_LBMAP_SHIFT 0 307*4882a593Smuzhiyun #define QIXIS_LBMAP_DFLTBANK 0x00 308*4882a593Smuzhiyun #define QIXIS_LBMAP_ALTBANK 0x04 309*4882a593Smuzhiyun #define QIXIS_RST_CTL_RESET 0x83 310*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 311*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 312*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun #define CONFIG_SYS_FPGA_BASE_PHYS CONFIG_SYS_FPGA_BASE 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_FPGA_BASE) \ 317*4882a593Smuzhiyun | CSPR_PORT_SIZE_8 \ 318*4882a593Smuzhiyun | CSPR_MSEL_GPCM \ 319*4882a593Smuzhiyun | CSPR_V) 320*4882a593Smuzhiyun #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) 321*4882a593Smuzhiyun #define CONFIG_SYS_CSOR2 0x0 322*4882a593Smuzhiyun /* CPLD Timing parameters for IFC CS3 */ 323*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 324*4882a593Smuzhiyun FTIM0_GPCM_TEADC(0x0e) | \ 325*4882a593Smuzhiyun FTIM0_GPCM_TEAHC(0x0e)) 326*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 327*4882a593Smuzhiyun FTIM1_GPCM_TRAD(0x1f)) 328*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 329*4882a593Smuzhiyun FTIM2_GPCM_TCH(0x8) | \ 330*4882a593Smuzhiyun FTIM2_GPCM_TWP(0x1f)) 331*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM3 0x0 332*4882a593Smuzhiyun #endif 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun /* Set up IFC registers for boot location NOR/NAND */ 335*4882a593Smuzhiyun #if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT) 336*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 337*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 338*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 339*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 340*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 341*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 342*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 343*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR 344*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 345*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 346*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 347*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 348*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 349*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 350*4882a593Smuzhiyun #else 351*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR 352*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 353*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 354*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 355*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 356*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 357*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 358*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 359*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 360*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 361*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 362*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 363*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 364*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 365*4882a593Smuzhiyun #endif 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 370*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */ 371*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* End of used area in RAM */ 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \ 374*4882a593Smuzhiyun - GENERATED_GBL_DATA_SIZE) 375*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 378*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/ 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun /* Serial Port */ 381*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 382*4882a593Smuzhiyun #undef CONFIG_SERIAL_SOFTWARE_FIFO 383*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 384*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 385*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 386*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD 387*4882a593Smuzhiyun #define CONFIG_NS16550_MIN_FUNCTIONS 388*4882a593Smuzhiyun #endif 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 391*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500) 394*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600) 395*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR + 0x4700) 396*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR + 0x4800) 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun #define CONFIG_SYS_I2C 399*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 400*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 400800 /* I2C speed and slave address*/ 401*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 402*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED 400800 /* I2C speed and slave address*/ 403*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 404*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 405*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun /* I2C EEPROM */ 408*4882a593Smuzhiyun #define CONFIG_ID_EEPROM 409*4882a593Smuzhiyun #ifdef CONFIG_ID_EEPROM 410*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_NXID 411*4882a593Smuzhiyun #endif 412*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 413*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 414*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_BUS_NUM 0 415*4882a593Smuzhiyun 416*4882a593Smuzhiyun /* enable read and write access to EEPROM */ 417*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 418*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 419*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun /* I2C FPGA */ 422*4882a593Smuzhiyun #define CONFIG_I2C_FPGA 423*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun #define CONFIG_RTC_DS3231 426*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR 0x68 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun /* 429*4882a593Smuzhiyun * SPI interface will not be available in case of NAND boot SPI CS0 will be 430*4882a593Smuzhiyun * used for SLIC 431*4882a593Smuzhiyun */ 432*4882a593Smuzhiyun /* eSPI - Enhanced SPI */ 433*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESPI 434*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_SPEED 10000000 435*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 436*4882a593Smuzhiyun #endif 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET) 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun #define CONFIG_MII /* MII PHY management */ 441*4882a593Smuzhiyun #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 442*4882a593Smuzhiyun #define CONFIG_TSEC1 1 443*4882a593Smuzhiyun #define CONFIG_TSEC1_NAME "eTSEC1" 444*4882a593Smuzhiyun #define CONFIG_TSEC2 1 445*4882a593Smuzhiyun #define CONFIG_TSEC2_NAME "eTSEC2" 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun #define TSEC1_PHY_ADDR 0 448*4882a593Smuzhiyun #define TSEC2_PHY_ADDR 1 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 451*4882a593Smuzhiyun #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun #define TSEC1_PHYIDX 0 454*4882a593Smuzhiyun #define TSEC2_PHYIDX 0 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun #define CONFIG_ETHPRIME "eTSEC1" 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun /* TBI PHY configuration for SGMII mode */ 459*4882a593Smuzhiyun #define CONFIG_TSEC_TBICR_SETTINGS ( \ 460*4882a593Smuzhiyun TBICR_PHY_RESET \ 461*4882a593Smuzhiyun | TBICR_ANEG_ENABLE \ 462*4882a593Smuzhiyun | TBICR_FULL_DUPLEX \ 463*4882a593Smuzhiyun | TBICR_SPEED1_SET \ 464*4882a593Smuzhiyun ) 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun #endif /* CONFIG_TSEC_ENET */ 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun #ifdef CONFIG_MMC 469*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC 470*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 471*4882a593Smuzhiyun #endif 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_HCD 474*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 475*4882a593Smuzhiyun #define CONFIG_USB_EHCI_FSL 476*4882a593Smuzhiyun #define CONFIG_HAS_FSL_DR_USB 477*4882a593Smuzhiyun #endif 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun /* 480*4882a593Smuzhiyun * Environment 481*4882a593Smuzhiyun */ 482*4882a593Smuzhiyun #if defined(CONFIG_RAMBOOT_SDCARD) 483*4882a593Smuzhiyun #define CONFIG_FSL_FIXED_MMC_LOCATION 484*4882a593Smuzhiyun #define CONFIG_SYS_MMC_ENV_DEV 0 485*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 486*4882a593Smuzhiyun #elif defined(CONFIG_RAMBOOT_SPIFLASH) 487*4882a593Smuzhiyun #define CONFIG_ENV_SPI_BUS 0 488*4882a593Smuzhiyun #define CONFIG_ENV_SPI_CS 0 489*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MAX_HZ 10000000 490*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MODE 0 491*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 492*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x10000 493*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 494*4882a593Smuzhiyun #elif defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT) 495*4882a593Smuzhiyun #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 496*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE) 497*4882a593Smuzhiyun #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) 498*4882a593Smuzhiyun #elif defined(CONFIG_SYS_RAMBOOT) 499*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 500*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 501*4882a593Smuzhiyun #else 502*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 503*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 504*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x20000 505*4882a593Smuzhiyun #endif 506*4882a593Smuzhiyun 507*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO /* echo on for serial download */ 508*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun /* 511*4882a593Smuzhiyun * Miscellaneous configurable options 512*4882a593Smuzhiyun */ 513*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 514*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 515*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 516*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 517*4882a593Smuzhiyun 518*4882a593Smuzhiyun /* 519*4882a593Smuzhiyun * For booting Linux, the board info and command line data 520*4882a593Smuzhiyun * have to be in the first 64 MB of memory, since this is 521*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 522*4882a593Smuzhiyun */ 523*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ 524*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 525*4882a593Smuzhiyun 526*4882a593Smuzhiyun #if defined(CONFIG_CMD_KGDB) 527*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 528*4882a593Smuzhiyun #endif 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun /* 531*4882a593Smuzhiyun * Dynamic MTD Partition support with mtdparts 532*4882a593Smuzhiyun */ 533*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH 534*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_MTD 535*4882a593Smuzhiyun #define MTDIDS_DEFAULT "nor0=88000000.nor,nand0=ff800000.flash," 536*4882a593Smuzhiyun #define MTDPARTS_DEFAULT "mtdparts=88000000.nor:256k(dtb),7m(kernel)," \ 537*4882a593Smuzhiyun "55m(fs),1m(uboot);ff800000.flash:1m(uboot)," \ 538*4882a593Smuzhiyun "8m(kernel),512k(dtb),-(fs)" 539*4882a593Smuzhiyun #endif 540*4882a593Smuzhiyun /* 541*4882a593Smuzhiyun * Environment Configuration 542*4882a593Smuzhiyun */ 543*4882a593Smuzhiyun 544*4882a593Smuzhiyun #if defined(CONFIG_TSEC_ENET) 545*4882a593Smuzhiyun #define CONFIG_HAS_ETH0 546*4882a593Smuzhiyun #define CONFIG_HAS_ETH1 547*4882a593Smuzhiyun #endif 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun #define CONFIG_HOSTNAME BSC9132qds 550*4882a593Smuzhiyun #define CONFIG_ROOTPATH "/opt/nfsroot" 551*4882a593Smuzhiyun #define CONFIG_BOOTFILE "uImage" 552*4882a593Smuzhiyun #define CONFIG_UBOOTPATH "u-boot.bin" 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun #ifdef CONFIG_SDCARD 555*4882a593Smuzhiyun #define CONFIG_DEF_HWCONFIG "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" 556*4882a593Smuzhiyun #else 557*4882a593Smuzhiyun #define CONFIG_DEF_HWCONFIG "hwconfig=sim;usb1:dr_mode=host,phy_type=ulpi\0" 558*4882a593Smuzhiyun #endif 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 561*4882a593Smuzhiyun "netdev=eth0\0" \ 562*4882a593Smuzhiyun "uboot=" CONFIG_UBOOTPATH "\0" \ 563*4882a593Smuzhiyun "loadaddr=1000000\0" \ 564*4882a593Smuzhiyun "bootfile=uImage\0" \ 565*4882a593Smuzhiyun "consoledev=ttyS0\0" \ 566*4882a593Smuzhiyun "ramdiskaddr=2000000\0" \ 567*4882a593Smuzhiyun "ramdiskfile=rootfs.ext2.gz.uboot\0" \ 568*4882a593Smuzhiyun "fdtaddr=1e00000\0" \ 569*4882a593Smuzhiyun "fdtfile=bsc9132qds.dtb\0" \ 570*4882a593Smuzhiyun "bdev=sda1\0" \ 571*4882a593Smuzhiyun CONFIG_DEF_HWCONFIG\ 572*4882a593Smuzhiyun "othbootargs=mem=880M ramdisk_size=600000 " \ 573*4882a593Smuzhiyun "default_hugepagesz=256m hugepagesz=256m hugepages=1 " \ 574*4882a593Smuzhiyun "isolcpus=0\0" \ 575*4882a593Smuzhiyun "usbext2boot=setenv bootargs root=/dev/ram rw " \ 576*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs; " \ 577*4882a593Smuzhiyun "usb start;" \ 578*4882a593Smuzhiyun "ext2load usb 0:4 $loadaddr $bootfile;" \ 579*4882a593Smuzhiyun "ext2load usb 0:4 $fdtaddr $fdtfile;" \ 580*4882a593Smuzhiyun "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \ 581*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \ 582*4882a593Smuzhiyun "debug_halt_off=mw ff7e0e30 0xf0000000;" 583*4882a593Smuzhiyun 584*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND \ 585*4882a593Smuzhiyun "setenv bootargs root=/dev/nfs rw " \ 586*4882a593Smuzhiyun "nfsroot=$serverip:$rootpath " \ 587*4882a593Smuzhiyun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 588*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 589*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 590*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 591*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun #define CONFIG_HDBOOT \ 594*4882a593Smuzhiyun "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \ 595*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 596*4882a593Smuzhiyun "usb start;" \ 597*4882a593Smuzhiyun "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \ 598*4882a593Smuzhiyun "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \ 599*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND \ 602*4882a593Smuzhiyun "setenv bootargs root=/dev/ram rw " \ 603*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs; " \ 604*4882a593Smuzhiyun "tftp $ramdiskaddr $ramdiskfile;" \ 605*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 606*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 607*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $fdtaddr" 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun #include <asm/fsl_secure_boot.h> 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun #endif /* __CONFIG_H */ 614