xref: /OK3568_Linux_fs/u-boot/include/configs/B4860QDS.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2011-2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef __CONFIG_H
8*4882a593Smuzhiyun #define __CONFIG_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * B4860 QDS board configuration file
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun #ifdef CONFIG_RAMBOOT_PBL
14*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_PBI	$(SRCTREE)/board/freescale/b4860qds/b4_pbi.cfg
15*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW	$(SRCTREE)/board/freescale/b4860qds/b4_rcw.cfg
16*4882a593Smuzhiyun #ifndef CONFIG_NAND
17*4882a593Smuzhiyun #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
18*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
19*4882a593Smuzhiyun #else
20*4882a593Smuzhiyun #define CONFIG_SPL_FLUSH_IMAGE
21*4882a593Smuzhiyun #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
22*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE		0x00201000
23*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
24*4882a593Smuzhiyun #define CONFIG_SPL_PAD_TO		0x40000
25*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE		0x28000
26*4882a593Smuzhiyun #define RESET_VECTOR_OFFSET		0x27FFC
27*4882a593Smuzhiyun #define BOOT_PAGE_OFFSET		0x27000
28*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
29*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_DST	0x00200000
30*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
31*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
32*4882a593Smuzhiyun #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
33*4882a593Smuzhiyun #define CONFIG_SPL_NAND_BOOT
34*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
35*4882a593Smuzhiyun #define CONFIG_SPL_SKIP_RELOCATE
36*4882a593Smuzhiyun #define CONFIG_SPL_COMMON_INIT_DDR
37*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
38*4882a593Smuzhiyun #endif
39*4882a593Smuzhiyun #endif
40*4882a593Smuzhiyun #endif
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
43*4882a593Smuzhiyun /* Set 1M boot space */
44*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
45*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
46*4882a593Smuzhiyun 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
47*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
48*4882a593Smuzhiyun #endif
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* High Level Configuration Options */
51*4882a593Smuzhiyun #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
52*4882a593Smuzhiyun #define CONFIG_MP			/* support multiple processors */
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE
55*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE	0xeff40000
56*4882a593Smuzhiyun #endif
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #ifndef CONFIG_RESET_VECTOR_ADDRESS
59*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
60*4882a593Smuzhiyun #endif
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
63*4882a593Smuzhiyun #define CONFIG_SYS_NUM_CPC		CONFIG_SYS_NUM_DDR_CTLRS
64*4882a593Smuzhiyun #define CONFIG_PCIE1			/* PCIE controller 1 */
65*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
66*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #ifndef CONFIG_ARCH_B4420
69*4882a593Smuzhiyun #define CONFIG_SYS_SRIO
70*4882a593Smuzhiyun #define CONFIG_SRIO1			/* SRIO port 1 */
71*4882a593Smuzhiyun #define CONFIG_SRIO2			/* SRIO port 2 */
72*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_MASTER
73*4882a593Smuzhiyun #endif
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* I2C bus multiplexer */
76*4882a593Smuzhiyun #define I2C_MUX_PCA_ADDR                0x77
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* VSC Crossbar switches */
79*4882a593Smuzhiyun #define CONFIG_VSC_CROSSBAR
80*4882a593Smuzhiyun #define I2C_CH_DEFAULT                  0x8
81*4882a593Smuzhiyun #define I2C_CH_VSC3316                  0xc
82*4882a593Smuzhiyun #define I2C_CH_VSC3308                  0xd
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define VSC3316_TX_ADDRESS              0x70
85*4882a593Smuzhiyun #define VSC3316_RX_ADDRESS              0x71
86*4882a593Smuzhiyun #define VSC3308_TX_ADDRESS              0x02
87*4882a593Smuzhiyun #define VSC3308_RX_ADDRESS              0x03
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* IDT clock synthesizers */
90*4882a593Smuzhiyun #define CONFIG_IDT8T49N222A
91*4882a593Smuzhiyun #define I2C_CH_IDT                     0x9
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define IDT_SERDES1_ADDRESS            0x6E
94*4882a593Smuzhiyun #define IDT_SERDES2_ADDRESS            0x6C
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* Voltage monitor on channel 2*/
97*4882a593Smuzhiyun #define I2C_MUX_CH_VOL_MONITOR		0xa
98*4882a593Smuzhiyun #define I2C_VOL_MONITOR_ADDR		0x40
99*4882a593Smuzhiyun #define I2C_VOL_MONITOR_BUS_V_OFFSET	0x2
100*4882a593Smuzhiyun #define I2C_VOL_MONITOR_BUS_V_OVF	0x1
101*4882a593Smuzhiyun #define I2C_VOL_MONITOR_BUS_V_SHIFT	3
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define CONFIG_ZM7300
104*4882a593Smuzhiyun #define I2C_MUX_CH_DPM			0xa
105*4882a593Smuzhiyun #define I2C_DPM_ADDR			0x28
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #ifndef CONFIG_MTD_NOR_FLASH
110*4882a593Smuzhiyun #else
111*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER
112*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI
113*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
114*4882a593Smuzhiyun #endif
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #if defined(CONFIG_SPIFLASH)
117*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC
118*4882a593Smuzhiyun #define CONFIG_ENV_SPI_BUS              0
119*4882a593Smuzhiyun #define CONFIG_ENV_SPI_CS               0
120*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MAX_HZ           10000000
121*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MODE             0
122*4882a593Smuzhiyun #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
123*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
124*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE            0x10000
125*4882a593Smuzhiyun #elif defined(CONFIG_SDCARD)
126*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC
127*4882a593Smuzhiyun #define CONFIG_SYS_MMC_ENV_DEV          0
128*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			0x2000
129*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		(512 * 1097)
130*4882a593Smuzhiyun #elif defined(CONFIG_NAND)
131*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC
132*4882a593Smuzhiyun #define CONFIG_ENV_SIZE			0x2000
133*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET		(10 * CONFIG_SYS_NAND_BLOCK_SIZE)
134*4882a593Smuzhiyun #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
135*4882a593Smuzhiyun #define CONFIG_ENV_ADDR		0xffe20000
136*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x2000
137*4882a593Smuzhiyun #elif defined(CONFIG_ENV_IS_NOWHERE)
138*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x2000
139*4882a593Smuzhiyun #else
140*4882a593Smuzhiyun #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
141*4882a593Smuzhiyun #define CONFIG_ENV_SIZE		0x2000
142*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
143*4882a593Smuzhiyun #endif
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #ifndef __ASSEMBLY__
146*4882a593Smuzhiyun unsigned long get_board_sys_clk(void);
147*4882a593Smuzhiyun unsigned long get_board_ddr_clk(void);
148*4882a593Smuzhiyun #endif
149*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
150*4882a593Smuzhiyun #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /*
153*4882a593Smuzhiyun  * These can be toggled for performance analysis, otherwise use default.
154*4882a593Smuzhiyun  */
155*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_STASHING
156*4882a593Smuzhiyun #define CONFIG_BTB			/* toggle branch predition */
157*4882a593Smuzhiyun #define CONFIG_DDR_ECC
158*4882a593Smuzhiyun #ifdef CONFIG_DDR_ECC
159*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
160*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
161*4882a593Smuzhiyun #endif
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define CONFIG_ENABLE_36BIT_PHYS
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
166*4882a593Smuzhiyun #define CONFIG_ADDR_MAP
167*4882a593Smuzhiyun #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
168*4882a593Smuzhiyun #endif
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #if 0
171*4882a593Smuzhiyun #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
172*4882a593Smuzhiyun #endif
173*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
174*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END		0x00400000
175*4882a593Smuzhiyun #define CONFIG_SYS_ALT_MEMTEST
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun /*
178*4882a593Smuzhiyun  *  Config the L3 Cache as L3 SRAM
179*4882a593Smuzhiyun  */
180*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
181*4882a593Smuzhiyun #define CONFIG_SYS_L3_SIZE		256 << 10
182*4882a593Smuzhiyun #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
183*4882a593Smuzhiyun #ifdef CONFIG_NAND
184*4882a593Smuzhiyun #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
185*4882a593Smuzhiyun #endif
186*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
187*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_MALLOC_SIZE	(30 << 10)
188*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
189*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
192*4882a593Smuzhiyun #define CONFIG_SYS_DCSRBAR		0xf0000000
193*4882a593Smuzhiyun #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
194*4882a593Smuzhiyun #endif
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /* EEPROM */
197*4882a593Smuzhiyun #define CONFIG_ID_EEPROM
198*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_NXID
199*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_BUS_NUM	0
200*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
201*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
202*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
203*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /*
206*4882a593Smuzhiyun  * DDR Setup
207*4882a593Smuzhiyun  */
208*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM
209*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
210*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR	1
213*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #define CONFIG_DDR_SPD
216*4882a593Smuzhiyun #define CONFIG_SYS_DDR_RAW_TIMING
217*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
218*4882a593Smuzhiyun #define CONFIG_FSL_DDR_INTERACTIVE
219*4882a593Smuzhiyun #endif
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #define CONFIG_SYS_SPD_BUS_NUM	0
222*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS1	0x51
223*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS2	0x53
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1
226*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE	2048	/* for fixed parameter use */
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun /*
229*4882a593Smuzhiyun  * IFC Definitions
230*4882a593Smuzhiyun  */
231*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE	0xe0000000
232*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
233*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
234*4882a593Smuzhiyun #else
235*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
236*4882a593Smuzhiyun #endif
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
239*4882a593Smuzhiyun #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
240*4882a593Smuzhiyun 				+ 0x8000000) | \
241*4882a593Smuzhiyun 				CSPR_PORT_SIZE_16 | \
242*4882a593Smuzhiyun 				CSPR_MSEL_NOR | \
243*4882a593Smuzhiyun 				CSPR_V)
244*4882a593Smuzhiyun #define CONFIG_SYS_NOR1_CSPR_EXT	(0xf)
245*4882a593Smuzhiyun #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
246*4882a593Smuzhiyun 				CSPR_PORT_SIZE_16 | \
247*4882a593Smuzhiyun 				CSPR_MSEL_NOR | \
248*4882a593Smuzhiyun 				CSPR_V)
249*4882a593Smuzhiyun #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128 * 1024 * 1024)
250*4882a593Smuzhiyun /* NOR Flash Timing Params */
251*4882a593Smuzhiyun #define CONFIG_SYS_NOR_CSOR	CSOR_NOR_ADM_SHIFT(4)
252*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x01) | \
253*4882a593Smuzhiyun 				FTIM0_NOR_TEADC(0x04) | \
254*4882a593Smuzhiyun 				FTIM0_NOR_TEAHC(0x20))
255*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
256*4882a593Smuzhiyun 				FTIM1_NOR_TRAD_NOR(0x1A) |\
257*4882a593Smuzhiyun 				FTIM1_NOR_TSEQRAD_NOR(0x13))
258*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x01) | \
259*4882a593Smuzhiyun 				FTIM2_NOR_TCH(0x0E) | \
260*4882a593Smuzhiyun 				FTIM2_NOR_TWPH(0x0E) | \
261*4882a593Smuzhiyun 				FTIM2_NOR_TWP(0x1c))
262*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM3	0x0
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_QUIET_TEST
265*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
268*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
269*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
270*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO
273*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS \
274*4882a593Smuzhiyun 					+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
277*4882a593Smuzhiyun #define CONFIG_FSL_QIXIS_V2
278*4882a593Smuzhiyun #define QIXIS_BASE		0xffdf0000
279*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
280*4882a593Smuzhiyun #define QIXIS_BASE_PHYS		(0xf00000000ull | QIXIS_BASE)
281*4882a593Smuzhiyun #else
282*4882a593Smuzhiyun #define QIXIS_BASE_PHYS		QIXIS_BASE
283*4882a593Smuzhiyun #endif
284*4882a593Smuzhiyun #define QIXIS_LBMAP_SWITCH		0x01
285*4882a593Smuzhiyun #define QIXIS_LBMAP_MASK		0x0f
286*4882a593Smuzhiyun #define QIXIS_LBMAP_SHIFT		0
287*4882a593Smuzhiyun #define QIXIS_LBMAP_DFLTBANK		0x00
288*4882a593Smuzhiyun #define QIXIS_LBMAP_ALTBANK		0x02
289*4882a593Smuzhiyun #define QIXIS_RST_CTL_RESET		0x31
290*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
291*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
292*4882a593Smuzhiyun #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun #define CONFIG_SYS_CSPR3_EXT	(0xf)
295*4882a593Smuzhiyun #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
296*4882a593Smuzhiyun 				| CSPR_PORT_SIZE_8 \
297*4882a593Smuzhiyun 				| CSPR_MSEL_GPCM \
298*4882a593Smuzhiyun 				| CSPR_V)
299*4882a593Smuzhiyun #define CONFIG_SYS_AMASK3	IFC_AMASK(4 * 1024)
300*4882a593Smuzhiyun #define CONFIG_SYS_CSOR3	0x0
301*4882a593Smuzhiyun /* QIXIS Timing parameters for IFC CS3 */
302*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
303*4882a593Smuzhiyun 					FTIM0_GPCM_TEADC(0x0e) | \
304*4882a593Smuzhiyun 					FTIM0_GPCM_TEAHC(0x0e))
305*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0x0e) | \
306*4882a593Smuzhiyun 					FTIM1_GPCM_TRAD(0x1f))
307*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
308*4882a593Smuzhiyun 					FTIM2_GPCM_TCH(0x8) | \
309*4882a593Smuzhiyun 					FTIM2_GPCM_TWP(0x1f))
310*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM3		0x0
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun /* NAND Flash on IFC */
313*4882a593Smuzhiyun #define CONFIG_NAND_FSL_IFC
314*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MAX_ECCPOS	256
315*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MAX_OOBFREE	2
316*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE		0xff800000
317*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
318*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
319*4882a593Smuzhiyun #else
320*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
321*4882a593Smuzhiyun #endif
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
324*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
325*4882a593Smuzhiyun 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
326*4882a593Smuzhiyun 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
327*4882a593Smuzhiyun 				| CSPR_V)
328*4882a593Smuzhiyun #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64 * 1024)
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
331*4882a593Smuzhiyun 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
332*4882a593Smuzhiyun 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
333*4882a593Smuzhiyun 				| CSOR_NAND_RAL_3	/* RAL = 2Byes */ \
334*4882a593Smuzhiyun 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */ \
335*4882a593Smuzhiyun 				| CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
336*4882a593Smuzhiyun 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ONFI_DETECTION
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun /* ONFI NAND Flash mode0 Timing Params */
341*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
342*4882a593Smuzhiyun 					FTIM0_NAND_TWP(0x18)   | \
343*4882a593Smuzhiyun 					FTIM0_NAND_TWCHT(0x07) | \
344*4882a593Smuzhiyun 					FTIM0_NAND_TWH(0x0a))
345*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
346*4882a593Smuzhiyun 					FTIM1_NAND_TWBE(0x39)  | \
347*4882a593Smuzhiyun 					FTIM1_NAND_TRR(0x0e)   | \
348*4882a593Smuzhiyun 					FTIM1_NAND_TRP(0x18))
349*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
350*4882a593Smuzhiyun 					FTIM2_NAND_TREH(0x0a) | \
351*4882a593Smuzhiyun 					FTIM2_NAND_TWHRE(0x1e))
352*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM3		0x0
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun #define CONFIG_SYS_NAND_DDR_LAW		11
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
357*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE	1
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun #if defined(CONFIG_NAND)
362*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
363*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
364*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
365*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
366*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
367*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
368*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
369*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
370*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR0_CSPR_EXT
371*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR0_CSPR
372*4882a593Smuzhiyun #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
373*4882a593Smuzhiyun #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
374*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
375*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
376*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
377*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
378*4882a593Smuzhiyun #else
379*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
380*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
381*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
382*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
383*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
384*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
385*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
386*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
387*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
388*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
389*4882a593Smuzhiyun #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
390*4882a593Smuzhiyun #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
391*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
392*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
393*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
394*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
395*4882a593Smuzhiyun #endif
396*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
397*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
398*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
399*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
400*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
401*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
402*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
403*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
406*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
407*4882a593Smuzhiyun #else
408*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
409*4882a593Smuzhiyun #endif
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun #if defined(CONFIG_RAMBOOT_PBL)
412*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT
413*4882a593Smuzhiyun #endif
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R
416*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun #define CONFIG_HWCONFIG
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun /* define to use L1 as initial stack */
421*4882a593Smuzhiyun #define CONFIG_L1_INIT_RAM
422*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK
423*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
424*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
425*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
426*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe03c000
427*4882a593Smuzhiyun /* The assembler doesn't like typecast */
428*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
429*4882a593Smuzhiyun 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
430*4882a593Smuzhiyun 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
431*4882a593Smuzhiyun #else
432*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	0xfe03c000 /* Initial L1 address */
433*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
434*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
435*4882a593Smuzhiyun #endif
436*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
439*4882a593Smuzhiyun 					GENERATED_GBL_DATA_SIZE)
440*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
443*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun /* Serial Port - controlled on board with jumper J8
446*4882a593Smuzhiyun  * open - index 2
447*4882a593Smuzhiyun  * shorted - index 1
448*4882a593Smuzhiyun  */
449*4882a593Smuzhiyun #define CONFIG_CONS_INDEX	1
450*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL
451*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE	1
452*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE	\
455*4882a593Smuzhiyun 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
458*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
459*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
460*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun /* I2C */
463*4882a593Smuzhiyun #define CONFIG_SYS_I2C
464*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL		/* Use FSL common I2C driver */
465*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED	400000	/* I2C speed in Hz */
466*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
467*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED	400000	/* I2C speed in Hz */
468*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
469*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
470*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET	0x119000
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun /*
473*4882a593Smuzhiyun  * RTC configuration
474*4882a593Smuzhiyun  */
475*4882a593Smuzhiyun #define RTC
476*4882a593Smuzhiyun #define CONFIG_RTC_DS3231               1
477*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR         0x68
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun /*
480*4882a593Smuzhiyun  * RapidIO
481*4882a593Smuzhiyun  */
482*4882a593Smuzhiyun #ifdef CONFIG_SYS_SRIO
483*4882a593Smuzhiyun #ifdef CONFIG_SRIO1
484*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
485*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
486*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
487*4882a593Smuzhiyun #else
488*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_PHYS	0xa0000000
489*4882a593Smuzhiyun #endif
490*4882a593Smuzhiyun #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000	/* 256M */
491*4882a593Smuzhiyun #endif
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun #ifdef CONFIG_SRIO2
494*4882a593Smuzhiyun #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
495*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
496*4882a593Smuzhiyun #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
497*4882a593Smuzhiyun #else
498*4882a593Smuzhiyun #define CONFIG_SYS_SRIO2_MEM_PHYS	0xb0000000
499*4882a593Smuzhiyun #endif
500*4882a593Smuzhiyun #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000	/* 256M */
501*4882a593Smuzhiyun #endif
502*4882a593Smuzhiyun #endif
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun /*
505*4882a593Smuzhiyun  * for slave u-boot IMAGE instored in master memory space,
506*4882a593Smuzhiyun  * PHYS must be aligned based on the SIZE
507*4882a593Smuzhiyun  */
508*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
509*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
510*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000	/* 1M */
511*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
512*4882a593Smuzhiyun /*
513*4882a593Smuzhiyun  * for slave UCODE and ENV instored in master memory space,
514*4882a593Smuzhiyun  * PHYS must be aligned based on the SIZE
515*4882a593Smuzhiyun  */
516*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
517*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
518*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000	/* 256K */
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun /* slave core release by master*/
521*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
522*4882a593Smuzhiyun #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun /*
525*4882a593Smuzhiyun  * SRIO_PCIE_BOOT - SLAVE
526*4882a593Smuzhiyun  */
527*4882a593Smuzhiyun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
528*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
529*4882a593Smuzhiyun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
530*4882a593Smuzhiyun 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
531*4882a593Smuzhiyun #endif
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun /*
534*4882a593Smuzhiyun  * eSPI - Enhanced SPI
535*4882a593Smuzhiyun  */
536*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_SPEED         10000000
537*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_MODE          0
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun /*
540*4882a593Smuzhiyun  * MAPLE
541*4882a593Smuzhiyun  */
542*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
543*4882a593Smuzhiyun #define CONFIG_SYS_MAPLE_MEM_PHYS      0xFA0000000ull
544*4882a593Smuzhiyun #else
545*4882a593Smuzhiyun #define CONFIG_SYS_MAPLE_MEM_PHYS      0xA0000000
546*4882a593Smuzhiyun #endif
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun /*
549*4882a593Smuzhiyun  * General PCI
550*4882a593Smuzhiyun  * Memory space is mapped 1-1, but I/O space must start from 0.
551*4882a593Smuzhiyun  */
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun /* controller 1, direct to uli, tgtid 3, Base address 20000 */
554*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
555*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
556*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
557*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
558*4882a593Smuzhiyun #else
559*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
560*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
561*4882a593Smuzhiyun #endif
562*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
563*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
564*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
565*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
566*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
567*4882a593Smuzhiyun #else
568*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
569*4882a593Smuzhiyun #endif
570*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun /* Qman/Bman */
573*4882a593Smuzhiyun #ifndef CONFIG_NOBQFMAN
574*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
575*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_NUM_PORTALS	25
576*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
577*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
578*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
579*4882a593Smuzhiyun #else
580*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
581*4882a593Smuzhiyun #endif
582*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
583*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SP_CENA_SIZE	0x4000
584*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SP_CINH_SIZE	0x1000
585*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CENA_BASE	CONFIG_SYS_BMAN_MEM_BASE
586*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CENA_SIZE	(CONFIG_SYS_BMAN_MEM_SIZE >> 1)
587*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CINH_BASE	(CONFIG_SYS_BMAN_MEM_BASE + \
588*4882a593Smuzhiyun 					CONFIG_SYS_BMAN_CENA_SIZE)
589*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CINH_SIZE	(CONFIG_SYS_BMAN_MEM_SIZE >> 1)
590*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SWP_ISDR_REG	0xE08
591*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_NUM_PORTALS	25
592*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
593*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
594*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
595*4882a593Smuzhiyun #else
596*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
597*4882a593Smuzhiyun #endif
598*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
599*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
600*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
601*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
602*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
603*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
604*4882a593Smuzhiyun 					CONFIG_SYS_QMAN_CENA_SIZE)
605*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
606*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_FMAN
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_RMAN
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun /* Default address of microcode for the Linux Fman driver */
613*4882a593Smuzhiyun #if defined(CONFIG_SPIFLASH)
614*4882a593Smuzhiyun /*
615*4882a593Smuzhiyun  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
616*4882a593Smuzhiyun  * env, so we got 0x110000.
617*4882a593Smuzhiyun  */
618*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_IN_SPIFLASH
619*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
620*4882a593Smuzhiyun #elif defined(CONFIG_SDCARD)
621*4882a593Smuzhiyun /*
622*4882a593Smuzhiyun  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
623*4882a593Smuzhiyun  * about 545KB (1089 blocks), Env is stored after the image, and the env size is
624*4882a593Smuzhiyun  * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
625*4882a593Smuzhiyun  */
626*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
627*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 1130)
628*4882a593Smuzhiyun #elif defined(CONFIG_NAND)
629*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
630*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR	(13 * CONFIG_SYS_NAND_BLOCK_SIZE)
631*4882a593Smuzhiyun #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
632*4882a593Smuzhiyun /*
633*4882a593Smuzhiyun  * Slave has no ucode locally, it can fetch this from remote. When implementing
634*4882a593Smuzhiyun  * in two corenet boards, slave's ucode could be stored in master's memory
635*4882a593Smuzhiyun  * space, the address can be mapped from slave TLB->slave LAW->
636*4882a593Smuzhiyun  * slave SRIO or PCIE outbound window->master inbound window->
637*4882a593Smuzhiyun  * master LAW->the ucode address in master's memory space.
638*4882a593Smuzhiyun  */
639*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
640*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR	0xFFE00000
641*4882a593Smuzhiyun #else
642*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
643*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR		0xEFF00000
644*4882a593Smuzhiyun #endif
645*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
646*4882a593Smuzhiyun #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
647*4882a593Smuzhiyun #endif /* CONFIG_NOBQFMAN */
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
650*4882a593Smuzhiyun #define CONFIG_FMAN_ENET
651*4882a593Smuzhiyun #define CONFIG_PHYLIB_10G
652*4882a593Smuzhiyun #define CONFIG_PHY_VITESSE
653*4882a593Smuzhiyun #define CONFIG_PHY_TERANETICS
654*4882a593Smuzhiyun #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
655*4882a593Smuzhiyun #define SGMII_CARD_PORT2_PHY_ADDR 0x10
656*4882a593Smuzhiyun #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
657*4882a593Smuzhiyun #define SGMII_CARD_PORT4_PHY_ADDR 0x11
658*4882a593Smuzhiyun #endif
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun #ifdef CONFIG_PCI
661*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
664*4882a593Smuzhiyun #endif	/* CONFIG_PCI */
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun #ifdef CONFIG_FMAN_ENET
667*4882a593Smuzhiyun #define CONFIG_SYS_FM1_ONBOARD_PHY1_ADDR 0x10
668*4882a593Smuzhiyun #define CONFIG_SYS_FM1_ONBOARD_PHY2_ADDR 0x11
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun /*B4860 QDS AMC2PEX-2S default PHY_ADDR */
671*4882a593Smuzhiyun #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0x7	 /*SLOT 1*/
672*4882a593Smuzhiyun #define CONFIG_SYS_FM1_10GEC2_PHY_ADDR 0x6	 /*SLOT 2*/
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR    0x1c
675*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR    0x1d
676*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR    0x1e
677*4882a593Smuzhiyun #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR    0x1f
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun #define CONFIG_MII		/* MII PHY management */
680*4882a593Smuzhiyun #define CONFIG_ETHPRIME		"FM1@DTSEC1"
681*4882a593Smuzhiyun #endif
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun #define CONFIG_SYS_FSL_B4860QDS_XFI_ERR
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun /*
686*4882a593Smuzhiyun  * Environment
687*4882a593Smuzhiyun  */
688*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO		/* echo on for serial download */
689*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun /*
692*4882a593Smuzhiyun * USB
693*4882a593Smuzhiyun */
694*4882a593Smuzhiyun #define CONFIG_HAS_FSL_DR_USB
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_DR_USB
697*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_HCD
698*4882a593Smuzhiyun #define CONFIG_USB_EHCI_FSL
699*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
700*4882a593Smuzhiyun #endif
701*4882a593Smuzhiyun #endif
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun /*
704*4882a593Smuzhiyun  * Miscellaneous configurable options
705*4882a593Smuzhiyun  */
706*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
707*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
708*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
709*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun /*
712*4882a593Smuzhiyun  * For booting Linux, the board info and command line data
713*4882a593Smuzhiyun  * have to be in the first 64 MB of memory, since this is
714*4882a593Smuzhiyun  * the maximum mapped by the Linux kernel during initialization.
715*4882a593Smuzhiyun  */
716*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
717*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun #ifdef CONFIG_CMD_KGDB
720*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
721*4882a593Smuzhiyun #endif
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun /*
724*4882a593Smuzhiyun  * Environment Configuration
725*4882a593Smuzhiyun  */
726*4882a593Smuzhiyun #define CONFIG_ROOTPATH		"/opt/nfsroot"
727*4882a593Smuzhiyun #define CONFIG_BOOTFILE		"uImage"
728*4882a593Smuzhiyun #define CONFIG_UBOOTPATH	"u-boot.bin"	/* U-Boot image on TFTP server*/
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun /* default location for tftp and bootm */
731*4882a593Smuzhiyun #define CONFIG_LOADADDR		1000000
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun #define __USB_PHY_TYPE	ulpi
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun #ifdef CONFIG_ARCH_B4860
736*4882a593Smuzhiyun #define HWCONFIG	"hwconfig=fsl_ddr:ctlr_intlv=null,"	\
737*4882a593Smuzhiyun 			"bank_intlv=cs0_cs1;"	\
738*4882a593Smuzhiyun 			"en_cpc:cpc2;"
739*4882a593Smuzhiyun #else
740*4882a593Smuzhiyun #define	HWCONFIG	"hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=cs0_cs1;"
741*4882a593Smuzhiyun #endif
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun #define	CONFIG_EXTRA_ENV_SETTINGS				\
744*4882a593Smuzhiyun 	HWCONFIG						\
745*4882a593Smuzhiyun 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
746*4882a593Smuzhiyun 	"netdev=eth0\0"						\
747*4882a593Smuzhiyun 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
748*4882a593Smuzhiyun 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"			\
749*4882a593Smuzhiyun 	"tftpflash=tftpboot $loadaddr $uboot && "		\
750*4882a593Smuzhiyun 	"protect off $ubootaddr +$filesize && "			\
751*4882a593Smuzhiyun 	"erase $ubootaddr +$filesize && "			\
752*4882a593Smuzhiyun 	"cp.b $loadaddr $ubootaddr $filesize && "		\
753*4882a593Smuzhiyun 	"protect on $ubootaddr +$filesize && "			\
754*4882a593Smuzhiyun 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
755*4882a593Smuzhiyun 	"consoledev=ttyS0\0"					\
756*4882a593Smuzhiyun 	"ramdiskaddr=2000000\0"					\
757*4882a593Smuzhiyun 	"ramdiskfile=b4860qds/ramdisk.uboot\0"			\
758*4882a593Smuzhiyun 	"fdtaddr=1e00000\0"					\
759*4882a593Smuzhiyun 	"fdtfile=b4860qds/b4860qds.dtb\0"				\
760*4882a593Smuzhiyun 	"bdev=sda3\0"
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun /* For emulation this causes u-boot to jump to the start of the proof point
763*4882a593Smuzhiyun    app code automatically */
764*4882a593Smuzhiyun #define CONFIG_PROOF_POINTS			\
765*4882a593Smuzhiyun  "setenv bootargs root=/dev/$bdev rw "		\
766*4882a593Smuzhiyun  "console=$consoledev,$baudrate $othbootargs;"	\
767*4882a593Smuzhiyun  "cpu 1 release 0x29000000 - - -;"		\
768*4882a593Smuzhiyun  "cpu 2 release 0x29000000 - - -;"		\
769*4882a593Smuzhiyun  "cpu 3 release 0x29000000 - - -;"		\
770*4882a593Smuzhiyun  "cpu 4 release 0x29000000 - - -;"		\
771*4882a593Smuzhiyun  "cpu 5 release 0x29000000 - - -;"		\
772*4882a593Smuzhiyun  "cpu 6 release 0x29000000 - - -;"		\
773*4882a593Smuzhiyun  "cpu 7 release 0x29000000 - - -;"		\
774*4882a593Smuzhiyun  "go 0x29000000"
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun #define CONFIG_HVBOOT	\
777*4882a593Smuzhiyun  "setenv bootargs config-addr=0x60000000; "	\
778*4882a593Smuzhiyun  "bootm 0x01000000 - 0x00f00000"
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun #define CONFIG_ALU				\
781*4882a593Smuzhiyun  "setenv bootargs root=/dev/$bdev rw "		\
782*4882a593Smuzhiyun  "console=$consoledev,$baudrate $othbootargs;"	\
783*4882a593Smuzhiyun  "cpu 1 release 0x01000000 - - -;"		\
784*4882a593Smuzhiyun  "cpu 2 release 0x01000000 - - -;"		\
785*4882a593Smuzhiyun  "cpu 3 release 0x01000000 - - -;"		\
786*4882a593Smuzhiyun  "cpu 4 release 0x01000000 - - -;"		\
787*4882a593Smuzhiyun  "cpu 5 release 0x01000000 - - -;"		\
788*4882a593Smuzhiyun  "cpu 6 release 0x01000000 - - -;"		\
789*4882a593Smuzhiyun  "cpu 7 release 0x01000000 - - -;"		\
790*4882a593Smuzhiyun  "go 0x01000000"
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun #define CONFIG_LINUX				\
793*4882a593Smuzhiyun  "setenv bootargs root=/dev/ram rw "		\
794*4882a593Smuzhiyun  "console=$consoledev,$baudrate $othbootargs;"	\
795*4882a593Smuzhiyun  "setenv ramdiskaddr 0x02000000;"		\
796*4882a593Smuzhiyun  "setenv fdtaddr 0x01e00000;"			\
797*4882a593Smuzhiyun  "setenv loadaddr 0x1000000;"			\
798*4882a593Smuzhiyun  "bootm $loadaddr $ramdiskaddr $fdtaddr"
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun #define CONFIG_HDBOOT					\
801*4882a593Smuzhiyun 	"setenv bootargs root=/dev/$bdev rw "		\
802*4882a593Smuzhiyun 	"console=$consoledev,$baudrate $othbootargs;"	\
803*4882a593Smuzhiyun 	"tftp $loadaddr $bootfile;"			\
804*4882a593Smuzhiyun 	"tftp $fdtaddr $fdtfile;"			\
805*4882a593Smuzhiyun 	"bootm $loadaddr - $fdtaddr"
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND			\
808*4882a593Smuzhiyun 	"setenv bootargs root=/dev/nfs rw "	\
809*4882a593Smuzhiyun 	"nfsroot=$serverip:$rootpath "		\
810*4882a593Smuzhiyun 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
811*4882a593Smuzhiyun 	"console=$consoledev,$baudrate $othbootargs;"	\
812*4882a593Smuzhiyun 	"tftp $loadaddr $bootfile;"		\
813*4882a593Smuzhiyun 	"tftp $fdtaddr $fdtfile;"		\
814*4882a593Smuzhiyun 	"bootm $loadaddr - $fdtaddr"
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND				\
817*4882a593Smuzhiyun 	"setenv bootargs root=/dev/ram rw "		\
818*4882a593Smuzhiyun 	"console=$consoledev,$baudrate $othbootargs;"	\
819*4882a593Smuzhiyun 	"tftp $ramdiskaddr $ramdiskfile;"		\
820*4882a593Smuzhiyun 	"tftp $loadaddr $bootfile;"			\
821*4882a593Smuzhiyun 	"tftp $fdtaddr $fdtfile;"			\
822*4882a593Smuzhiyun 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun #include <asm/fsl_secure_boot.h>
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun #endif	/* __CONFIG_H */
829