1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Copyright 2011 Andes Technology Corp 3*4882a593Smuzhiyun * Macpaul Lin <macpaul@andestech.com> 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun /* 9*4882a593Smuzhiyun * Andes Power Control Unit 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun #ifndef __ANDES_PCU_H 12*4882a593Smuzhiyun #define __ANDES_PCU_H 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun struct pcs { 17*4882a593Smuzhiyun unsigned int cr; /* PCSx Configuration (clock scaling) */ 18*4882a593Smuzhiyun unsigned int parm; /* PCSx Parameter*/ 19*4882a593Smuzhiyun unsigned int stat1; /* PCSx Status 1 */ 20*4882a593Smuzhiyun unsigned int stat2; /* PCSx Stusts 2 */ 21*4882a593Smuzhiyun unsigned int pdd; /* PCSx PDD */ 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun struct andes_pcu { 25*4882a593Smuzhiyun unsigned int rev; /* 0x00 - PCU Revision */ 26*4882a593Smuzhiyun unsigned int spinfo; /* 0x04 - Scratch Pad Info */ 27*4882a593Smuzhiyun unsigned int rsvd1[2]; /* 0x08-0x0C: Reserved */ 28*4882a593Smuzhiyun unsigned int soc_id; /* 0x10 - SoC ID */ 29*4882a593Smuzhiyun unsigned int soc_ahb; /* 0x14 - SoC AHB configuration */ 30*4882a593Smuzhiyun unsigned int soc_apb; /* 0x18 - SoC APB configuration */ 31*4882a593Smuzhiyun unsigned int rsvd2; /* 0x1C */ 32*4882a593Smuzhiyun unsigned int dcsrcr0; /* 0x20 - Driving Capability 33*4882a593Smuzhiyun and Slew Rate Control 0 */ 34*4882a593Smuzhiyun unsigned int dcsrcr1; /* 0x24 - Driving Capability 35*4882a593Smuzhiyun and Slew Rate Control 1 */ 36*4882a593Smuzhiyun unsigned int dcsrcr2; /* 0x28 - Driving Capability 37*4882a593Smuzhiyun and Slew Rate Control 2 */ 38*4882a593Smuzhiyun unsigned int rsvd3; /* 0x2C */ 39*4882a593Smuzhiyun unsigned int mfpsr0; /* 0x30 - Multi-Func Port Setting 0 */ 40*4882a593Smuzhiyun unsigned int mfpsr1; /* 0x34 - Multi-Func Port Setting 1 */ 41*4882a593Smuzhiyun unsigned int dmaes; /* 0x38 - DMA Engine Selection */ 42*4882a593Smuzhiyun unsigned int rsvd4; /* 0x3C */ 43*4882a593Smuzhiyun unsigned int oscc; /* 0x40 - OSC Control */ 44*4882a593Smuzhiyun unsigned int pwmcd; /* 0x44 - PWM Clock divider */ 45*4882a593Smuzhiyun unsigned int socmisc; /* 0x48 - SoC Misc. */ 46*4882a593Smuzhiyun unsigned int rsvd5[13]; /* 0x4C-0x7C: Reserved */ 47*4882a593Smuzhiyun unsigned int bsmcr; /* 0x80 - BSM Controrl */ 48*4882a593Smuzhiyun unsigned int bsmst; /* 0x84 - BSM Status */ 49*4882a593Smuzhiyun unsigned int wes; /* 0x88 - Wakeup Event Sensitivity*/ 50*4882a593Smuzhiyun unsigned int west; /* 0x8C - Wakeup Event Status */ 51*4882a593Smuzhiyun unsigned int rsttiming; /* 0x90 - Reset Timing */ 52*4882a593Smuzhiyun unsigned int intr_st; /* 0x94 - PCU Interrupt Status */ 53*4882a593Smuzhiyun unsigned int rsvd6[2]; /* 0x98-0x9C: Reserved */ 54*4882a593Smuzhiyun struct pcs pcs1; /* 0xA0-0xB0: PCS1 (clock scaling) */ 55*4882a593Smuzhiyun unsigned int pcsrsvd1[3]; /* 0xB4-0xBC: Reserved */ 56*4882a593Smuzhiyun struct pcs pcs2; /* 0xC0-0xD0: PCS2 (AHB clock gating) */ 57*4882a593Smuzhiyun unsigned int pcsrsvd2[3]; /* 0xD4-0xDC: Reserved */ 58*4882a593Smuzhiyun struct pcs pcs3; /* 0xE0-0xF0: PCS3 (APB clock gating) */ 59*4882a593Smuzhiyun unsigned int pcsrsvd3[3]; /* 0xF4-0xFC: Reserved */ 60*4882a593Smuzhiyun struct pcs pcs4; /* 0x100-0x110: PCS4 main PLL scaling */ 61*4882a593Smuzhiyun unsigned int pcsrsvd4[3]; /* 0x114-0x11C: Reserved */ 62*4882a593Smuzhiyun struct pcs pcs5; /* 0x120-0x130: PCS5 PCI PLL scaling */ 63*4882a593Smuzhiyun unsigned int pcsrsvd5[3]; /* 0x134-0x13C: Reserved */ 64*4882a593Smuzhiyun struct pcs pcs6; /* 0x140-0x150: PCS6 AC97 PLL scaling */ 65*4882a593Smuzhiyun unsigned int pcsrsvd6[3]; /* 0x154-0x15C: Reserved */ 66*4882a593Smuzhiyun struct pcs pcs7; /* 0x160-0x170: PCS7 GMAC PLL scaling */ 67*4882a593Smuzhiyun unsigned int pcsrsvd7[3]; /* 0x174-0x17C: Reserved */ 68*4882a593Smuzhiyun struct pcs pcs8; /* 0x180-0x190: PCS8 voltage scaling */ 69*4882a593Smuzhiyun unsigned int pcsrsvd8[3]; /* 0x194-0x19C: Reserved */ 70*4882a593Smuzhiyun struct pcs pcs9; /* 0x1A0-0x1B0: PCS9 power control */ 71*4882a593Smuzhiyun unsigned int pcsrsvd9[93]; /* 0x1B4-0x3FC: Reserved */ 72*4882a593Smuzhiyun unsigned int pmspdm[40]; /* 0x400-0x4fC: Power Manager 73*4882a593Smuzhiyun Scratch Pad Memory 0 */ 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */ 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun /* 78*4882a593Smuzhiyun * PCU Revision Register (ro) 79*4882a593Smuzhiyun */ 80*4882a593Smuzhiyun #define ANDES_PCU_REV_NUMBER_PCS(x) (((x) >> 0) & 0xff) 81*4882a593Smuzhiyun #define ANDES_PCU_REV_VER(x) (((x) >> 16) & 0xffff) 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun /* 84*4882a593Smuzhiyun * Scratch Pad Info Register (ro) 85*4882a593Smuzhiyun */ 86*4882a593Smuzhiyun #define ANDES_PCU_SPINFO_SIZE(x) (((x) >> 0) & 0xff) 87*4882a593Smuzhiyun #define ANDES_PCU_SPINFO_OFFSET(x) (((x) >> 8) & 0xf) 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun /* 90*4882a593Smuzhiyun * SoC ID Register (ro) 91*4882a593Smuzhiyun */ 92*4882a593Smuzhiyun #define ANDES_PCU_SOC_ID_VER_MINOR(x) (((x) >> 0) & 0xf) 93*4882a593Smuzhiyun #define ANDES_PCU_SOC_ID_VER_MAJOR(x) (((x) >> 4) & 0xfff) 94*4882a593Smuzhiyun #define ANDES_PCU_SOC_ID_DEVICEID(x) (((x) >> 16) & 0xffff) 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun /* 97*4882a593Smuzhiyun * SoC AHB Configuration Register (ro) 98*4882a593Smuzhiyun */ 99*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_AHBC(x) ((x) << 0) 100*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_APBREG(x) ((x) << 1) 101*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_APB(x) ((x) << 2) 102*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_DLM1(x) ((x) << 3) 103*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_SPIROM(x) ((x) << 4) 104*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_DDR2C(x) ((x) << 5) 105*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_DDR2MEM(x) ((x) << 6) 106*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_DMAC(x) ((x) << 7) 107*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_DLM2(x) ((x) << 8) 108*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_GPU(x) ((x) << 9) 109*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_GMAC(x) ((x) << 12) 110*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_IDE(x) ((x) << 13) 111*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_USBOTG(x) ((x) << 14) 112*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_INTC(x) ((x) << 15) 113*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_LPCIO(x) ((x) << 16) 114*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_LPCREG(x) ((x) << 17) 115*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_PCIIO(x) ((x) << 18) 116*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_PCIMEM(x) ((x) << 19) 117*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_L2CC(x) ((x) << 20) 118*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_AHB2AHBREG(x) ((x) << 27) 119*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_AHB2AHBMEM0(x) ((x) << 28) 120*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_AHB2AHBMEM1(x) ((x) << 29) 121*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_AHB2AHBMEM2(x) ((x) << 30) 122*4882a593Smuzhiyun #define ANDES_PCU_SOC_AHB_AHB2AHBMEM3(x) ((x) << 31) 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun /* 125*4882a593Smuzhiyun * SoC APB Configuration Register (ro) 126*4882a593Smuzhiyun */ 127*4882a593Smuzhiyun #define ANDES_PCU_SOC_APB_CFC(x) ((x) << 1) 128*4882a593Smuzhiyun #define ANDES_PCU_SOC_APB_SSP(x) ((x) << 2) 129*4882a593Smuzhiyun #define ANDES_PCU_SOC_APB_UART1(x) ((x) << 3) 130*4882a593Smuzhiyun #define ANDES_PCU_SOC_APB_SDC(x) ((x) << 5) 131*4882a593Smuzhiyun #define ANDES_PCU_SOC_APB_AC97I2S(x) ((x) << 6) 132*4882a593Smuzhiyun #define ANDES_PCU_SOC_APB_UART2(x) ((x) << 8) 133*4882a593Smuzhiyun #define ANDES_PCU_SOC_APB_PCU(x) ((x) << 16) 134*4882a593Smuzhiyun #define ANDES_PCU_SOC_APB_TMR(x) ((x) << 17) 135*4882a593Smuzhiyun #define ANDES_PCU_SOC_APB_WDT(x) ((x) << 18) 136*4882a593Smuzhiyun #define ANDES_PCU_SOC_APB_RTC(x) ((x) << 19) 137*4882a593Smuzhiyun #define ANDES_PCU_SOC_APB_GPIO(x) ((x) << 20) 138*4882a593Smuzhiyun #define ANDES_PCU_SOC_APB_I2C(x) ((x) << 22) 139*4882a593Smuzhiyun #define ANDES_PCU_SOC_APB_PWM(x) ((x) << 23) 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun /* 142*4882a593Smuzhiyun * Driving Capability and Slew Rate Control Register 0 (rw) 143*4882a593Smuzhiyun */ 144*4882a593Smuzhiyun #define ANDES_PCU_DCSRCR0_TRIAHB(x) (((x) & 0x1f) << 0) 145*4882a593Smuzhiyun #define ANDES_PCU_DCSRCR0_LPC(x) (((x) & 0xf) << 8) 146*4882a593Smuzhiyun #define ANDES_PCU_DCSRCR0_ULPI(x) (((x) & 0xf) << 12) 147*4882a593Smuzhiyun #define ANDES_PCU_DCSRCR0_GMAC(x) (((x) & 0xf) << 16) 148*4882a593Smuzhiyun #define ANDES_PCU_DCSRCR0_GPU(x) (((x) & 0xf) << 20) 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun /* 151*4882a593Smuzhiyun * Driving Capability and Slew Rate Control Register 1 (rw) 152*4882a593Smuzhiyun */ 153*4882a593Smuzhiyun #define ANDES_PCU_DCSRCR1_I2C(x) (((x) & 0xf) << 0) 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun /* 156*4882a593Smuzhiyun * Driving Capability and Slew Rate Control Register 2 (rw) 157*4882a593Smuzhiyun */ 158*4882a593Smuzhiyun #define ANDES_PCU_DCSRCR2_UART1(x) (((x) & 0xf) << 0) 159*4882a593Smuzhiyun #define ANDES_PCU_DCSRCR2_UART2(x) (((x) & 0xf) << 4) 160*4882a593Smuzhiyun #define ANDES_PCU_DCSRCR2_AC97(x) (((x) & 0xf) << 8) 161*4882a593Smuzhiyun #define ANDES_PCU_DCSRCR2_SPI(x) (((x) & 0xf) << 12) 162*4882a593Smuzhiyun #define ANDES_PCU_DCSRCR2_SD(x) (((x) & 0xf) << 16) 163*4882a593Smuzhiyun #define ANDES_PCU_DCSRCR2_CFC(x) (((x) & 0xf) << 20) 164*4882a593Smuzhiyun #define ANDES_PCU_DCSRCR2_GPIO(x) (((x) & 0xf) << 24) 165*4882a593Smuzhiyun #define ANDES_PCU_DCSRCR2_PCU(x) (((x) & 0xf) << 28) 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun /* 168*4882a593Smuzhiyun * Multi-function Port Setting Register 0 (rw) 169*4882a593Smuzhiyun */ 170*4882a593Smuzhiyun #define ANDES_PCU_MFPSR0_PCIMODE(x) ((x) << 0) 171*4882a593Smuzhiyun #define ANDES_PCU_MFPSR0_IDEMODE(x) ((x) << 1) 172*4882a593Smuzhiyun #define ANDES_PCU_MFPSR0_MINI_TC01(x) ((x) << 2) 173*4882a593Smuzhiyun #define ANDES_PCU_MFPSR0_AHB_DEBUG(x) ((x) << 3) 174*4882a593Smuzhiyun #define ANDES_PCU_MFPSR0_AHB_TARGET(x) ((x) << 4) 175*4882a593Smuzhiyun #define ANDES_PCU_MFPSR0_DEFAULT_IVB(x) (((x) & 0x7) << 28) 176*4882a593Smuzhiyun #define ANDES_PCU_MFPSR0_DEFAULT_ENDIAN(x) ((x) << 31) 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /* 179*4882a593Smuzhiyun * Multi-function Port Setting Register 1 (rw) 180*4882a593Smuzhiyun */ 181*4882a593Smuzhiyun #define ANDES_PCU_MFPSR1_SUSPEND(x) ((x) << 0) 182*4882a593Smuzhiyun #define ANDES_PCU_MFPSR1_PWM0(x) ((x) << 1) 183*4882a593Smuzhiyun #define ANDES_PCU_MFPSR1_PWM1(x) ((x) << 2) 184*4882a593Smuzhiyun #define ANDES_PCU_MFPSR1_AC97CLKOUT(x) ((x) << 3) 185*4882a593Smuzhiyun #define ANDES_PCU_MFPSR1_PWREN(x) ((x) << 4) 186*4882a593Smuzhiyun #define ANDES_PCU_MFPSR1_PME(x) ((x) << 5) 187*4882a593Smuzhiyun #define ANDES_PCU_MFPSR1_I2C(x) ((x) << 6) 188*4882a593Smuzhiyun #define ANDES_PCU_MFPSR1_UART1(x) ((x) << 7) 189*4882a593Smuzhiyun #define ANDES_PCU_MFPSR1_UART2(x) ((x) << 8) 190*4882a593Smuzhiyun #define ANDES_PCU_MFPSR1_SPI(x) ((x) << 9) 191*4882a593Smuzhiyun #define ANDES_PCU_MFPSR1_SD(x) ((x) << 10) 192*4882a593Smuzhiyun #define ANDES_PCU_MFPSR1_GPUPLLSRC(x) ((x) << 27) 193*4882a593Smuzhiyun #define ANDES_PCU_MFPSR1_DVOMODE(x) ((x) << 28) 194*4882a593Smuzhiyun #define ANDES_PCU_MFPSR1_HSMP_FAST_REQ(x) ((x) << 29) 195*4882a593Smuzhiyun #define ANDES_PCU_MFPSR1_AHB_FAST_REQ(x) ((x) << 30) 196*4882a593Smuzhiyun #define ANDES_PCU_MFPSR1_PMUR_EXT_INT(x) ((x) << 31) 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun /* 199*4882a593Smuzhiyun * DMA Engine Selection Register (rw) 200*4882a593Smuzhiyun */ 201*4882a593Smuzhiyun #define ANDES_PCU_DMAES_AC97RX(x) ((x) << 2) 202*4882a593Smuzhiyun #define ANDES_PCU_DMAES_AC97TX(x) ((x) << 3) 203*4882a593Smuzhiyun #define ANDES_PCU_DMAES_UART1RX(x) ((x) << 4) 204*4882a593Smuzhiyun #define ANDES_PCU_DMAES_UART1TX(x) ((x) << 5) 205*4882a593Smuzhiyun #define ANDES_PCU_DMAES_UART2RX(x) ((x) << 6) 206*4882a593Smuzhiyun #define ANDES_PCU_DMAES_UART2TX(x) ((x) << 7) 207*4882a593Smuzhiyun #define ANDES_PCU_DMAES_SDDMA(x) ((x) << 8) 208*4882a593Smuzhiyun #define ANDES_PCU_DMAES_CFCDMA(x) ((x) << 9) 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun /* 211*4882a593Smuzhiyun * OSC Control Register (rw) 212*4882a593Smuzhiyun */ 213*4882a593Smuzhiyun #define ANDES_PCU_OSCC_OSCH_OFF(x) ((x) << 0) 214*4882a593Smuzhiyun #define ANDES_PCU_OSCC_OSCH_STABLE(x) ((x) << 1) 215*4882a593Smuzhiyun #define ANDES_PCU_OSCC_OSCH_TRI(x) ((x) << 2) 216*4882a593Smuzhiyun #define ANDES_PCU_OSCC_OSCH_RANGE(x) (((x) & 0x3) << 4) 217*4882a593Smuzhiyun #define ANDES_PCU_OSCC_OSCH2_RANGE(x) (((x) & 0x3) << 6) 218*4882a593Smuzhiyun #define ANDES_PCU_OSCC_OSCH3_RANGE(x) (((x) & 0x3) << 8) 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun /* 221*4882a593Smuzhiyun * PWM Clock Divider Register (rw) 222*4882a593Smuzhiyun */ 223*4882a593Smuzhiyun #define ANDES_PCU_PWMCD_PWMDIV(x) (((x) & 0xf) << 0) 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun /* 226*4882a593Smuzhiyun * SoC Misc. Register (rw) 227*4882a593Smuzhiyun */ 228*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_RSCPUA(x) ((x) << 0) 229*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_RSCPUB(x) ((x) << 1) 230*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_RSPCI(x) ((x) << 2) 231*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_USBWAKE(x) ((x) << 3) 232*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_EXLM_WAITA(x) (((x) & 0x3) << 4) 233*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_EXLM_WAITB(x) (((x) & 0x3) << 6) 234*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_DDRPLL_BYPASS(x) (((x) << 8) 235*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_300MHZSEL(x) (((x) << 9) 236*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_DDRDLL_SRST(x) (((x) << 10) 237*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_DDRDDQ_TEST(x) (((x) << 11) 238*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_DDRDLL_TEST(x) (((x) << 12) 239*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_GPUPLL_BYPASS(x) (((x) << 13) 240*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_ENCPUA(x) (((x) << 14) 241*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_ENCPUB(x) (((x) << 15) 242*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_PWON_PWBTN(x) (((x) << 16) 243*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_PWON_GPIO1(x) (((x) << 17) 244*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_PWON_GPIO2(x) (((x) << 18) 245*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_PWON_GPIO3(x) (((x) << 19) 246*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_PWON_GPIO4(x) (((x) << 20) 247*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_PWON_GPIO5(x) (((x) << 21) 248*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_PWON_WOL(x) (((x) << 22) 249*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_PWON_RTC(x) (((x) << 23) 250*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_PWON_RTCALM(x) (((x) << 24) 251*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_PWON_XDBGIN(x) (((x) << 25) 252*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_PWON_PME(x) (((x) << 26) 253*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_PWON_PWFAIL(x) (((x) << 27) 254*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_CPUA_SRSTED(x) (((x) << 28) 255*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_CPUB_SRSTED(x) (((x) << 29) 256*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_WD_RESET(x) (((x) << 30) 257*4882a593Smuzhiyun #define ANDES_PCU_SOCMISC_HW_RESET(x) (((x) << 31) 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun /* 260*4882a593Smuzhiyun * BSM Control Register (rw) 261*4882a593Smuzhiyun */ 262*4882a593Smuzhiyun #define ANDES_PCU_BSMCR_LINK0(x) (((x) & 0xf) << 0) 263*4882a593Smuzhiyun #define ANDES_PCU_BSMCR_LINK1(x) (((x) & 0xf) << 4) 264*4882a593Smuzhiyun #define ANDES_PCU_BSMCR_SYNCSRC(x) (((x) & 0xf) << 24) 265*4882a593Smuzhiyun #define ANDES_PCU_BSMCR_CMD(x) (((x) & 0x7) << 28) 266*4882a593Smuzhiyun #define ANDES_PCU_BSMCR_IE(x) ((x) << 31) 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun /* 269*4882a593Smuzhiyun * BSM Status Register 270*4882a593Smuzhiyun */ 271*4882a593Smuzhiyun #define ANDES_PCU_BSMSR_CI0(x) (((x) & 0xf) << 0) 272*4882a593Smuzhiyun #define ANDES_PCU_BSMSR_CI1(x) (((x) & 0xf) << 4) 273*4882a593Smuzhiyun #define ANDES_PCU_BSMSR_SYNCSRC(x) (((x) & 0xf) << 24) 274*4882a593Smuzhiyun #define ANDES_PCU_BSMSR_BSMST(x) (((x) & 0xf) << 28) 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun /* 277*4882a593Smuzhiyun * Wakeup Event Sensitivity Register (rw) 278*4882a593Smuzhiyun */ 279*4882a593Smuzhiyun #define ANDES_PCU_WESR_POLOR(x) (((x) & 0xff) << 0) 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun /* 282*4882a593Smuzhiyun * Wakeup Event Status Register (ro) 283*4882a593Smuzhiyun */ 284*4882a593Smuzhiyun #define ANDES_PCU_WEST_SIG(x) (((x) & 0xff) << 0) 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun /* 287*4882a593Smuzhiyun * Reset Timing Register 288*4882a593Smuzhiyun */ 289*4882a593Smuzhiyun #define ANDES_PCU_RSTTIMING_RG0(x) (((x) & 0xff) << 0) 290*4882a593Smuzhiyun #define ANDES_PCU_RSTTIMING_RG1(x) (((x) & 0xff) << 8) 291*4882a593Smuzhiyun #define ANDES_PCU_RSTTIMING_RG2(x) (((x) & 0xff) << 16) 292*4882a593Smuzhiyun #define ANDES_PCU_RSTTIMING_RG3(x) (((x) & 0xff) << 24) 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun /* 295*4882a593Smuzhiyun * PCU Interrupt Status Register 296*4882a593Smuzhiyun */ 297*4882a593Smuzhiyun #define ANDES_PCU_INTR_ST_BSM(x) ((x) << 0) 298*4882a593Smuzhiyun #define ANDES_PCU_INTR_ST_PCS1(x) ((x) << 1) 299*4882a593Smuzhiyun #define ANDES_PCU_INTR_ST_PCS2(x) ((x) << 2) 300*4882a593Smuzhiyun #define ANDES_PCU_INTR_ST_PCS3(x) ((x) << 3) 301*4882a593Smuzhiyun #define ANDES_PCU_INTR_ST_PCS4(x) ((x) << 4) 302*4882a593Smuzhiyun #define ANDES_PCU_INTR_ST_PCS5(x) ((x) << 5) 303*4882a593Smuzhiyun #define ANDES_PCU_INTR_ST_PCS6(x) ((x) << 6) 304*4882a593Smuzhiyun #define ANDES_PCU_INTR_ST_PCS7(x) ((x) << 7) 305*4882a593Smuzhiyun #define ANDES_PCU_INTR_ST_PCS8(x) ((x) << 8) 306*4882a593Smuzhiyun #define ANDES_PCU_INTR_ST_PCS9(x) ((x) << 9) 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun /* 309*4882a593Smuzhiyun * PCSx Configuration Register 310*4882a593Smuzhiyun */ 311*4882a593Smuzhiyun #define ANDES_PCU_PCSX_CR_WAKEUP_EN(x) (((x) & 0xff) << 0) 312*4882a593Smuzhiyun #define ANDES_PCU_PCSX_CR_LW(x) (((x) & 0xf) << 16) 313*4882a593Smuzhiyun #define ANDES_PCU_PCSX_CR_LS(x) (((x) & 0xf) << 20) 314*4882a593Smuzhiyun #define ANDES_PCU_PCSX_CR_TYPE(x) (((x) >> 28) & 0x7) /* (ro) */ 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun /* 317*4882a593Smuzhiyun * PCSx Parameter Register (rw) 318*4882a593Smuzhiyun */ 319*4882a593Smuzhiyun #define ANDES_PCU_PCSX_PARM_NEXT(x) (((x) & 0xffffff) << 0) 320*4882a593Smuzhiyun #define ANDES_PCU_PCSX_PARM_SYNCSRC(x) (((x) & 0xf) << 24) 321*4882a593Smuzhiyun #define ANDES_PCU_PCSX_PARM_PCSCMD(x) (((x) & 0x7) << 28) 322*4882a593Smuzhiyun #define ANDES_PCU_PCSX_PARM_IE(x) (((x) << 31) 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun /* 325*4882a593Smuzhiyun * PCSx Status Register 1 326*4882a593Smuzhiyun */ 327*4882a593Smuzhiyun #define ANDES_PCU_PCSX_STAT1_ERRNO(x) (((x) & 0xf) << 0) 328*4882a593Smuzhiyun #define ANDES_PCU_PCSX_STAT1_ST(x) (((x) & 0x7) << 28) 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun /* 331*4882a593Smuzhiyun * PCSx Status Register 2 332*4882a593Smuzhiyun */ 333*4882a593Smuzhiyun #define ANDES_PCU_PCSX_STAT2_CRNTPARM(x) (((x) & 0xffffff) << 0) 334*4882a593Smuzhiyun #define ANDES_PCU_PCSX_STAT2_SYNCSRC(x) (((x) & 0xf) << 24) 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun /* 337*4882a593Smuzhiyun * PCSx PDD Register 338*4882a593Smuzhiyun * This is reserved for PCS(1-7) 339*4882a593Smuzhiyun */ 340*4882a593Smuzhiyun #define ANDES_PCU_PCS8_PDD_1BYTE(x) (((x) & 0xff) << 0) 341*4882a593Smuzhiyun #define ANDES_PCU_PCS8_PDD_2BYTE(x) (((x) & 0xff) << 8) 342*4882a593Smuzhiyun #define ANDES_PCU_PCS8_PDD_3BYTE(x) (((x) & 0xff) << 16) 343*4882a593Smuzhiyun #define ANDES_PCU_PCS8_PDD_4BYTE(x) (((x) & 0xff) << 24) 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun #define ANDES_PCU_PCS9_PDD_TIME1(x) (((x) & 0x3f) << 0) 346*4882a593Smuzhiyun #define ANDES_PCU_PCS9_PDD_TIME2(x) (((x) & 0x3f) << 6) 347*4882a593Smuzhiyun #define ANDES_PCU_PCS9_PDD_TIME3(x) (((x) & 0x3f) << 12) 348*4882a593Smuzhiyun #define ANDES_PCU_PCS9_PDD_TIME4(x) (((x) & 0x3f) << 18) 349*4882a593Smuzhiyun #define ANDES_PCU_PCS9_PDD_TICKTYPE(x) ((x) << 24) 350*4882a593Smuzhiyun #define ANDES_PCU_PCS9_PDD_GPU_SRST(x) ((x) << 27) 351*4882a593Smuzhiyun #define ANDES_PCU_PCS9_PDD_PWOFFTIME(x) (((x) & 0x3) << 28) 352*4882a593Smuzhiyun #define ANDES_PCU_PCS9_PDD_SUS2DRAM(x) ((x) << 30) 353*4882a593Smuzhiyun #define ANDES_PCU_PCS9_PDD_CLRPWOFF_FLAG(x) ((x) << 31) 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun #endif /* __ANDES_PCU_H */ 356