1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * FILE SA-1100.h 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Version 1.2 5*4882a593Smuzhiyun * Author Copyright (c) Marc A. Viredaz, 1998 6*4882a593Smuzhiyun * DEC Western Research Laboratory, Palo Alto, CA 7*4882a593Smuzhiyun * Date January 1998 (April 1997) 8*4882a593Smuzhiyun * System StrongARM SA-1100 9*4882a593Smuzhiyun * Language C or ARM Assembly 10*4882a593Smuzhiyun * Purpose Definition of constants related to the StrongARM 11*4882a593Smuzhiyun * SA-1100 microprocessor (Advanced RISC Machine (ARM) 12*4882a593Smuzhiyun * architecture version 4). This file is based on the 13*4882a593Smuzhiyun * StrongARM SA-1100 data sheet version 2.2. 14*4882a593Smuzhiyun * 15*4882a593Smuzhiyun * Language-specific definitions are selected by the 16*4882a593Smuzhiyun * macro "LANGUAGE", which should be defined as either 17*4882a593Smuzhiyun * "C" (default) or "Assembly". 18*4882a593Smuzhiyun */ 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #ifndef LANGUAGE 22*4882a593Smuzhiyun # ifdef __ASSEMBLY__ 23*4882a593Smuzhiyun # define LANGUAGE Assembly 24*4882a593Smuzhiyun # else 25*4882a593Smuzhiyun # define LANGUAGE C 26*4882a593Smuzhiyun # endif 27*4882a593Smuzhiyun #endif 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #ifndef io_p2v 30*4882a593Smuzhiyun #define io_p2v(PhAdd) (PhAdd) 31*4882a593Smuzhiyun #endif 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #include <asm/arch-sa1100/bitfield.h> 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun #define C 0 36*4882a593Smuzhiyun #define Assembly 1 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun #if LANGUAGE == C 40*4882a593Smuzhiyun typedef unsigned short Word16 ; 41*4882a593Smuzhiyun typedef unsigned int Word32 ; 42*4882a593Smuzhiyun typedef Word32 Word ; 43*4882a593Smuzhiyun typedef Word Quad [4] ; 44*4882a593Smuzhiyun typedef void *Address ; 45*4882a593Smuzhiyun typedef void (*ExcpHndlr) (void) ; 46*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun /* 50*4882a593Smuzhiyun * Memory 51*4882a593Smuzhiyun */ 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #define MemBnkSp 0x08000000 /* Memory Bank Space [byte] */ 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun #define StMemBnkSp MemBnkSp /* Static Memory Bank Space [byte] */ 56*4882a593Smuzhiyun #define StMemBnk0Sp StMemBnkSp /* Static Memory Bank 0 Space */ 57*4882a593Smuzhiyun /* [byte] */ 58*4882a593Smuzhiyun #define StMemBnk1Sp StMemBnkSp /* Static Memory Bank 1 Space */ 59*4882a593Smuzhiyun /* [byte] */ 60*4882a593Smuzhiyun #define StMemBnk2Sp StMemBnkSp /* Static Memory Bank 2 Space */ 61*4882a593Smuzhiyun /* [byte] */ 62*4882a593Smuzhiyun #define StMemBnk3Sp StMemBnkSp /* Static Memory Bank 3 Space */ 63*4882a593Smuzhiyun /* [byte] */ 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun #define DRAMBnkSp MemBnkSp /* DRAM Bank Space [byte] */ 66*4882a593Smuzhiyun #define DRAMBnk0Sp DRAMBnkSp /* DRAM Bank 0 Space [byte] */ 67*4882a593Smuzhiyun #define DRAMBnk1Sp DRAMBnkSp /* DRAM Bank 1 Space [byte] */ 68*4882a593Smuzhiyun #define DRAMBnk2Sp DRAMBnkSp /* DRAM Bank 2 Space [byte] */ 69*4882a593Smuzhiyun #define DRAMBnk3Sp DRAMBnkSp /* DRAM Bank 3 Space [byte] */ 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun #define ZeroMemSp MemBnkSp /* Zero Memory bank Space [byte] */ 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #define _StMemBnk(Nb) /* Static Memory Bank [0..3] */ \ 74*4882a593Smuzhiyun (0x00000000 + (Nb)*StMemBnkSp) 75*4882a593Smuzhiyun #define _StMemBnk0 _StMemBnk (0) /* Static Memory Bank 0 */ 76*4882a593Smuzhiyun #define _StMemBnk1 _StMemBnk (1) /* Static Memory Bank 1 */ 77*4882a593Smuzhiyun #define _StMemBnk2 _StMemBnk (2) /* Static Memory Bank 2 */ 78*4882a593Smuzhiyun #define _StMemBnk3 _StMemBnk (3) /* Static Memory Bank 3 */ 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #if LANGUAGE == C 81*4882a593Smuzhiyun typedef Quad StMemBnkType [StMemBnkSp/sizeof (Quad)] ; 82*4882a593Smuzhiyun #define StMemBnk /* Static Memory Bank [0..3] */ \ 83*4882a593Smuzhiyun ((StMemBnkType *) io_p2v (_StMemBnk (0))) 84*4882a593Smuzhiyun #define StMemBnk0 (StMemBnk [0]) /* Static Memory Bank 0 */ 85*4882a593Smuzhiyun #define StMemBnk1 (StMemBnk [1]) /* Static Memory Bank 1 */ 86*4882a593Smuzhiyun #define StMemBnk2 (StMemBnk [2]) /* Static Memory Bank 2 */ 87*4882a593Smuzhiyun #define StMemBnk3 (StMemBnk [3]) /* Static Memory Bank 3 */ 88*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun #define _DRAMBnk(Nb) /* DRAM Bank [0..3] */ \ 91*4882a593Smuzhiyun (0xC0000000 + (Nb)*DRAMBnkSp) 92*4882a593Smuzhiyun #define _DRAMBnk0 _DRAMBnk (0) /* DRAM Bank 0 */ 93*4882a593Smuzhiyun #define _DRAMBnk1 _DRAMBnk (1) /* DRAM Bank 1 */ 94*4882a593Smuzhiyun #define _DRAMBnk2 _DRAMBnk (2) /* DRAM Bank 2 */ 95*4882a593Smuzhiyun #define _DRAMBnk3 _DRAMBnk (3) /* DRAM Bank 3 */ 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #if LANGUAGE == C 98*4882a593Smuzhiyun typedef Quad DRAMBnkType [DRAMBnkSp/sizeof (Quad)] ; 99*4882a593Smuzhiyun #define DRAMBnk /* DRAM Bank [0..3] */ \ 100*4882a593Smuzhiyun ((DRAMBnkType *) io_p2v (_DRAMBnk (0))) 101*4882a593Smuzhiyun #define DRAMBnk0 (DRAMBnk [0]) /* DRAM Bank 0 */ 102*4882a593Smuzhiyun #define DRAMBnk1 (DRAMBnk [1]) /* DRAM Bank 1 */ 103*4882a593Smuzhiyun #define DRAMBnk2 (DRAMBnk [2]) /* DRAM Bank 2 */ 104*4882a593Smuzhiyun #define DRAMBnk3 (DRAMBnk [3]) /* DRAM Bank 3 */ 105*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun #define _ZeroMem 0xE0000000 /* Zero Memory bank */ 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun #if LANGUAGE == C 110*4882a593Smuzhiyun typedef Quad ZeroMemType [ZeroMemSp/sizeof (Quad)] ; 111*4882a593Smuzhiyun #define ZeroMem /* Zero Memory bank */ \ 112*4882a593Smuzhiyun (*((ZeroMemType *) io_p2v (_ZeroMem))) 113*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun /* 117*4882a593Smuzhiyun * Personal Computer Memory Card International Association (PCMCIA) sockets 118*4882a593Smuzhiyun */ 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun #define PCMCIAPrtSp 0x04000000 /* PCMCIA Partition Space [byte] */ 121*4882a593Smuzhiyun #define PCMCIASp (4*PCMCIAPrtSp) /* PCMCIA Space [byte] */ 122*4882a593Smuzhiyun #define PCMCIAIOSp PCMCIAPrtSp /* PCMCIA I/O Space [byte] */ 123*4882a593Smuzhiyun #define PCMCIAAttrSp PCMCIAPrtSp /* PCMCIA Attribute Space [byte] */ 124*4882a593Smuzhiyun #define PCMCIAMemSp PCMCIAPrtSp /* PCMCIA Memory Space [byte] */ 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun #define PCMCIA0Sp PCMCIASp /* PCMCIA 0 Space [byte] */ 127*4882a593Smuzhiyun #define PCMCIA0IOSp PCMCIAIOSp /* PCMCIA 0 I/O Space [byte] */ 128*4882a593Smuzhiyun #define PCMCIA0AttrSp PCMCIAAttrSp /* PCMCIA 0 Attribute Space [byte] */ 129*4882a593Smuzhiyun #define PCMCIA0MemSp PCMCIAMemSp /* PCMCIA 0 Memory Space [byte] */ 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun #define PCMCIA1Sp PCMCIASp /* PCMCIA 1 Space [byte] */ 132*4882a593Smuzhiyun #define PCMCIA1IOSp PCMCIAIOSp /* PCMCIA 1 I/O Space [byte] */ 133*4882a593Smuzhiyun #define PCMCIA1AttrSp PCMCIAAttrSp /* PCMCIA 1 Attribute Space [byte] */ 134*4882a593Smuzhiyun #define PCMCIA1MemSp PCMCIAMemSp /* PCMCIA 1 Memory Space [byte] */ 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun #define _PCMCIA(Nb) /* PCMCIA [0..1] */ \ 137*4882a593Smuzhiyun (0x20000000 + (Nb)*PCMCIASp) 138*4882a593Smuzhiyun #define _PCMCIAIO(Nb) _PCMCIA (Nb) /* PCMCIA I/O [0..1] */ 139*4882a593Smuzhiyun #define _PCMCIAAttr(Nb) /* PCMCIA Attribute [0..1] */ \ 140*4882a593Smuzhiyun (_PCMCIA (Nb) + 2*PCMCIAPrtSp) 141*4882a593Smuzhiyun #define _PCMCIAMem(Nb) /* PCMCIA Memory [0..1] */ \ 142*4882a593Smuzhiyun (_PCMCIA (Nb) + 3*PCMCIAPrtSp) 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun #define _PCMCIA0 _PCMCIA (0) /* PCMCIA 0 */ 145*4882a593Smuzhiyun #define _PCMCIA0IO _PCMCIAIO (0) /* PCMCIA 0 I/O */ 146*4882a593Smuzhiyun #define _PCMCIA0Attr _PCMCIAAttr (0) /* PCMCIA 0 Attribute */ 147*4882a593Smuzhiyun #define _PCMCIA0Mem _PCMCIAMem (0) /* PCMCIA 0 Memory */ 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #define _PCMCIA1 _PCMCIA (1) /* PCMCIA 1 */ 150*4882a593Smuzhiyun #define _PCMCIA1IO _PCMCIAIO (1) /* PCMCIA 1 I/O */ 151*4882a593Smuzhiyun #define _PCMCIA1Attr _PCMCIAAttr (1) /* PCMCIA 1 Attribute */ 152*4882a593Smuzhiyun #define _PCMCIA1Mem _PCMCIAMem (1) /* PCMCIA 1 Memory */ 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun #if LANGUAGE == C 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun typedef Quad PCMCIAPrtType [PCMCIAPrtSp/sizeof (Quad)] ; 157*4882a593Smuzhiyun typedef PCMCIAPrtType PCMCIAType [PCMCIASp/PCMCIAPrtSp] ; 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun #define PCMCIA0 /* PCMCIA 0 */ \ 160*4882a593Smuzhiyun (*((PCMCIAType *) io_p2v (_PCMCIA0))) 161*4882a593Smuzhiyun #define PCMCIA0IO /* PCMCIA 0 I/O */ \ 162*4882a593Smuzhiyun (*((PCMCIAPrtType *) io_p2v (_PCMCIA0IO))) 163*4882a593Smuzhiyun #define PCMCIA0Attr /* PCMCIA 0 Attribute */ \ 164*4882a593Smuzhiyun (*((PCMCIAPrtType *) io_p2v (_PCMCIA0Attr))) 165*4882a593Smuzhiyun #define PCMCIA0Mem /* PCMCIA 0 Memory */ \ 166*4882a593Smuzhiyun (*((PCMCIAPrtType *) io_p2v (_PCMCIA0Mem))) 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun #define PCMCIA1 /* PCMCIA 1 */ \ 169*4882a593Smuzhiyun (*((PCMCIAType *) io_p2v (_PCMCIA1))) 170*4882a593Smuzhiyun #define PCMCIA1IO /* PCMCIA 1 I/O */ \ 171*4882a593Smuzhiyun (*((PCMCIAPrtType *) io_p2v (_PCMCIA1IO))) 172*4882a593Smuzhiyun #define PCMCIA1Attr /* PCMCIA 1 Attribute */ \ 173*4882a593Smuzhiyun (*((PCMCIAPrtType *) io_p2v (_PCMCIA1Attr))) 174*4882a593Smuzhiyun #define PCMCIA1Mem /* PCMCIA 1 Memory */ \ 175*4882a593Smuzhiyun (*((PCMCIAPrtType *) io_p2v (_PCMCIA1Mem))) 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun /* 181*4882a593Smuzhiyun * Universal Serial Bus (USB) Device Controller (UDC) control registers 182*4882a593Smuzhiyun * 183*4882a593Smuzhiyun * Registers 184*4882a593Smuzhiyun * Ser0UDCCR Serial port 0 Universal Serial Bus (USB) Device 185*4882a593Smuzhiyun * Controller (UDC) Control Register (read/write). 186*4882a593Smuzhiyun * Ser0UDCAR Serial port 0 Universal Serial Bus (USB) Device 187*4882a593Smuzhiyun * Controller (UDC) Address Register (read/write). 188*4882a593Smuzhiyun * Ser0UDCOMP Serial port 0 Universal Serial Bus (USB) Device 189*4882a593Smuzhiyun * Controller (UDC) Output Maximum Packet size register 190*4882a593Smuzhiyun * (read/write). 191*4882a593Smuzhiyun * Ser0UDCIMP Serial port 0 Universal Serial Bus (USB) Device 192*4882a593Smuzhiyun * Controller (UDC) Input Maximum Packet size register 193*4882a593Smuzhiyun * (read/write). 194*4882a593Smuzhiyun * Ser0UDCCS0 Serial port 0 Universal Serial Bus (USB) Device 195*4882a593Smuzhiyun * Controller (UDC) Control/Status register end-point 0 196*4882a593Smuzhiyun * (read/write). 197*4882a593Smuzhiyun * Ser0UDCCS1 Serial port 0 Universal Serial Bus (USB) Device 198*4882a593Smuzhiyun * Controller (UDC) Control/Status register end-point 1 199*4882a593Smuzhiyun * (output, read/write). 200*4882a593Smuzhiyun * Ser0UDCCS2 Serial port 0 Universal Serial Bus (USB) Device 201*4882a593Smuzhiyun * Controller (UDC) Control/Status register end-point 2 202*4882a593Smuzhiyun * (input, read/write). 203*4882a593Smuzhiyun * Ser0UDCD0 Serial port 0 Universal Serial Bus (USB) Device 204*4882a593Smuzhiyun * Controller (UDC) Data register end-point 0 205*4882a593Smuzhiyun * (read/write). 206*4882a593Smuzhiyun * Ser0UDCWC Serial port 0 Universal Serial Bus (USB) Device 207*4882a593Smuzhiyun * Controller (UDC) Write Count register end-point 0 208*4882a593Smuzhiyun * (read). 209*4882a593Smuzhiyun * Ser0UDCDR Serial port 0 Universal Serial Bus (USB) Device 210*4882a593Smuzhiyun * Controller (UDC) Data Register (read/write). 211*4882a593Smuzhiyun * Ser0UDCSR Serial port 0 Universal Serial Bus (USB) Device 212*4882a593Smuzhiyun * Controller (UDC) Status Register (read/write). 213*4882a593Smuzhiyun */ 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun #define _Ser0UDCCR 0x80000000 /* Ser. port 0 UDC Control Reg. */ 216*4882a593Smuzhiyun #define _Ser0UDCAR 0x80000004 /* Ser. port 0 UDC Address Reg. */ 217*4882a593Smuzhiyun #define _Ser0UDCOMP 0x80000008 /* Ser. port 0 UDC Output Maximum */ 218*4882a593Smuzhiyun /* Packet size reg. */ 219*4882a593Smuzhiyun #define _Ser0UDCIMP 0x8000000C /* Ser. port 0 UDC Input Maximum */ 220*4882a593Smuzhiyun /* Packet size reg. */ 221*4882a593Smuzhiyun #define _Ser0UDCCS0 0x80000010 /* Ser. port 0 UDC Control/Status */ 222*4882a593Smuzhiyun /* reg. end-point 0 */ 223*4882a593Smuzhiyun #define _Ser0UDCCS1 0x80000014 /* Ser. port 0 UDC Control/Status */ 224*4882a593Smuzhiyun /* reg. end-point 1 (output) */ 225*4882a593Smuzhiyun #define _Ser0UDCCS2 0x80000018 /* Ser. port 0 UDC Control/Status */ 226*4882a593Smuzhiyun /* reg. end-point 2 (input) */ 227*4882a593Smuzhiyun #define _Ser0UDCD0 0x8000001C /* Ser. port 0 UDC Data reg. */ 228*4882a593Smuzhiyun /* end-point 0 */ 229*4882a593Smuzhiyun #define _Ser0UDCWC 0x80000020 /* Ser. port 0 UDC Write Count */ 230*4882a593Smuzhiyun /* reg. end-point 0 */ 231*4882a593Smuzhiyun #define _Ser0UDCDR 0x80000028 /* Ser. port 0 UDC Data Reg. */ 232*4882a593Smuzhiyun #define _Ser0UDCSR 0x80000030 /* Ser. port 0 UDC Status Reg. */ 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun #if LANGUAGE == C 235*4882a593Smuzhiyun #define Ser0UDCCR /* Ser. port 0 UDC Control Reg. */ \ 236*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser0UDCCR))) 237*4882a593Smuzhiyun #define Ser0UDCAR /* Ser. port 0 UDC Address Reg. */ \ 238*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser0UDCAR))) 239*4882a593Smuzhiyun #define Ser0UDCOMP /* Ser. port 0 UDC Output Maximum */ \ 240*4882a593Smuzhiyun /* Packet size reg. */ \ 241*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser0UDCOMP))) 242*4882a593Smuzhiyun #define Ser0UDCIMP /* Ser. port 0 UDC Input Maximum */ \ 243*4882a593Smuzhiyun /* Packet size reg. */ \ 244*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser0UDCIMP))) 245*4882a593Smuzhiyun #define Ser0UDCCS0 /* Ser. port 0 UDC Control/Status */ \ 246*4882a593Smuzhiyun /* reg. end-point 0 */ \ 247*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser0UDCCS0))) 248*4882a593Smuzhiyun #define Ser0UDCCS1 /* Ser. port 0 UDC Control/Status */ \ 249*4882a593Smuzhiyun /* reg. end-point 1 (output) */ \ 250*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser0UDCCS1))) 251*4882a593Smuzhiyun #define Ser0UDCCS2 /* Ser. port 0 UDC Control/Status */ \ 252*4882a593Smuzhiyun /* reg. end-point 2 (input) */ \ 253*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser0UDCCS2))) 254*4882a593Smuzhiyun #define Ser0UDCD0 /* Ser. port 0 UDC Data reg. */ \ 255*4882a593Smuzhiyun /* end-point 0 */ \ 256*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser0UDCD0))) 257*4882a593Smuzhiyun #define Ser0UDCWC /* Ser. port 0 UDC Write Count */ \ 258*4882a593Smuzhiyun /* reg. end-point 0 */ \ 259*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser0UDCWC))) 260*4882a593Smuzhiyun #define Ser0UDCDR /* Ser. port 0 UDC Data Reg. */ \ 261*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser0UDCDR))) 262*4882a593Smuzhiyun #define Ser0UDCSR /* Ser. port 0 UDC Status Reg. */ \ 263*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser0UDCSR))) 264*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun #define UDCCR_UDD 0x00000001 /* UDC Disable */ 267*4882a593Smuzhiyun #define UDCCR_UDA 0x00000002 /* UDC Active (read) */ 268*4882a593Smuzhiyun #define UDCCR_RESIM 0x00000004 /* Resume Interrupt Mask, per errata */ 269*4882a593Smuzhiyun #define UDCCR_EIM 0x00000008 /* End-point 0 Interrupt Mask */ 270*4882a593Smuzhiyun /* (disable) */ 271*4882a593Smuzhiyun #define UDCCR_RIM 0x00000010 /* Receive Interrupt Mask */ 272*4882a593Smuzhiyun /* (disable) */ 273*4882a593Smuzhiyun #define UDCCR_TIM 0x00000020 /* Transmit Interrupt Mask */ 274*4882a593Smuzhiyun /* (disable) */ 275*4882a593Smuzhiyun #define UDCCR_SRM 0x00000040 /* Suspend/Resume interrupt Mask */ 276*4882a593Smuzhiyun /* (disable) */ 277*4882a593Smuzhiyun #define UDCCR_SUSIM UDCCR_SRM /* Per errata, SRM just masks suspend */ 278*4882a593Smuzhiyun #define UDCCR_REM 0x00000080 /* REset interrupt Mask (disable) */ 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun #define UDCAR_ADD Fld (7, 0) /* function ADDress */ 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun #define UDCOMP_OUTMAXP Fld (8, 0) /* OUTput MAXimum Packet size - 1 */ 283*4882a593Smuzhiyun /* [byte] */ 284*4882a593Smuzhiyun #define UDCOMP_OutMaxPkt(Size) /* Output Maximum Packet size */ \ 285*4882a593Smuzhiyun /* [1..256 byte] */ \ 286*4882a593Smuzhiyun (((Size) - 1) << FShft (UDCOMP_OUTMAXP)) 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun #define UDCIMP_INMAXP Fld (8, 0) /* INput MAXimum Packet size - 1 */ 289*4882a593Smuzhiyun /* [byte] */ 290*4882a593Smuzhiyun #define UDCIMP_InMaxPkt(Size) /* Input Maximum Packet size */ \ 291*4882a593Smuzhiyun /* [1..256 byte] */ \ 292*4882a593Smuzhiyun (((Size) - 1) << FShft (UDCIMP_INMAXP)) 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun #define UDCCS0_OPR 0x00000001 /* Output Packet Ready (read) */ 295*4882a593Smuzhiyun #define UDCCS0_IPR 0x00000002 /* Input Packet Ready */ 296*4882a593Smuzhiyun #define UDCCS0_SST 0x00000004 /* Sent STall */ 297*4882a593Smuzhiyun #define UDCCS0_FST 0x00000008 /* Force STall */ 298*4882a593Smuzhiyun #define UDCCS0_DE 0x00000010 /* Data End */ 299*4882a593Smuzhiyun #define UDCCS0_SE 0x00000020 /* Setup End (read) */ 300*4882a593Smuzhiyun #define UDCCS0_SO 0x00000040 /* Serviced Output packet ready */ 301*4882a593Smuzhiyun /* (write) */ 302*4882a593Smuzhiyun #define UDCCS0_SSE 0x00000080 /* Serviced Setup End (write) */ 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun #define UDCCS1_RFS 0x00000001 /* Receive FIFO 12-bytes or more */ 305*4882a593Smuzhiyun /* Service request (read) */ 306*4882a593Smuzhiyun #define UDCCS1_RPC 0x00000002 /* Receive Packet Complete */ 307*4882a593Smuzhiyun #define UDCCS1_RPE 0x00000004 /* Receive Packet Error (read) */ 308*4882a593Smuzhiyun #define UDCCS1_SST 0x00000008 /* Sent STall */ 309*4882a593Smuzhiyun #define UDCCS1_FST 0x00000010 /* Force STall */ 310*4882a593Smuzhiyun #define UDCCS1_RNE 0x00000020 /* Receive FIFO Not Empty (read) */ 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun #define UDCCS2_TFS 0x00000001 /* Transmit FIFO 8-bytes or less */ 313*4882a593Smuzhiyun /* Service request (read) */ 314*4882a593Smuzhiyun #define UDCCS2_TPC 0x00000002 /* Transmit Packet Complete */ 315*4882a593Smuzhiyun #define UDCCS2_TPE 0x00000004 /* Transmit Packet Error (read) */ 316*4882a593Smuzhiyun #define UDCCS2_TUR 0x00000008 /* Transmit FIFO Under-Run */ 317*4882a593Smuzhiyun #define UDCCS2_SST 0x00000010 /* Sent STall */ 318*4882a593Smuzhiyun #define UDCCS2_FST 0x00000020 /* Force STall */ 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun #define UDCD0_DATA Fld (8, 0) /* receive/transmit DATA FIFOs */ 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun #define UDCWC_WC Fld (4, 0) /* Write Count */ 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun #define UDCDR_DATA Fld (8, 0) /* receive/transmit DATA FIFOs */ 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun #define UDCSR_EIR 0x00000001 /* End-point 0 Interrupt Request */ 327*4882a593Smuzhiyun #define UDCSR_RIR 0x00000002 /* Receive Interrupt Request */ 328*4882a593Smuzhiyun #define UDCSR_TIR 0x00000004 /* Transmit Interrupt Request */ 329*4882a593Smuzhiyun #define UDCSR_SUSIR 0x00000008 /* SUSpend Interrupt Request */ 330*4882a593Smuzhiyun #define UDCSR_RESIR 0x00000010 /* RESume Interrupt Request */ 331*4882a593Smuzhiyun #define UDCSR_RSTIR 0x00000020 /* ReSeT Interrupt Request */ 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun /* 335*4882a593Smuzhiyun * Universal Asynchronous Receiver/Transmitter (UART) control registers 336*4882a593Smuzhiyun * 337*4882a593Smuzhiyun * Registers 338*4882a593Smuzhiyun * Ser1UTCR0 Serial port 1 Universal Asynchronous 339*4882a593Smuzhiyun * Receiver/Transmitter (UART) Control Register 0 340*4882a593Smuzhiyun * (read/write). 341*4882a593Smuzhiyun * Ser1UTCR1 Serial port 1 Universal Asynchronous 342*4882a593Smuzhiyun * Receiver/Transmitter (UART) Control Register 1 343*4882a593Smuzhiyun * (read/write). 344*4882a593Smuzhiyun * Ser1UTCR2 Serial port 1 Universal Asynchronous 345*4882a593Smuzhiyun * Receiver/Transmitter (UART) Control Register 2 346*4882a593Smuzhiyun * (read/write). 347*4882a593Smuzhiyun * Ser1UTCR3 Serial port 1 Universal Asynchronous 348*4882a593Smuzhiyun * Receiver/Transmitter (UART) Control Register 3 349*4882a593Smuzhiyun * (read/write). 350*4882a593Smuzhiyun * Ser1UTDR Serial port 1 Universal Asynchronous 351*4882a593Smuzhiyun * Receiver/Transmitter (UART) Data Register 352*4882a593Smuzhiyun * (read/write). 353*4882a593Smuzhiyun * Ser1UTSR0 Serial port 1 Universal Asynchronous 354*4882a593Smuzhiyun * Receiver/Transmitter (UART) Status Register 0 355*4882a593Smuzhiyun * (read/write). 356*4882a593Smuzhiyun * Ser1UTSR1 Serial port 1 Universal Asynchronous 357*4882a593Smuzhiyun * Receiver/Transmitter (UART) Status Register 1 (read). 358*4882a593Smuzhiyun * 359*4882a593Smuzhiyun * Ser2UTCR0 Serial port 2 Universal Asynchronous 360*4882a593Smuzhiyun * Receiver/Transmitter (UART) Control Register 0 361*4882a593Smuzhiyun * (read/write). 362*4882a593Smuzhiyun * Ser2UTCR1 Serial port 2 Universal Asynchronous 363*4882a593Smuzhiyun * Receiver/Transmitter (UART) Control Register 1 364*4882a593Smuzhiyun * (read/write). 365*4882a593Smuzhiyun * Ser2UTCR2 Serial port 2 Universal Asynchronous 366*4882a593Smuzhiyun * Receiver/Transmitter (UART) Control Register 2 367*4882a593Smuzhiyun * (read/write). 368*4882a593Smuzhiyun * Ser2UTCR3 Serial port 2 Universal Asynchronous 369*4882a593Smuzhiyun * Receiver/Transmitter (UART) Control Register 3 370*4882a593Smuzhiyun * (read/write). 371*4882a593Smuzhiyun * Ser2UTCR4 Serial port 2 Universal Asynchronous 372*4882a593Smuzhiyun * Receiver/Transmitter (UART) Control Register 4 373*4882a593Smuzhiyun * (read/write). 374*4882a593Smuzhiyun * Ser2UTDR Serial port 2 Universal Asynchronous 375*4882a593Smuzhiyun * Receiver/Transmitter (UART) Data Register 376*4882a593Smuzhiyun * (read/write). 377*4882a593Smuzhiyun * Ser2UTSR0 Serial port 2 Universal Asynchronous 378*4882a593Smuzhiyun * Receiver/Transmitter (UART) Status Register 0 379*4882a593Smuzhiyun * (read/write). 380*4882a593Smuzhiyun * Ser2UTSR1 Serial port 2 Universal Asynchronous 381*4882a593Smuzhiyun * Receiver/Transmitter (UART) Status Register 1 (read). 382*4882a593Smuzhiyun * 383*4882a593Smuzhiyun * Ser3UTCR0 Serial port 3 Universal Asynchronous 384*4882a593Smuzhiyun * Receiver/Transmitter (UART) Control Register 0 385*4882a593Smuzhiyun * (read/write). 386*4882a593Smuzhiyun * Ser3UTCR1 Serial port 3 Universal Asynchronous 387*4882a593Smuzhiyun * Receiver/Transmitter (UART) Control Register 1 388*4882a593Smuzhiyun * (read/write). 389*4882a593Smuzhiyun * Ser3UTCR2 Serial port 3 Universal Asynchronous 390*4882a593Smuzhiyun * Receiver/Transmitter (UART) Control Register 2 391*4882a593Smuzhiyun * (read/write). 392*4882a593Smuzhiyun * Ser3UTCR3 Serial port 3 Universal Asynchronous 393*4882a593Smuzhiyun * Receiver/Transmitter (UART) Control Register 3 394*4882a593Smuzhiyun * (read/write). 395*4882a593Smuzhiyun * Ser3UTDR Serial port 3 Universal Asynchronous 396*4882a593Smuzhiyun * Receiver/Transmitter (UART) Data Register 397*4882a593Smuzhiyun * (read/write). 398*4882a593Smuzhiyun * Ser3UTSR0 Serial port 3 Universal Asynchronous 399*4882a593Smuzhiyun * Receiver/Transmitter (UART) Status Register 0 400*4882a593Smuzhiyun * (read/write). 401*4882a593Smuzhiyun * Ser3UTSR1 Serial port 3 Universal Asynchronous 402*4882a593Smuzhiyun * Receiver/Transmitter (UART) Status Register 1 (read). 403*4882a593Smuzhiyun * 404*4882a593Smuzhiyun * Clocks 405*4882a593Smuzhiyun * fxtl, Txtl Frequency, period of the system crystal (3.6864 MHz 406*4882a593Smuzhiyun * or 3.5795 MHz). 407*4882a593Smuzhiyun * fua, Tua Frequency, period of the UART communication. 408*4882a593Smuzhiyun */ 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun #define _UTCR0(Nb) /* UART Control Reg. 0 [1..3] */ \ 411*4882a593Smuzhiyun (0x80010000 + ((Nb) - 1)*0x00020000) 412*4882a593Smuzhiyun #define _UTCR1(Nb) /* UART Control Reg. 1 [1..3] */ \ 413*4882a593Smuzhiyun (0x80010004 + ((Nb) - 1)*0x00020000) 414*4882a593Smuzhiyun #define _UTCR2(Nb) /* UART Control Reg. 2 [1..3] */ \ 415*4882a593Smuzhiyun (0x80010008 + ((Nb) - 1)*0x00020000) 416*4882a593Smuzhiyun #define _UTCR3(Nb) /* UART Control Reg. 3 [1..3] */ \ 417*4882a593Smuzhiyun (0x8001000C + ((Nb) - 1)*0x00020000) 418*4882a593Smuzhiyun #define _UTCR4(Nb) /* UART Control Reg. 4 [2] */ \ 419*4882a593Smuzhiyun (0x80010010 + ((Nb) - 1)*0x00020000) 420*4882a593Smuzhiyun #define _UTDR(Nb) /* UART Data Reg. [1..3] */ \ 421*4882a593Smuzhiyun (0x80010014 + ((Nb) - 1)*0x00020000) 422*4882a593Smuzhiyun #define _UTSR0(Nb) /* UART Status Reg. 0 [1..3] */ \ 423*4882a593Smuzhiyun (0x8001001C + ((Nb) - 1)*0x00020000) 424*4882a593Smuzhiyun #define _UTSR1(Nb) /* UART Status Reg. 1 [1..3] */ \ 425*4882a593Smuzhiyun (0x80010020 + ((Nb) - 1)*0x00020000) 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun #define _Ser1UTCR0 _UTCR0 (1) /* Ser. port 1 UART Control Reg. 0 */ 428*4882a593Smuzhiyun #define _Ser1UTCR1 _UTCR1 (1) /* Ser. port 1 UART Control Reg. 1 */ 429*4882a593Smuzhiyun #define _Ser1UTCR2 _UTCR2 (1) /* Ser. port 1 UART Control Reg. 2 */ 430*4882a593Smuzhiyun #define _Ser1UTCR3 _UTCR3 (1) /* Ser. port 1 UART Control Reg. 3 */ 431*4882a593Smuzhiyun #define _Ser1UTDR _UTDR (1) /* Ser. port 1 UART Data Reg. */ 432*4882a593Smuzhiyun #define _Ser1UTSR0 _UTSR0 (1) /* Ser. port 1 UART Status Reg. 0 */ 433*4882a593Smuzhiyun #define _Ser1UTSR1 _UTSR1 (1) /* Ser. port 1 UART Status Reg. 1 */ 434*4882a593Smuzhiyun 435*4882a593Smuzhiyun #define _Ser2UTCR0 _UTCR0 (2) /* Ser. port 2 UART Control Reg. 0 */ 436*4882a593Smuzhiyun #define _Ser2UTCR1 _UTCR1 (2) /* Ser. port 2 UART Control Reg. 1 */ 437*4882a593Smuzhiyun #define _Ser2UTCR2 _UTCR2 (2) /* Ser. port 2 UART Control Reg. 2 */ 438*4882a593Smuzhiyun #define _Ser2UTCR3 _UTCR3 (2) /* Ser. port 2 UART Control Reg. 3 */ 439*4882a593Smuzhiyun #define _Ser2UTCR4 _UTCR4 (2) /* Ser. port 2 UART Control Reg. 4 */ 440*4882a593Smuzhiyun #define _Ser2UTDR _UTDR (2) /* Ser. port 2 UART Data Reg. */ 441*4882a593Smuzhiyun #define _Ser2UTSR0 _UTSR0 (2) /* Ser. port 2 UART Status Reg. 0 */ 442*4882a593Smuzhiyun #define _Ser2UTSR1 _UTSR1 (2) /* Ser. port 2 UART Status Reg. 1 */ 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun #define _Ser3UTCR0 _UTCR0 (3) /* Ser. port 3 UART Control Reg. 0 */ 445*4882a593Smuzhiyun #define _Ser3UTCR1 _UTCR1 (3) /* Ser. port 3 UART Control Reg. 1 */ 446*4882a593Smuzhiyun #define _Ser3UTCR2 _UTCR2 (3) /* Ser. port 3 UART Control Reg. 2 */ 447*4882a593Smuzhiyun #define _Ser3UTCR3 _UTCR3 (3) /* Ser. port 3 UART Control Reg. 3 */ 448*4882a593Smuzhiyun #define _Ser3UTDR _UTDR (3) /* Ser. port 3 UART Data Reg. */ 449*4882a593Smuzhiyun #define _Ser3UTSR0 _UTSR0 (3) /* Ser. port 3 UART Status Reg. 0 */ 450*4882a593Smuzhiyun #define _Ser3UTSR1 _UTSR1 (3) /* Ser. port 3 UART Status Reg. 1 */ 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun #if LANGUAGE == C 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun #define Ser1UTCR0 /* Ser. port 1 UART Control Reg. 0 */ \ 455*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser1UTCR0))) 456*4882a593Smuzhiyun #define Ser1UTCR1 /* Ser. port 1 UART Control Reg. 1 */ \ 457*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser1UTCR1))) 458*4882a593Smuzhiyun #define Ser1UTCR2 /* Ser. port 1 UART Control Reg. 2 */ \ 459*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser1UTCR2))) 460*4882a593Smuzhiyun #define Ser1UTCR3 /* Ser. port 1 UART Control Reg. 3 */ \ 461*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser1UTCR3))) 462*4882a593Smuzhiyun #define Ser1UTDR /* Ser. port 1 UART Data Reg. */ \ 463*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser1UTDR))) 464*4882a593Smuzhiyun #define Ser1UTSR0 /* Ser. port 1 UART Status Reg. 0 */ \ 465*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser1UTSR0))) 466*4882a593Smuzhiyun #define Ser1UTSR1 /* Ser. port 1 UART Status Reg. 1 */ \ 467*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser1UTSR1))) 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun #define Ser2UTCR0 /* Ser. port 2 UART Control Reg. 0 */ \ 470*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser2UTCR0))) 471*4882a593Smuzhiyun #define Ser2UTCR1 /* Ser. port 2 UART Control Reg. 1 */ \ 472*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser2UTCR1))) 473*4882a593Smuzhiyun #define Ser2UTCR2 /* Ser. port 2 UART Control Reg. 2 */ \ 474*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser2UTCR2))) 475*4882a593Smuzhiyun #define Ser2UTCR3 /* Ser. port 2 UART Control Reg. 3 */ \ 476*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser2UTCR3))) 477*4882a593Smuzhiyun #define Ser2UTCR4 /* Ser. port 2 UART Control Reg. 4 */ \ 478*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser2UTCR4))) 479*4882a593Smuzhiyun #define Ser2UTDR /* Ser. port 2 UART Data Reg. */ \ 480*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser2UTDR))) 481*4882a593Smuzhiyun #define Ser2UTSR0 /* Ser. port 2 UART Status Reg. 0 */ \ 482*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser2UTSR0))) 483*4882a593Smuzhiyun #define Ser2UTSR1 /* Ser. port 2 UART Status Reg. 1 */ \ 484*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser2UTSR1))) 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun #define Ser3UTCR0 /* Ser. port 3 UART Control Reg. 0 */ \ 487*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser3UTCR0))) 488*4882a593Smuzhiyun #define Ser3UTCR1 /* Ser. port 3 UART Control Reg. 1 */ \ 489*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser3UTCR1))) 490*4882a593Smuzhiyun #define Ser3UTCR2 /* Ser. port 3 UART Control Reg. 2 */ \ 491*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser3UTCR2))) 492*4882a593Smuzhiyun #define Ser3UTCR3 /* Ser. port 3 UART Control Reg. 3 */ \ 493*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser3UTCR3))) 494*4882a593Smuzhiyun #define Ser3UTDR /* Ser. port 3 UART Data Reg. */ \ 495*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser3UTDR))) 496*4882a593Smuzhiyun #define Ser3UTSR0 /* Ser. port 3 UART Status Reg. 0 */ \ 497*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser3UTSR0))) 498*4882a593Smuzhiyun #define Ser3UTSR1 /* Ser. port 3 UART Status Reg. 1 */ \ 499*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser3UTSR1))) 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun #elif LANGUAGE == Assembly 502*4882a593Smuzhiyun #define Ser1UTCR0 ( io_p2v (_Ser1UTCR0)) 503*4882a593Smuzhiyun #define Ser1UTCR1 ( io_p2v (_Ser1UTCR1)) 504*4882a593Smuzhiyun #define Ser1UTCR2 ( io_p2v (_Ser1UTCR2)) 505*4882a593Smuzhiyun #define Ser1UTCR3 ( io_p2v (_Ser1UTCR3)) 506*4882a593Smuzhiyun #define Ser1UTDR ( io_p2v (_Ser1UTDR)) 507*4882a593Smuzhiyun #define Ser1UTSR0 ( io_p2v (_Ser1UTSR0)) 508*4882a593Smuzhiyun #define Ser1UTSR1 ( io_p2v (_Ser1UTSR1)) 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun #define Ser2UTCR0 ( io_p2v (_Ser2UTCR0)) 511*4882a593Smuzhiyun #define Ser2UTCR1 ( io_p2v (_Ser2UTCR1)) 512*4882a593Smuzhiyun #define Ser2UTCR2 ( io_p2v (_Ser2UTCR2)) 513*4882a593Smuzhiyun #define Ser2UTCR3 ( io_p2v (_Ser2UTCR3)) 514*4882a593Smuzhiyun #define Ser2UTCR4 ( io_p2v (_Ser2UTCR4)) 515*4882a593Smuzhiyun #define Ser2UTDR ( io_p2v (_Ser2UTDR)) 516*4882a593Smuzhiyun #define Ser2UTSR0 ( io_p2v (_Ser2UTSR0)) 517*4882a593Smuzhiyun #define Ser2UTSR1 ( io_p2v (_Ser2UTSR1)) 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun #define Ser3UTCR0 ( io_p2v (_Ser3UTCR0)) 520*4882a593Smuzhiyun #define Ser3UTCR1 ( io_p2v (_Ser3UTCR1)) 521*4882a593Smuzhiyun #define Ser3UTCR2 ( io_p2v (_Ser3UTCR2)) 522*4882a593Smuzhiyun #define Ser3UTCR3 ( io_p2v (_Ser3UTCR3)) 523*4882a593Smuzhiyun #define Ser3UTDR ( io_p2v (_Ser3UTDR)) 524*4882a593Smuzhiyun #define Ser3UTSR0 ( io_p2v (_Ser3UTSR0)) 525*4882a593Smuzhiyun #define Ser3UTSR1 ( io_p2v (_Ser3UTSR1)) 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun #define UTCR0_PE 0x00000001 /* Parity Enable */ 530*4882a593Smuzhiyun #define UTCR0_OES 0x00000002 /* Odd/Even parity Select */ 531*4882a593Smuzhiyun #define UTCR0_OddPar (UTCR0_OES*0) /* Odd Parity */ 532*4882a593Smuzhiyun #define UTCR0_EvenPar (UTCR0_OES*1) /* Even Parity */ 533*4882a593Smuzhiyun #define UTCR0_SBS 0x00000004 /* Stop Bit Select */ 534*4882a593Smuzhiyun #define UTCR0_1StpBit (UTCR0_SBS*0) /* 1 Stop Bit per frame */ 535*4882a593Smuzhiyun #define UTCR0_2StpBit (UTCR0_SBS*1) /* 2 Stop Bits per frame */ 536*4882a593Smuzhiyun #define UTCR0_DSS 0x00000008 /* Data Size Select */ 537*4882a593Smuzhiyun #define UTCR0_7BitData (UTCR0_DSS*0) /* 7-Bit Data */ 538*4882a593Smuzhiyun #define UTCR0_8BitData (UTCR0_DSS*1) /* 8-Bit Data */ 539*4882a593Smuzhiyun #define UTCR0_SCE 0x00000010 /* Sample Clock Enable */ 540*4882a593Smuzhiyun /* (ser. port 1: GPIO [18], */ 541*4882a593Smuzhiyun /* ser. port 3: GPIO [20]) */ 542*4882a593Smuzhiyun #define UTCR0_RCE 0x00000020 /* Receive Clock Edge select */ 543*4882a593Smuzhiyun #define UTCR0_RcRsEdg (UTCR0_RCE*0) /* Receive clock Rising-Edge */ 544*4882a593Smuzhiyun #define UTCR0_RcFlEdg (UTCR0_RCE*1) /* Receive clock Falling-Edge */ 545*4882a593Smuzhiyun #define UTCR0_TCE 0x00000040 /* Transmit Clock Edge select */ 546*4882a593Smuzhiyun #define UTCR0_TrRsEdg (UTCR0_TCE*0) /* Transmit clock Rising-Edge */ 547*4882a593Smuzhiyun #define UTCR0_TrFlEdg (UTCR0_TCE*1) /* Transmit clock Falling-Edge */ 548*4882a593Smuzhiyun #define UTCR0_Ser2IrDA /* Ser. port 2 IrDA settings */ \ 549*4882a593Smuzhiyun (UTCR0_1StpBit + UTCR0_8BitData) 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun #define UTCR1_BRD Fld (4, 0) /* Baud Rate Divisor/16 - 1 [11:8] */ 552*4882a593Smuzhiyun #define UTCR2_BRD Fld (8, 0) /* Baud Rate Divisor/16 - 1 [7:0] */ 553*4882a593Smuzhiyun /* fua = fxtl/(16*(BRD[11:0] + 1)) */ 554*4882a593Smuzhiyun /* Tua = 16*(BRD [11:0] + 1)*Txtl */ 555*4882a593Smuzhiyun #define UTCR1_BdRtDiv(Div) /* Baud Rate Divisor [16..65536] */ \ 556*4882a593Smuzhiyun (((Div) - 16)/16 >> FSize (UTCR2_BRD) << \ 557*4882a593Smuzhiyun FShft (UTCR1_BRD)) 558*4882a593Smuzhiyun #define UTCR2_BdRtDiv(Div) /* Baud Rate Divisor [16..65536] */ \ 559*4882a593Smuzhiyun (((Div) - 16)/16 & FAlnMsk (UTCR2_BRD) << \ 560*4882a593Smuzhiyun FShft (UTCR2_BRD)) 561*4882a593Smuzhiyun /* fua = fxtl/(16*Floor (Div/16)) */ 562*4882a593Smuzhiyun /* Tua = 16*Floor (Div/16)*Txtl */ 563*4882a593Smuzhiyun #define UTCR1_CeilBdRtDiv(Div) /* Ceil. of BdRtDiv [16..65536] */ \ 564*4882a593Smuzhiyun (((Div) - 1)/16 >> FSize (UTCR2_BRD) << \ 565*4882a593Smuzhiyun FShft (UTCR1_BRD)) 566*4882a593Smuzhiyun #define UTCR2_CeilBdRtDiv(Div) /* Ceil. of BdRtDiv [16..65536] */ \ 567*4882a593Smuzhiyun (((Div) - 1)/16 & FAlnMsk (UTCR2_BRD) << \ 568*4882a593Smuzhiyun FShft (UTCR2_BRD)) 569*4882a593Smuzhiyun /* fua = fxtl/(16*Ceil (Div/16)) */ 570*4882a593Smuzhiyun /* Tua = 16*Ceil (Div/16)*Txtl */ 571*4882a593Smuzhiyun 572*4882a593Smuzhiyun #define UTCR3_RXE 0x00000001 /* Receive Enable */ 573*4882a593Smuzhiyun #define UTCR3_TXE 0x00000002 /* Transmit Enable */ 574*4882a593Smuzhiyun #define UTCR3_BRK 0x00000004 /* BReaK mode */ 575*4882a593Smuzhiyun #define UTCR3_RIE 0x00000008 /* Receive FIFO 1/3-to-2/3-full or */ 576*4882a593Smuzhiyun /* more Interrupt Enable */ 577*4882a593Smuzhiyun #define UTCR3_TIE 0x00000010 /* Transmit FIFO 1/2-full or less */ 578*4882a593Smuzhiyun /* Interrupt Enable */ 579*4882a593Smuzhiyun #define UTCR3_LBM 0x00000020 /* Look-Back Mode */ 580*4882a593Smuzhiyun #define UTCR3_Ser2IrDA /* Ser. port 2 IrDA settings (RIE, */ \ 581*4882a593Smuzhiyun /* TIE, LBM can be set or cleared) */ \ 582*4882a593Smuzhiyun (UTCR3_RXE + UTCR3_TXE) 583*4882a593Smuzhiyun 584*4882a593Smuzhiyun #define UTCR4_HSE 0x00000001 /* Hewlett-Packard Serial InfraRed */ 585*4882a593Smuzhiyun /* (HP-SIR) modulation Enable */ 586*4882a593Smuzhiyun #define UTCR4_NRZ (UTCR4_HSE*0) /* Non-Return to Zero modulation */ 587*4882a593Smuzhiyun #define UTCR4_HPSIR (UTCR4_HSE*1) /* HP-SIR modulation */ 588*4882a593Smuzhiyun #define UTCR4_LPM 0x00000002 /* Low-Power Mode */ 589*4882a593Smuzhiyun #define UTCR4_Z3_16Bit (UTCR4_LPM*0) /* Zero pulse = 3/16 Bit time */ 590*4882a593Smuzhiyun #define UTCR4_Z1_6us (UTCR4_LPM*1) /* Zero pulse = 1.6 us */ 591*4882a593Smuzhiyun 592*4882a593Smuzhiyun #define UTDR_DATA Fld (8, 0) /* receive/transmit DATA FIFOs */ 593*4882a593Smuzhiyun #if 0 /* Hidden receive FIFO bits */ 594*4882a593Smuzhiyun #define UTDR_PRE 0x00000100 /* receive PaRity Error (read) */ 595*4882a593Smuzhiyun #define UTDR_FRE 0x00000200 /* receive FRaming Error (read) */ 596*4882a593Smuzhiyun #define UTDR_ROR 0x00000400 /* Receive FIFO Over-Run (read) */ 597*4882a593Smuzhiyun #endif /* 0 */ 598*4882a593Smuzhiyun 599*4882a593Smuzhiyun #define UTSR0_TFS 0x00000001 /* Transmit FIFO 1/2-full or less */ 600*4882a593Smuzhiyun /* Service request (read) */ 601*4882a593Smuzhiyun #define UTSR0_RFS 0x00000002 /* Receive FIFO 1/3-to-2/3-full or */ 602*4882a593Smuzhiyun /* more Service request (read) */ 603*4882a593Smuzhiyun #define UTSR0_RID 0x00000004 /* Receiver IDle */ 604*4882a593Smuzhiyun #define UTSR0_RBB 0x00000008 /* Receive Beginning of Break */ 605*4882a593Smuzhiyun #define UTSR0_REB 0x00000010 /* Receive End of Break */ 606*4882a593Smuzhiyun #define UTSR0_EIF 0x00000020 /* Error In FIFO (read) */ 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun #define UTSR1_TBY 0x00000001 /* Transmitter BusY (read) */ 609*4882a593Smuzhiyun #define UTSR1_RNE 0x00000002 /* Receive FIFO Not Empty (read) */ 610*4882a593Smuzhiyun #define UTSR1_TNF 0x00000004 /* Transmit FIFO Not Full (read) */ 611*4882a593Smuzhiyun #define UTSR1_PRE 0x00000008 /* receive PaRity Error (read) */ 612*4882a593Smuzhiyun #define UTSR1_FRE 0x00000010 /* receive FRaming Error (read) */ 613*4882a593Smuzhiyun #define UTSR1_ROR 0x00000020 /* Receive FIFO Over-Run (read) */ 614*4882a593Smuzhiyun 615*4882a593Smuzhiyun 616*4882a593Smuzhiyun /* 617*4882a593Smuzhiyun * Synchronous Data Link Controller (SDLC) control registers 618*4882a593Smuzhiyun * 619*4882a593Smuzhiyun * Registers 620*4882a593Smuzhiyun * Ser1SDCR0 Serial port 1 Synchronous Data Link Controller (SDLC) 621*4882a593Smuzhiyun * Control Register 0 (read/write). 622*4882a593Smuzhiyun * Ser1SDCR1 Serial port 1 Synchronous Data Link Controller (SDLC) 623*4882a593Smuzhiyun * Control Register 1 (read/write). 624*4882a593Smuzhiyun * Ser1SDCR2 Serial port 1 Synchronous Data Link Controller (SDLC) 625*4882a593Smuzhiyun * Control Register 2 (read/write). 626*4882a593Smuzhiyun * Ser1SDCR3 Serial port 1 Synchronous Data Link Controller (SDLC) 627*4882a593Smuzhiyun * Control Register 3 (read/write). 628*4882a593Smuzhiyun * Ser1SDCR4 Serial port 1 Synchronous Data Link Controller (SDLC) 629*4882a593Smuzhiyun * Control Register 4 (read/write). 630*4882a593Smuzhiyun * Ser1SDDR Serial port 1 Synchronous Data Link Controller (SDLC) 631*4882a593Smuzhiyun * Data Register (read/write). 632*4882a593Smuzhiyun * Ser1SDSR0 Serial port 1 Synchronous Data Link Controller (SDLC) 633*4882a593Smuzhiyun * Status Register 0 (read/write). 634*4882a593Smuzhiyun * Ser1SDSR1 Serial port 1 Synchronous Data Link Controller (SDLC) 635*4882a593Smuzhiyun * Status Register 1 (read/write). 636*4882a593Smuzhiyun * 637*4882a593Smuzhiyun * Clocks 638*4882a593Smuzhiyun * fxtl, Txtl Frequency, period of the system crystal (3.6864 MHz 639*4882a593Smuzhiyun * or 3.5795 MHz). 640*4882a593Smuzhiyun * fsd, Tsd Frequency, period of the SDLC communication. 641*4882a593Smuzhiyun */ 642*4882a593Smuzhiyun 643*4882a593Smuzhiyun #define _Ser1SDCR0 0x80020060 /* Ser. port 1 SDLC Control Reg. 0 */ 644*4882a593Smuzhiyun #define _Ser1SDCR1 0x80020064 /* Ser. port 1 SDLC Control Reg. 1 */ 645*4882a593Smuzhiyun #define _Ser1SDCR2 0x80020068 /* Ser. port 1 SDLC Control Reg. 2 */ 646*4882a593Smuzhiyun #define _Ser1SDCR3 0x8002006C /* Ser. port 1 SDLC Control Reg. 3 */ 647*4882a593Smuzhiyun #define _Ser1SDCR4 0x80020070 /* Ser. port 1 SDLC Control Reg. 4 */ 648*4882a593Smuzhiyun #define _Ser1SDDR 0x80020078 /* Ser. port 1 SDLC Data Reg. */ 649*4882a593Smuzhiyun #define _Ser1SDSR0 0x80020080 /* Ser. port 1 SDLC Status Reg. 0 */ 650*4882a593Smuzhiyun #define _Ser1SDSR1 0x80020084 /* Ser. port 1 SDLC Status Reg. 1 */ 651*4882a593Smuzhiyun 652*4882a593Smuzhiyun #if LANGUAGE == C 653*4882a593Smuzhiyun #define Ser1SDCR0 /* Ser. port 1 SDLC Control Reg. 0 */ \ 654*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser1SDCR0))) 655*4882a593Smuzhiyun #define Ser1SDCR1 /* Ser. port 1 SDLC Control Reg. 1 */ \ 656*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser1SDCR1))) 657*4882a593Smuzhiyun #define Ser1SDCR2 /* Ser. port 1 SDLC Control Reg. 2 */ \ 658*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser1SDCR2))) 659*4882a593Smuzhiyun #define Ser1SDCR3 /* Ser. port 1 SDLC Control Reg. 3 */ \ 660*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser1SDCR3))) 661*4882a593Smuzhiyun #define Ser1SDCR4 /* Ser. port 1 SDLC Control Reg. 4 */ \ 662*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser1SDCR4))) 663*4882a593Smuzhiyun #define Ser1SDDR /* Ser. port 1 SDLC Data Reg. */ \ 664*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser1SDDR))) 665*4882a593Smuzhiyun #define Ser1SDSR0 /* Ser. port 1 SDLC Status Reg. 0 */ \ 666*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser1SDSR0))) 667*4882a593Smuzhiyun #define Ser1SDSR1 /* Ser. port 1 SDLC Status Reg. 1 */ \ 668*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser1SDSR1))) 669*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun #define SDCR0_SUS 0x00000001 /* SDLC/UART Select */ 672*4882a593Smuzhiyun #define SDCR0_SDLC (SDCR0_SUS*0) /* SDLC mode (TXD1 & RXD1) */ 673*4882a593Smuzhiyun #define SDCR0_UART (SDCR0_SUS*1) /* UART mode (TXD1 & RXD1) */ 674*4882a593Smuzhiyun #define SDCR0_SDF 0x00000002 /* Single/Double start Flag select */ 675*4882a593Smuzhiyun #define SDCR0_SglFlg (SDCR0_SDF*0) /* Single start Flag */ 676*4882a593Smuzhiyun #define SDCR0_DblFlg (SDCR0_SDF*1) /* Double start Flag */ 677*4882a593Smuzhiyun #define SDCR0_LBM 0x00000004 /* Look-Back Mode */ 678*4882a593Smuzhiyun #define SDCR0_BMS 0x00000008 /* Bit Modulation Select */ 679*4882a593Smuzhiyun #define SDCR0_FM0 (SDCR0_BMS*0) /* Freq. Modulation zero (0) */ 680*4882a593Smuzhiyun #define SDCR0_NRZ (SDCR0_BMS*1) /* Non-Return to Zero modulation */ 681*4882a593Smuzhiyun #define SDCR0_SCE 0x00000010 /* Sample Clock Enable (GPIO [16]) */ 682*4882a593Smuzhiyun #define SDCR0_SCD 0x00000020 /* Sample Clock Direction select */ 683*4882a593Smuzhiyun /* (GPIO [16]) */ 684*4882a593Smuzhiyun #define SDCR0_SClkIn (SDCR0_SCD*0) /* Sample Clock Input */ 685*4882a593Smuzhiyun #define SDCR0_SClkOut (SDCR0_SCD*1) /* Sample Clock Output */ 686*4882a593Smuzhiyun #define SDCR0_RCE 0x00000040 /* Receive Clock Edge select */ 687*4882a593Smuzhiyun #define SDCR0_RcRsEdg (SDCR0_RCE*0) /* Receive clock Rising-Edge */ 688*4882a593Smuzhiyun #define SDCR0_RcFlEdg (SDCR0_RCE*1) /* Receive clock Falling-Edge */ 689*4882a593Smuzhiyun #define SDCR0_TCE 0x00000080 /* Transmit Clock Edge select */ 690*4882a593Smuzhiyun #define SDCR0_TrRsEdg (SDCR0_TCE*0) /* Transmit clock Rising-Edge */ 691*4882a593Smuzhiyun #define SDCR0_TrFlEdg (SDCR0_TCE*1) /* Transmit clock Falling-Edge */ 692*4882a593Smuzhiyun 693*4882a593Smuzhiyun #define SDCR1_AAF 0x00000001 /* Abort After Frame enable */ 694*4882a593Smuzhiyun /* (GPIO [17]) */ 695*4882a593Smuzhiyun #define SDCR1_TXE 0x00000002 /* Transmit Enable */ 696*4882a593Smuzhiyun #define SDCR1_RXE 0x00000004 /* Receive Enable */ 697*4882a593Smuzhiyun #define SDCR1_RIE 0x00000008 /* Receive FIFO 1/3-to-2/3-full or */ 698*4882a593Smuzhiyun /* more Interrupt Enable */ 699*4882a593Smuzhiyun #define SDCR1_TIE 0x00000010 /* Transmit FIFO 1/2-full or less */ 700*4882a593Smuzhiyun /* Interrupt Enable */ 701*4882a593Smuzhiyun #define SDCR1_AME 0x00000020 /* Address Match Enable */ 702*4882a593Smuzhiyun #define SDCR1_TUS 0x00000040 /* Transmit FIFO Under-run Select */ 703*4882a593Smuzhiyun #define SDCR1_EFrmURn (SDCR1_TUS*0) /* End Frame on Under-Run */ 704*4882a593Smuzhiyun #define SDCR1_AbortURn (SDCR1_TUS*1) /* Abort on Under-Run */ 705*4882a593Smuzhiyun #define SDCR1_RAE 0x00000080 /* Receive Abort interrupt Enable */ 706*4882a593Smuzhiyun 707*4882a593Smuzhiyun #define SDCR2_AMV Fld (8, 0) /* Address Match Value */ 708*4882a593Smuzhiyun 709*4882a593Smuzhiyun #define SDCR3_BRD Fld (4, 0) /* Baud Rate Divisor/16 - 1 [11:8] */ 710*4882a593Smuzhiyun #define SDCR4_BRD Fld (8, 0) /* Baud Rate Divisor/16 - 1 [7:0] */ 711*4882a593Smuzhiyun /* fsd = fxtl/(16*(BRD[11:0] + 1)) */ 712*4882a593Smuzhiyun /* Tsd = 16*(BRD[11:0] + 1)*Txtl */ 713*4882a593Smuzhiyun #define SDCR3_BdRtDiv(Div) /* Baud Rate Divisor [16..65536] */ \ 714*4882a593Smuzhiyun (((Div) - 16)/16 >> FSize (SDCR4_BRD) << \ 715*4882a593Smuzhiyun FShft (SDCR3_BRD)) 716*4882a593Smuzhiyun #define SDCR4_BdRtDiv(Div) /* Baud Rate Divisor [16..65536] */ \ 717*4882a593Smuzhiyun (((Div) - 16)/16 & FAlnMsk (SDCR4_BRD) << \ 718*4882a593Smuzhiyun FShft (SDCR4_BRD)) 719*4882a593Smuzhiyun /* fsd = fxtl/(16*Floor (Div/16)) */ 720*4882a593Smuzhiyun /* Tsd = 16*Floor (Div/16)*Txtl */ 721*4882a593Smuzhiyun #define SDCR3_CeilBdRtDiv(Div) /* Ceil. of BdRtDiv [16..65536] */ \ 722*4882a593Smuzhiyun (((Div) - 1)/16 >> FSize (SDCR4_BRD) << \ 723*4882a593Smuzhiyun FShft (SDCR3_BRD)) 724*4882a593Smuzhiyun #define SDCR4_CeilBdRtDiv(Div) /* Ceil. of BdRtDiv [16..65536] */ \ 725*4882a593Smuzhiyun (((Div) - 1)/16 & FAlnMsk (SDCR4_BRD) << \ 726*4882a593Smuzhiyun FShft (SDCR4_BRD)) 727*4882a593Smuzhiyun /* fsd = fxtl/(16*Ceil (Div/16)) */ 728*4882a593Smuzhiyun /* Tsd = 16*Ceil (Div/16)*Txtl */ 729*4882a593Smuzhiyun 730*4882a593Smuzhiyun #define SDDR_DATA Fld (8, 0) /* receive/transmit DATA FIFOs */ 731*4882a593Smuzhiyun #if 0 /* Hidden receive FIFO bits */ 732*4882a593Smuzhiyun #define SDDR_EOF 0x00000100 /* receive End-Of-Frame (read) */ 733*4882a593Smuzhiyun #define SDDR_CRE 0x00000200 /* receive CRC Error (read) */ 734*4882a593Smuzhiyun #define SDDR_ROR 0x00000400 /* Receive FIFO Over-Run (read) */ 735*4882a593Smuzhiyun #endif /* 0 */ 736*4882a593Smuzhiyun 737*4882a593Smuzhiyun #define SDSR0_EIF 0x00000001 /* Error In FIFO (read) */ 738*4882a593Smuzhiyun #define SDSR0_TUR 0x00000002 /* Transmit FIFO Under-Run */ 739*4882a593Smuzhiyun #define SDSR0_RAB 0x00000004 /* Receive ABort */ 740*4882a593Smuzhiyun #define SDSR0_TFS 0x00000008 /* Transmit FIFO 1/2-full or less */ 741*4882a593Smuzhiyun /* Service request (read) */ 742*4882a593Smuzhiyun #define SDSR0_RFS 0x00000010 /* Receive FIFO 1/3-to-2/3-full or */ 743*4882a593Smuzhiyun /* more Service request (read) */ 744*4882a593Smuzhiyun 745*4882a593Smuzhiyun #define SDSR1_RSY 0x00000001 /* Receiver SYnchronized (read) */ 746*4882a593Smuzhiyun #define SDSR1_TBY 0x00000002 /* Transmitter BusY (read) */ 747*4882a593Smuzhiyun #define SDSR1_RNE 0x00000004 /* Receive FIFO Not Empty (read) */ 748*4882a593Smuzhiyun #define SDSR1_TNF 0x00000008 /* Transmit FIFO Not Full (read) */ 749*4882a593Smuzhiyun #define SDSR1_RTD 0x00000010 /* Receive Transition Detected */ 750*4882a593Smuzhiyun #define SDSR1_EOF 0x00000020 /* receive End-Of-Frame (read) */ 751*4882a593Smuzhiyun #define SDSR1_CRE 0x00000040 /* receive CRC Error (read) */ 752*4882a593Smuzhiyun #define SDSR1_ROR 0x00000080 /* Receive FIFO Over-Run (read) */ 753*4882a593Smuzhiyun 754*4882a593Smuzhiyun 755*4882a593Smuzhiyun /* 756*4882a593Smuzhiyun * High-Speed Serial to Parallel controller (HSSP) control registers 757*4882a593Smuzhiyun * 758*4882a593Smuzhiyun * Registers 759*4882a593Smuzhiyun * Ser2HSCR0 Serial port 2 High-Speed Serial to Parallel 760*4882a593Smuzhiyun * controller (HSSP) Control Register 0 (read/write). 761*4882a593Smuzhiyun * Ser2HSCR1 Serial port 2 High-Speed Serial to Parallel 762*4882a593Smuzhiyun * controller (HSSP) Control Register 1 (read/write). 763*4882a593Smuzhiyun * Ser2HSDR Serial port 2 High-Speed Serial to Parallel 764*4882a593Smuzhiyun * controller (HSSP) Data Register (read/write). 765*4882a593Smuzhiyun * Ser2HSSR0 Serial port 2 High-Speed Serial to Parallel 766*4882a593Smuzhiyun * controller (HSSP) Status Register 0 (read/write). 767*4882a593Smuzhiyun * Ser2HSSR1 Serial port 2 High-Speed Serial to Parallel 768*4882a593Smuzhiyun * controller (HSSP) Status Register 1 (read). 769*4882a593Smuzhiyun * Ser2HSCR2 Serial port 2 High-Speed Serial to Parallel 770*4882a593Smuzhiyun * controller (HSSP) Control Register 2 (read/write). 771*4882a593Smuzhiyun * [The HSCR2 register is only implemented in 772*4882a593Smuzhiyun * versions 2.0 (rev. = 8) and higher of the StrongARM 773*4882a593Smuzhiyun * SA-1100.] 774*4882a593Smuzhiyun */ 775*4882a593Smuzhiyun 776*4882a593Smuzhiyun #define _Ser2HSCR0 0x80040060 /* Ser. port 2 HSSP Control Reg. 0 */ 777*4882a593Smuzhiyun #define _Ser2HSCR1 0x80040064 /* Ser. port 2 HSSP Control Reg. 1 */ 778*4882a593Smuzhiyun #define _Ser2HSDR 0x8004006C /* Ser. port 2 HSSP Data Reg. */ 779*4882a593Smuzhiyun #define _Ser2HSSR0 0x80040074 /* Ser. port 2 HSSP Status Reg. 0 */ 780*4882a593Smuzhiyun #define _Ser2HSSR1 0x80040078 /* Ser. port 2 HSSP Status Reg. 1 */ 781*4882a593Smuzhiyun #define _Ser2HSCR2 0x90060028 /* Ser. port 2 HSSP Control Reg. 2 */ 782*4882a593Smuzhiyun 783*4882a593Smuzhiyun #if LANGUAGE == C 784*4882a593Smuzhiyun #define Ser2HSCR0 /* Ser. port 2 HSSP Control Reg. 0 */ \ 785*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser2HSCR0))) 786*4882a593Smuzhiyun #define Ser2HSCR1 /* Ser. port 2 HSSP Control Reg. 1 */ \ 787*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser2HSCR1))) 788*4882a593Smuzhiyun #define Ser2HSDR /* Ser. port 2 HSSP Data Reg. */ \ 789*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser2HSDR))) 790*4882a593Smuzhiyun #define Ser2HSSR0 /* Ser. port 2 HSSP Status Reg. 0 */ \ 791*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser2HSSR0))) 792*4882a593Smuzhiyun #define Ser2HSSR1 /* Ser. port 2 HSSP Status Reg. 1 */ \ 793*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser2HSSR1))) 794*4882a593Smuzhiyun #define Ser2HSCR2 /* Ser. port 2 HSSP Control Reg. 2 */ \ 795*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser2HSCR2))) 796*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 797*4882a593Smuzhiyun 798*4882a593Smuzhiyun #define HSCR0_ITR 0x00000001 /* IrDA Transmission Rate */ 799*4882a593Smuzhiyun #define HSCR0_UART (HSCR0_ITR*0) /* UART mode (115.2 kb/s if IrDA) */ 800*4882a593Smuzhiyun #define HSCR0_HSSP (HSCR0_ITR*1) /* HSSP mode (4 Mb/s) */ 801*4882a593Smuzhiyun #define HSCR0_LBM 0x00000002 /* Look-Back Mode */ 802*4882a593Smuzhiyun #define HSCR0_TUS 0x00000004 /* Transmit FIFO Under-run Select */ 803*4882a593Smuzhiyun #define HSCR0_EFrmURn (HSCR0_TUS*0) /* End Frame on Under-Run */ 804*4882a593Smuzhiyun #define HSCR0_AbortURn (HSCR0_TUS*1) /* Abort on Under-Run */ 805*4882a593Smuzhiyun #define HSCR0_TXE 0x00000008 /* Transmit Enable */ 806*4882a593Smuzhiyun #define HSCR0_RXE 0x00000010 /* Receive Enable */ 807*4882a593Smuzhiyun #define HSCR0_RIE 0x00000020 /* Receive FIFO 2/5-to-3/5-full or */ 808*4882a593Smuzhiyun /* more Interrupt Enable */ 809*4882a593Smuzhiyun #define HSCR0_TIE 0x00000040 /* Transmit FIFO 1/2-full or less */ 810*4882a593Smuzhiyun /* Interrupt Enable */ 811*4882a593Smuzhiyun #define HSCR0_AME 0x00000080 /* Address Match Enable */ 812*4882a593Smuzhiyun 813*4882a593Smuzhiyun #define HSCR1_AMV Fld (8, 0) /* Address Match Value */ 814*4882a593Smuzhiyun 815*4882a593Smuzhiyun #define HSDR_DATA Fld (8, 0) /* receive/transmit DATA FIFOs */ 816*4882a593Smuzhiyun #if 0 /* Hidden receive FIFO bits */ 817*4882a593Smuzhiyun #define HSDR_EOF 0x00000100 /* receive End-Of-Frame (read) */ 818*4882a593Smuzhiyun #define HSDR_CRE 0x00000200 /* receive CRC Error (read) */ 819*4882a593Smuzhiyun #define HSDR_ROR 0x00000400 /* Receive FIFO Over-Run (read) */ 820*4882a593Smuzhiyun #endif /* 0 */ 821*4882a593Smuzhiyun 822*4882a593Smuzhiyun #define HSSR0_EIF 0x00000001 /* Error In FIFO (read) */ 823*4882a593Smuzhiyun #define HSSR0_TUR 0x00000002 /* Transmit FIFO Under-Run */ 824*4882a593Smuzhiyun #define HSSR0_RAB 0x00000004 /* Receive ABort */ 825*4882a593Smuzhiyun #define HSSR0_TFS 0x00000008 /* Transmit FIFO 1/2-full or less */ 826*4882a593Smuzhiyun /* Service request (read) */ 827*4882a593Smuzhiyun #define HSSR0_RFS 0x00000010 /* Receive FIFO 2/5-to-3/5-full or */ 828*4882a593Smuzhiyun /* more Service request (read) */ 829*4882a593Smuzhiyun #define HSSR0_FRE 0x00000020 /* receive FRaming Error */ 830*4882a593Smuzhiyun 831*4882a593Smuzhiyun #define HSSR1_RSY 0x00000001 /* Receiver SYnchronized (read) */ 832*4882a593Smuzhiyun #define HSSR1_TBY 0x00000002 /* Transmitter BusY (read) */ 833*4882a593Smuzhiyun #define HSSR1_RNE 0x00000004 /* Receive FIFO Not Empty (read) */ 834*4882a593Smuzhiyun #define HSSR1_TNF 0x00000008 /* Transmit FIFO Not Full (read) */ 835*4882a593Smuzhiyun #define HSSR1_EOF 0x00000010 /* receive End-Of-Frame (read) */ 836*4882a593Smuzhiyun #define HSSR1_CRE 0x00000020 /* receive CRC Error (read) */ 837*4882a593Smuzhiyun #define HSSR1_ROR 0x00000040 /* Receive FIFO Over-Run (read) */ 838*4882a593Smuzhiyun 839*4882a593Smuzhiyun #define HSCR2_TXP 0x00040000 /* Transmit data Polarity (TXD_2) */ 840*4882a593Smuzhiyun #define HSCR2_TrDataL (HSCR2_TXP*0) /* Transmit Data active Low */ 841*4882a593Smuzhiyun /* (inverted) */ 842*4882a593Smuzhiyun #define HSCR2_TrDataH (HSCR2_TXP*1) /* Transmit Data active High */ 843*4882a593Smuzhiyun /* (non-inverted) */ 844*4882a593Smuzhiyun #define HSCR2_RXP 0x00080000 /* Receive data Polarity (RXD_2) */ 845*4882a593Smuzhiyun #define HSCR2_RcDataL (HSCR2_RXP*0) /* Receive Data active Low */ 846*4882a593Smuzhiyun /* (inverted) */ 847*4882a593Smuzhiyun #define HSCR2_RcDataH (HSCR2_RXP*1) /* Receive Data active High */ 848*4882a593Smuzhiyun /* (non-inverted) */ 849*4882a593Smuzhiyun 850*4882a593Smuzhiyun 851*4882a593Smuzhiyun /* 852*4882a593Smuzhiyun * Multi-media Communications Port (MCP) control registers 853*4882a593Smuzhiyun * 854*4882a593Smuzhiyun * Registers 855*4882a593Smuzhiyun * Ser4MCCR0 Serial port 4 Multi-media Communications Port (MCP) 856*4882a593Smuzhiyun * Control Register 0 (read/write). 857*4882a593Smuzhiyun * Ser4MCDR0 Serial port 4 Multi-media Communications Port (MCP) 858*4882a593Smuzhiyun * Data Register 0 (audio, read/write). 859*4882a593Smuzhiyun * Ser4MCDR1 Serial port 4 Multi-media Communications Port (MCP) 860*4882a593Smuzhiyun * Data Register 1 (telecom, read/write). 861*4882a593Smuzhiyun * Ser4MCDR2 Serial port 4 Multi-media Communications Port (MCP) 862*4882a593Smuzhiyun * Data Register 2 (CODEC registers, read/write). 863*4882a593Smuzhiyun * Ser4MCSR Serial port 4 Multi-media Communications Port (MCP) 864*4882a593Smuzhiyun * Status Register (read/write). 865*4882a593Smuzhiyun * Ser4MCCR1 Serial port 4 Multi-media Communications Port (MCP) 866*4882a593Smuzhiyun * Control Register 1 (read/write). 867*4882a593Smuzhiyun * [The MCCR1 register is only implemented in 868*4882a593Smuzhiyun * versions 2.0 (rev. = 8) and higher of the StrongARM 869*4882a593Smuzhiyun * SA-1100.] 870*4882a593Smuzhiyun * 871*4882a593Smuzhiyun * Clocks 872*4882a593Smuzhiyun * fmc, Tmc Frequency, period of the MCP communication (10 MHz, 873*4882a593Smuzhiyun * 12 MHz, or GPIO [21]). 874*4882a593Smuzhiyun * faud, Taud Frequency, period of the audio sampling. 875*4882a593Smuzhiyun * ftcm, Ttcm Frequency, period of the telecom sampling. 876*4882a593Smuzhiyun */ 877*4882a593Smuzhiyun 878*4882a593Smuzhiyun #define _Ser4MCCR0 0x80060000 /* Ser. port 4 MCP Control Reg. 0 */ 879*4882a593Smuzhiyun #define _Ser4MCDR0 0x80060008 /* Ser. port 4 MCP Data Reg. 0 */ 880*4882a593Smuzhiyun /* (audio) */ 881*4882a593Smuzhiyun #define _Ser4MCDR1 0x8006000C /* Ser. port 4 MCP Data Reg. 1 */ 882*4882a593Smuzhiyun /* (telecom) */ 883*4882a593Smuzhiyun #define _Ser4MCDR2 0x80060010 /* Ser. port 4 MCP Data Reg. 2 */ 884*4882a593Smuzhiyun /* (CODEC reg.) */ 885*4882a593Smuzhiyun #define _Ser4MCSR 0x80060018 /* Ser. port 4 MCP Status Reg. */ 886*4882a593Smuzhiyun #define _Ser4MCCR1 0x90060030 /* Ser. port 4 MCP Control Reg. 1 */ 887*4882a593Smuzhiyun 888*4882a593Smuzhiyun #if LANGUAGE == C 889*4882a593Smuzhiyun #define Ser4MCCR0 /* Ser. port 4 MCP Control Reg. 0 */ \ 890*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser4MCCR0))) 891*4882a593Smuzhiyun #define Ser4MCDR0 /* Ser. port 4 MCP Data Reg. 0 */ \ 892*4882a593Smuzhiyun /* (audio) */ \ 893*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser4MCDR0))) 894*4882a593Smuzhiyun #define Ser4MCDR1 /* Ser. port 4 MCP Data Reg. 1 */ \ 895*4882a593Smuzhiyun /* (telecom) */ \ 896*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser4MCDR1))) 897*4882a593Smuzhiyun #define Ser4MCDR2 /* Ser. port 4 MCP Data Reg. 2 */ \ 898*4882a593Smuzhiyun /* (CODEC reg.) */ \ 899*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser4MCDR2))) 900*4882a593Smuzhiyun #define Ser4MCSR /* Ser. port 4 MCP Status Reg. */ \ 901*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser4MCSR))) 902*4882a593Smuzhiyun #define Ser4MCCR1 /* Ser. port 4 MCP Control Reg. 1 */ \ 903*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser4MCCR1))) 904*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 905*4882a593Smuzhiyun 906*4882a593Smuzhiyun #define MCCR0_ASD Fld (7, 0) /* Audio Sampling rate Divisor/32 */ 907*4882a593Smuzhiyun /* [6..127] */ 908*4882a593Smuzhiyun /* faud = fmc/(32*ASD) */ 909*4882a593Smuzhiyun /* Taud = 32*ASD*Tmc */ 910*4882a593Smuzhiyun #define MCCR0_AudSmpDiv(Div) /* Audio Sampling rate Divisor */ \ 911*4882a593Smuzhiyun /* [192..4064] */ \ 912*4882a593Smuzhiyun ((Div)/32 << FShft (MCCR0_ASD)) 913*4882a593Smuzhiyun /* faud = fmc/(32*Floor (Div/32)) */ 914*4882a593Smuzhiyun /* Taud = 32*Floor (Div/32)*Tmc */ 915*4882a593Smuzhiyun #define MCCR0_CeilAudSmpDiv(Div) /* Ceil. of AudSmpDiv [192..4064] */ \ 916*4882a593Smuzhiyun (((Div) + 31)/32 << FShft (MCCR0_ASD)) 917*4882a593Smuzhiyun /* faud = fmc/(32*Ceil (Div/32)) */ 918*4882a593Smuzhiyun /* Taud = 32*Ceil (Div/32)*Tmc */ 919*4882a593Smuzhiyun #define MCCR0_TSD Fld (7, 8) /* Telecom Sampling rate */ 920*4882a593Smuzhiyun /* Divisor/32 [16..127] */ 921*4882a593Smuzhiyun /* ftcm = fmc/(32*TSD) */ 922*4882a593Smuzhiyun /* Ttcm = 32*TSD*Tmc */ 923*4882a593Smuzhiyun #define MCCR0_TcmSmpDiv(Div) /* Telecom Sampling rate Divisor */ \ 924*4882a593Smuzhiyun /* [512..4064] */ \ 925*4882a593Smuzhiyun ((Div)/32 << FShft (MCCR0_TSD)) 926*4882a593Smuzhiyun /* ftcm = fmc/(32*Floor (Div/32)) */ 927*4882a593Smuzhiyun /* Ttcm = 32*Floor (Div/32)*Tmc */ 928*4882a593Smuzhiyun #define MCCR0_CeilTcmSmpDiv(Div) /* Ceil. of TcmSmpDiv [512..4064] */ \ 929*4882a593Smuzhiyun (((Div) + 31)/32 << FShft (MCCR0_TSD)) 930*4882a593Smuzhiyun /* ftcm = fmc/(32*Ceil (Div/32)) */ 931*4882a593Smuzhiyun /* Ttcm = 32*Ceil (Div/32)*Tmc */ 932*4882a593Smuzhiyun #define MCCR0_MCE 0x00010000 /* MCP Enable */ 933*4882a593Smuzhiyun #define MCCR0_ECS 0x00020000 /* External Clock Select */ 934*4882a593Smuzhiyun #define MCCR0_IntClk (MCCR0_ECS*0) /* Internal Clock (10 or 12 MHz) */ 935*4882a593Smuzhiyun #define MCCR0_ExtClk (MCCR0_ECS*1) /* External Clock (GPIO [21]) */ 936*4882a593Smuzhiyun #define MCCR0_ADM 0x00040000 /* A/D (audio/telecom) data */ 937*4882a593Smuzhiyun /* sampling/storing Mode */ 938*4882a593Smuzhiyun #define MCCR0_VldBit (MCCR0_ADM*0) /* Valid Bit storing mode */ 939*4882a593Smuzhiyun #define MCCR0_SmpCnt (MCCR0_ADM*1) /* Sampling Counter storing mode */ 940*4882a593Smuzhiyun #define MCCR0_TTE 0x00080000 /* Telecom Transmit FIFO 1/2-full */ 941*4882a593Smuzhiyun /* or less interrupt Enable */ 942*4882a593Smuzhiyun #define MCCR0_TRE 0x00100000 /* Telecom Receive FIFO 1/2-full */ 943*4882a593Smuzhiyun /* or more interrupt Enable */ 944*4882a593Smuzhiyun #define MCCR0_ATE 0x00200000 /* Audio Transmit FIFO 1/2-full */ 945*4882a593Smuzhiyun /* or less interrupt Enable */ 946*4882a593Smuzhiyun #define MCCR0_ARE 0x00400000 /* Audio Receive FIFO 1/2-full or */ 947*4882a593Smuzhiyun /* more interrupt Enable */ 948*4882a593Smuzhiyun #define MCCR0_LBM 0x00800000 /* Look-Back Mode */ 949*4882a593Smuzhiyun #define MCCR0_ECP Fld (2, 24) /* External Clock Prescaler - 1 */ 950*4882a593Smuzhiyun #define MCCR0_ExtClkDiv(Div) /* External Clock Divisor [1..4] */ \ 951*4882a593Smuzhiyun (((Div) - 1) << FShft (MCCR0_ECP)) 952*4882a593Smuzhiyun 953*4882a593Smuzhiyun #define MCDR0_DATA Fld (12, 4) /* receive/transmit audio DATA */ 954*4882a593Smuzhiyun /* FIFOs */ 955*4882a593Smuzhiyun 956*4882a593Smuzhiyun #define MCDR1_DATA Fld (14, 2) /* receive/transmit telecom DATA */ 957*4882a593Smuzhiyun /* FIFOs */ 958*4882a593Smuzhiyun 959*4882a593Smuzhiyun /* receive/transmit CODEC reg. */ 960*4882a593Smuzhiyun /* FIFOs: */ 961*4882a593Smuzhiyun #define MCDR2_DATA Fld (16, 0) /* reg. DATA */ 962*4882a593Smuzhiyun #define MCDR2_RW 0x00010000 /* reg. Read/Write (transmit) */ 963*4882a593Smuzhiyun #define MCDR2_Rd (MCDR2_RW*0) /* reg. Read */ 964*4882a593Smuzhiyun #define MCDR2_Wr (MCDR2_RW*1) /* reg. Write */ 965*4882a593Smuzhiyun #define MCDR2_ADD Fld (4, 17) /* reg. ADDress */ 966*4882a593Smuzhiyun 967*4882a593Smuzhiyun #define MCSR_ATS 0x00000001 /* Audio Transmit FIFO 1/2-full */ 968*4882a593Smuzhiyun /* or less Service request (read) */ 969*4882a593Smuzhiyun #define MCSR_ARS 0x00000002 /* Audio Receive FIFO 1/2-full or */ 970*4882a593Smuzhiyun /* more Service request (read) */ 971*4882a593Smuzhiyun #define MCSR_TTS 0x00000004 /* Telecom Transmit FIFO 1/2-full */ 972*4882a593Smuzhiyun /* or less Service request (read) */ 973*4882a593Smuzhiyun #define MCSR_TRS 0x00000008 /* Telecom Receive FIFO 1/2-full */ 974*4882a593Smuzhiyun /* or more Service request (read) */ 975*4882a593Smuzhiyun #define MCSR_ATU 0x00000010 /* Audio Transmit FIFO Under-run */ 976*4882a593Smuzhiyun #define MCSR_ARO 0x00000020 /* Audio Receive FIFO Over-run */ 977*4882a593Smuzhiyun #define MCSR_TTU 0x00000040 /* Telecom Transmit FIFO Under-run */ 978*4882a593Smuzhiyun #define MCSR_TRO 0x00000080 /* Telecom Receive FIFO Over-run */ 979*4882a593Smuzhiyun #define MCSR_ANF 0x00000100 /* Audio transmit FIFO Not Full */ 980*4882a593Smuzhiyun /* (read) */ 981*4882a593Smuzhiyun #define MCSR_ANE 0x00000200 /* Audio receive FIFO Not Empty */ 982*4882a593Smuzhiyun /* (read) */ 983*4882a593Smuzhiyun #define MCSR_TNF 0x00000400 /* Telecom transmit FIFO Not Full */ 984*4882a593Smuzhiyun /* (read) */ 985*4882a593Smuzhiyun #define MCSR_TNE 0x00000800 /* Telecom receive FIFO Not Empty */ 986*4882a593Smuzhiyun /* (read) */ 987*4882a593Smuzhiyun #define MCSR_CWC 0x00001000 /* CODEC register Write Completed */ 988*4882a593Smuzhiyun /* (read) */ 989*4882a593Smuzhiyun #define MCSR_CRC 0x00002000 /* CODEC register Read Completed */ 990*4882a593Smuzhiyun /* (read) */ 991*4882a593Smuzhiyun #define MCSR_ACE 0x00004000 /* Audio CODEC Enabled (read) */ 992*4882a593Smuzhiyun #define MCSR_TCE 0x00008000 /* Telecom CODEC Enabled (read) */ 993*4882a593Smuzhiyun 994*4882a593Smuzhiyun #define MCCR1_CFS 0x00100000 /* Clock Freq. Select */ 995*4882a593Smuzhiyun #define MCCR1_F12MHz (MCCR1_CFS*0) /* Freq. (fmc) = ~ 12 MHz */ 996*4882a593Smuzhiyun /* (11.981 MHz) */ 997*4882a593Smuzhiyun #define MCCR1_F10MHz (MCCR1_CFS*1) /* Freq. (fmc) = ~ 10 MHz */ 998*4882a593Smuzhiyun /* (9.585 MHz) */ 999*4882a593Smuzhiyun 1000*4882a593Smuzhiyun 1001*4882a593Smuzhiyun /* 1002*4882a593Smuzhiyun * Synchronous Serial Port (SSP) control registers 1003*4882a593Smuzhiyun * 1004*4882a593Smuzhiyun * Registers 1005*4882a593Smuzhiyun * Ser4SSCR0 Serial port 4 Synchronous Serial Port (SSP) Control 1006*4882a593Smuzhiyun * Register 0 (read/write). 1007*4882a593Smuzhiyun * Ser4SSCR1 Serial port 4 Synchronous Serial Port (SSP) Control 1008*4882a593Smuzhiyun * Register 1 (read/write). 1009*4882a593Smuzhiyun * [Bits SPO and SP are only implemented in versions 2.0 1010*4882a593Smuzhiyun * (rev. = 8) and higher of the StrongARM SA-1100.] 1011*4882a593Smuzhiyun * Ser4SSDR Serial port 4 Synchronous Serial Port (SSP) Data 1012*4882a593Smuzhiyun * Register (read/write). 1013*4882a593Smuzhiyun * Ser4SSSR Serial port 4 Synchronous Serial Port (SSP) Status 1014*4882a593Smuzhiyun * Register (read/write). 1015*4882a593Smuzhiyun * 1016*4882a593Smuzhiyun * Clocks 1017*4882a593Smuzhiyun * fxtl, Txtl Frequency, period of the system crystal (3.6864 MHz 1018*4882a593Smuzhiyun * or 3.5795 MHz). 1019*4882a593Smuzhiyun * fss, Tss Frequency, period of the SSP communication. 1020*4882a593Smuzhiyun */ 1021*4882a593Smuzhiyun 1022*4882a593Smuzhiyun #define _Ser4SSCR0 0x80070060 /* Ser. port 4 SSP Control Reg. 0 */ 1023*4882a593Smuzhiyun #define _Ser4SSCR1 0x80070064 /* Ser. port 4 SSP Control Reg. 1 */ 1024*4882a593Smuzhiyun #define _Ser4SSDR 0x8007006C /* Ser. port 4 SSP Data Reg. */ 1025*4882a593Smuzhiyun #define _Ser4SSSR 0x80070074 /* Ser. port 4 SSP Status Reg. */ 1026*4882a593Smuzhiyun 1027*4882a593Smuzhiyun #if LANGUAGE == C 1028*4882a593Smuzhiyun #define Ser4SSCR0 /* Ser. port 4 SSP Control Reg. 0 */ \ 1029*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser4SSCR0))) 1030*4882a593Smuzhiyun #define Ser4SSCR1 /* Ser. port 4 SSP Control Reg. 1 */ \ 1031*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser4SSCR1))) 1032*4882a593Smuzhiyun #define Ser4SSDR /* Ser. port 4 SSP Data Reg. */ \ 1033*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser4SSDR))) 1034*4882a593Smuzhiyun #define Ser4SSSR /* Ser. port 4 SSP Status Reg. */ \ 1035*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_Ser4SSSR))) 1036*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 1037*4882a593Smuzhiyun 1038*4882a593Smuzhiyun #define SSCR0_DSS Fld (4, 0) /* Data Size - 1 Select [3..15] */ 1039*4882a593Smuzhiyun #define SSCR0_DataSize(Size) /* Data Size Select [4..16] */ \ 1040*4882a593Smuzhiyun (((Size) - 1) << FShft (SSCR0_DSS)) 1041*4882a593Smuzhiyun #define SSCR0_FRF Fld (2, 4) /* FRame Format */ 1042*4882a593Smuzhiyun #define SSCR0_Motorola /* Motorola Serial Peripheral */ \ 1043*4882a593Smuzhiyun /* Interface (SPI) format */ \ 1044*4882a593Smuzhiyun (0 << FShft (SSCR0_FRF)) 1045*4882a593Smuzhiyun #define SSCR0_TI /* Texas Instruments Synchronous */ \ 1046*4882a593Smuzhiyun /* Serial format */ \ 1047*4882a593Smuzhiyun (1 << FShft (SSCR0_FRF)) 1048*4882a593Smuzhiyun #define SSCR0_National /* National Microwire format */ \ 1049*4882a593Smuzhiyun (2 << FShft (SSCR0_FRF)) 1050*4882a593Smuzhiyun #define SSCR0_SSE 0x00000080 /* SSP Enable */ 1051*4882a593Smuzhiyun #define SSCR0_SCR Fld (8, 8) /* Serial Clock Rate divisor/2 - 1 */ 1052*4882a593Smuzhiyun /* fss = fxtl/(2*(SCR + 1)) */ 1053*4882a593Smuzhiyun /* Tss = 2*(SCR + 1)*Txtl */ 1054*4882a593Smuzhiyun #define SSCR0_SerClkDiv(Div) /* Serial Clock Divisor [2..512] */ \ 1055*4882a593Smuzhiyun (((Div) - 2)/2 << FShft (SSCR0_SCR)) 1056*4882a593Smuzhiyun /* fss = fxtl/(2*Floor (Div/2)) */ 1057*4882a593Smuzhiyun /* Tss = 2*Floor (Div/2)*Txtl */ 1058*4882a593Smuzhiyun #define SSCR0_CeilSerClkDiv(Div) /* Ceil. of SerClkDiv [2..512] */ \ 1059*4882a593Smuzhiyun (((Div) - 1)/2 << FShft (SSCR0_SCR)) 1060*4882a593Smuzhiyun /* fss = fxtl/(2*Ceil (Div/2)) */ 1061*4882a593Smuzhiyun /* Tss = 2*Ceil (Div/2)*Txtl */ 1062*4882a593Smuzhiyun 1063*4882a593Smuzhiyun #define SSCR1_RIE 0x00000001 /* Receive FIFO 1/2-full or more */ 1064*4882a593Smuzhiyun /* Interrupt Enable */ 1065*4882a593Smuzhiyun #define SSCR1_TIE 0x00000002 /* Transmit FIFO 1/2-full or less */ 1066*4882a593Smuzhiyun /* Interrupt Enable */ 1067*4882a593Smuzhiyun #define SSCR1_LBM 0x00000004 /* Look-Back Mode */ 1068*4882a593Smuzhiyun #define SSCR1_SPO 0x00000008 /* Sample clock (SCLK) POlarity */ 1069*4882a593Smuzhiyun #define SSCR1_SClkIactL (SSCR1_SPO*0) /* Sample Clock Inactive Low */ 1070*4882a593Smuzhiyun #define SSCR1_SClkIactH (SSCR1_SPO*1) /* Sample Clock Inactive High */ 1071*4882a593Smuzhiyun #define SSCR1_SP 0x00000010 /* Sample clock (SCLK) Phase */ 1072*4882a593Smuzhiyun #define SSCR1_SClk1P (SSCR1_SP*0) /* Sample Clock active 1 Period */ 1073*4882a593Smuzhiyun /* after frame (SFRM, 1st edge) */ 1074*4882a593Smuzhiyun #define SSCR1_SClk1_2P (SSCR1_SP*1) /* Sample Clock active 1/2 Period */ 1075*4882a593Smuzhiyun /* after frame (SFRM, 1st edge) */ 1076*4882a593Smuzhiyun #define SSCR1_ECS 0x00000020 /* External Clock Select */ 1077*4882a593Smuzhiyun #define SSCR1_IntClk (SSCR1_ECS*0) /* Internal Clock */ 1078*4882a593Smuzhiyun #define SSCR1_ExtClk (SSCR1_ECS*1) /* External Clock (GPIO [19]) */ 1079*4882a593Smuzhiyun 1080*4882a593Smuzhiyun #define SSDR_DATA Fld (16, 0) /* receive/transmit DATA FIFOs */ 1081*4882a593Smuzhiyun 1082*4882a593Smuzhiyun #define SSSR_TNF 0x00000002 /* Transmit FIFO Not Full (read) */ 1083*4882a593Smuzhiyun #define SSSR_RNE 0x00000004 /* Receive FIFO Not Empty (read) */ 1084*4882a593Smuzhiyun #define SSSR_BSY 0x00000008 /* SSP BuSY (read) */ 1085*4882a593Smuzhiyun #define SSSR_TFS 0x00000010 /* Transmit FIFO 1/2-full or less */ 1086*4882a593Smuzhiyun /* Service request (read) */ 1087*4882a593Smuzhiyun #define SSSR_RFS 0x00000020 /* Receive FIFO 1/2-full or more */ 1088*4882a593Smuzhiyun /* Service request (read) */ 1089*4882a593Smuzhiyun #define SSSR_ROR 0x00000040 /* Receive FIFO Over-Run */ 1090*4882a593Smuzhiyun 1091*4882a593Smuzhiyun 1092*4882a593Smuzhiyun /* 1093*4882a593Smuzhiyun * Operating System (OS) timer control registers 1094*4882a593Smuzhiyun * 1095*4882a593Smuzhiyun * Registers 1096*4882a593Smuzhiyun * OSMR0 Operating System (OS) timer Match Register 0 1097*4882a593Smuzhiyun * (read/write). 1098*4882a593Smuzhiyun * OSMR1 Operating System (OS) timer Match Register 1 1099*4882a593Smuzhiyun * (read/write). 1100*4882a593Smuzhiyun * OSMR2 Operating System (OS) timer Match Register 2 1101*4882a593Smuzhiyun * (read/write). 1102*4882a593Smuzhiyun * OSMR3 Operating System (OS) timer Match Register 3 1103*4882a593Smuzhiyun * (read/write). 1104*4882a593Smuzhiyun * OSCR Operating System (OS) timer Counter Register 1105*4882a593Smuzhiyun * (read/write). 1106*4882a593Smuzhiyun * OSSR Operating System (OS) timer Status Register 1107*4882a593Smuzhiyun * (read/write). 1108*4882a593Smuzhiyun * OWER Operating System (OS) timer Watch-dog Enable Register 1109*4882a593Smuzhiyun * (read/write). 1110*4882a593Smuzhiyun * OIER Operating System (OS) timer Interrupt Enable Register 1111*4882a593Smuzhiyun * (read/write). 1112*4882a593Smuzhiyun */ 1113*4882a593Smuzhiyun 1114*4882a593Smuzhiyun #define _OSMR(Nb) /* OS timer Match Reg. [0..3] */ \ 1115*4882a593Smuzhiyun (0x90000000 + (Nb)*4) 1116*4882a593Smuzhiyun #define _OSMR0 _OSMR (0) /* OS timer Match Reg. 0 */ 1117*4882a593Smuzhiyun #define _OSMR1 _OSMR (1) /* OS timer Match Reg. 1 */ 1118*4882a593Smuzhiyun #define _OSMR2 _OSMR (2) /* OS timer Match Reg. 2 */ 1119*4882a593Smuzhiyun #define _OSMR3 _OSMR (3) /* OS timer Match Reg. 3 */ 1120*4882a593Smuzhiyun #define _OSCR 0x90000010 /* OS timer Counter Reg. */ 1121*4882a593Smuzhiyun #define _OSSR 0x90000014 /* OS timer Status Reg. */ 1122*4882a593Smuzhiyun #define _OWER 0x90000018 /* OS timer Watch-dog Enable Reg. */ 1123*4882a593Smuzhiyun #define _OIER 0x9000001C /* OS timer Interrupt Enable Reg. */ 1124*4882a593Smuzhiyun 1125*4882a593Smuzhiyun #if LANGUAGE == C 1126*4882a593Smuzhiyun #define OSMR /* OS timer Match Reg. [0..3] */ \ 1127*4882a593Smuzhiyun ((volatile Word *) io_p2v (_OSMR (0))) 1128*4882a593Smuzhiyun #define OSMR0 (OSMR [0]) /* OS timer Match Reg. 0 */ 1129*4882a593Smuzhiyun #define OSMR1 (OSMR [1]) /* OS timer Match Reg. 1 */ 1130*4882a593Smuzhiyun #define OSMR2 (OSMR [2]) /* OS timer Match Reg. 2 */ 1131*4882a593Smuzhiyun #define OSMR3 (OSMR [3]) /* OS timer Match Reg. 3 */ 1132*4882a593Smuzhiyun #define OSCR /* OS timer Counter Reg. */ \ 1133*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_OSCR))) 1134*4882a593Smuzhiyun #define OSSR /* OS timer Status Reg. */ \ 1135*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_OSSR))) 1136*4882a593Smuzhiyun #define OWER /* OS timer Watch-dog Enable Reg. */ \ 1137*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_OWER))) 1138*4882a593Smuzhiyun #define OIER /* OS timer Interrupt Enable Reg. */ \ 1139*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_OIER))) 1140*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 1141*4882a593Smuzhiyun 1142*4882a593Smuzhiyun #define OSSR_M(Nb) /* Match detected [0..3] */ \ 1143*4882a593Smuzhiyun (0x00000001 << (Nb)) 1144*4882a593Smuzhiyun #define OSSR_M0 OSSR_M (0) /* Match detected 0 */ 1145*4882a593Smuzhiyun #define OSSR_M1 OSSR_M (1) /* Match detected 1 */ 1146*4882a593Smuzhiyun #define OSSR_M2 OSSR_M (2) /* Match detected 2 */ 1147*4882a593Smuzhiyun #define OSSR_M3 OSSR_M (3) /* Match detected 3 */ 1148*4882a593Smuzhiyun 1149*4882a593Smuzhiyun #define OWER_WME 0x00000001 /* Watch-dog Match Enable */ 1150*4882a593Smuzhiyun /* (set only) */ 1151*4882a593Smuzhiyun 1152*4882a593Smuzhiyun #define OIER_E(Nb) /* match interrupt Enable [0..3] */ \ 1153*4882a593Smuzhiyun (0x00000001 << (Nb)) 1154*4882a593Smuzhiyun #define OIER_E0 OIER_E (0) /* match interrupt Enable 0 */ 1155*4882a593Smuzhiyun #define OIER_E1 OIER_E (1) /* match interrupt Enable 1 */ 1156*4882a593Smuzhiyun #define OIER_E2 OIER_E (2) /* match interrupt Enable 2 */ 1157*4882a593Smuzhiyun #define OIER_E3 OIER_E (3) /* match interrupt Enable 3 */ 1158*4882a593Smuzhiyun 1159*4882a593Smuzhiyun 1160*4882a593Smuzhiyun /* 1161*4882a593Smuzhiyun * Real-Time Clock (RTC) control registers 1162*4882a593Smuzhiyun * 1163*4882a593Smuzhiyun * Registers 1164*4882a593Smuzhiyun * RTAR Real-Time Clock (RTC) Alarm Register (read/write). 1165*4882a593Smuzhiyun * RCNR Real-Time Clock (RTC) CouNt Register (read/write). 1166*4882a593Smuzhiyun * RTTR Real-Time Clock (RTC) Trim Register (read/write). 1167*4882a593Smuzhiyun * RTSR Real-Time Clock (RTC) Status Register (read/write). 1168*4882a593Smuzhiyun * 1169*4882a593Smuzhiyun * Clocks 1170*4882a593Smuzhiyun * frtx, Trtx Frequency, period of the real-time clock crystal 1171*4882a593Smuzhiyun * (32.768 kHz nominal). 1172*4882a593Smuzhiyun * frtc, Trtc Frequency, period of the real-time clock counter 1173*4882a593Smuzhiyun * (1 Hz nominal). 1174*4882a593Smuzhiyun */ 1175*4882a593Smuzhiyun 1176*4882a593Smuzhiyun #define _RTAR 0x90010000 /* RTC Alarm Reg. */ 1177*4882a593Smuzhiyun #define _RCNR 0x90010004 /* RTC CouNt Reg. */ 1178*4882a593Smuzhiyun #define _RTTR 0x90010008 /* RTC Trim Reg. */ 1179*4882a593Smuzhiyun #define _RTSR 0x90010010 /* RTC Status Reg. */ 1180*4882a593Smuzhiyun 1181*4882a593Smuzhiyun #if LANGUAGE == C 1182*4882a593Smuzhiyun #define RTAR /* RTC Alarm Reg. */ \ 1183*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_RTAR))) 1184*4882a593Smuzhiyun #define RCNR /* RTC CouNt Reg. */ \ 1185*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_RCNR))) 1186*4882a593Smuzhiyun #define RTTR /* RTC Trim Reg. */ \ 1187*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_RTTR))) 1188*4882a593Smuzhiyun #define RTSR /* RTC Status Reg. */ \ 1189*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_RTSR))) 1190*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 1191*4882a593Smuzhiyun 1192*4882a593Smuzhiyun #define RTTR_C Fld (16, 0) /* clock divider Count - 1 */ 1193*4882a593Smuzhiyun #define RTTR_D Fld (10, 16) /* trim Delete count */ 1194*4882a593Smuzhiyun /* frtc = (1023*(C + 1) - D)*frtx/ */ 1195*4882a593Smuzhiyun /* (1023*(C + 1)^2) */ 1196*4882a593Smuzhiyun /* Trtc = (1023*(C + 1)^2)*Trtx/ */ 1197*4882a593Smuzhiyun /* (1023*(C + 1) - D) */ 1198*4882a593Smuzhiyun 1199*4882a593Smuzhiyun #define RTSR_AL 0x00000001 /* ALarm detected */ 1200*4882a593Smuzhiyun #define RTSR_HZ 0x00000002 /* 1 Hz clock detected */ 1201*4882a593Smuzhiyun #define RTSR_ALE 0x00000004 /* ALarm interrupt Enable */ 1202*4882a593Smuzhiyun #define RTSR_HZE 0x00000008 /* 1 Hz clock interrupt Enable */ 1203*4882a593Smuzhiyun 1204*4882a593Smuzhiyun 1205*4882a593Smuzhiyun /* 1206*4882a593Smuzhiyun * Power Manager (PM) control registers 1207*4882a593Smuzhiyun * 1208*4882a593Smuzhiyun * Registers 1209*4882a593Smuzhiyun * PMCR Power Manager (PM) Control Register (read/write). 1210*4882a593Smuzhiyun * PSSR Power Manager (PM) Sleep Status Register (read/write). 1211*4882a593Smuzhiyun * PSPR Power Manager (PM) Scratch-Pad Register (read/write). 1212*4882a593Smuzhiyun * PWER Power Manager (PM) Wake-up Enable Register 1213*4882a593Smuzhiyun * (read/write). 1214*4882a593Smuzhiyun * PCFR Power Manager (PM) general ConFiguration Register 1215*4882a593Smuzhiyun * (read/write). 1216*4882a593Smuzhiyun * PPCR Power Manager (PM) Phase-Locked Loop (PLL) 1217*4882a593Smuzhiyun * Configuration Register (read/write). 1218*4882a593Smuzhiyun * PGSR Power Manager (PM) General-Purpose Input/Output (GPIO) 1219*4882a593Smuzhiyun * Sleep state Register (read/write, see GPIO pins). 1220*4882a593Smuzhiyun * POSR Power Manager (PM) Oscillator Status Register (read). 1221*4882a593Smuzhiyun * 1222*4882a593Smuzhiyun * Clocks 1223*4882a593Smuzhiyun * fxtl, Txtl Frequency, period of the system crystal (3.6864 MHz 1224*4882a593Smuzhiyun * or 3.5795 MHz). 1225*4882a593Smuzhiyun * fcpu, Tcpu Frequency, period of the CPU core clock (CCLK). 1226*4882a593Smuzhiyun */ 1227*4882a593Smuzhiyun 1228*4882a593Smuzhiyun #define _PMCR 0x90020000 /* PM Control Reg. */ 1229*4882a593Smuzhiyun #define _PSSR 0x90020004 /* PM Sleep Status Reg. */ 1230*4882a593Smuzhiyun #define _PSPR 0x90020008 /* PM Scratch-Pad Reg. */ 1231*4882a593Smuzhiyun #define _PWER 0x9002000C /* PM Wake-up Enable Reg. */ 1232*4882a593Smuzhiyun #define _PCFR 0x90020010 /* PM general ConFiguration Reg. */ 1233*4882a593Smuzhiyun #define _PPCR 0x90020014 /* PM PLL Configuration Reg. */ 1234*4882a593Smuzhiyun #define _PGSR 0x90020018 /* PM GPIO Sleep state Reg. */ 1235*4882a593Smuzhiyun #define _POSR 0x9002001C /* PM Oscillator Status Reg. */ 1236*4882a593Smuzhiyun 1237*4882a593Smuzhiyun #if LANGUAGE == C 1238*4882a593Smuzhiyun #define PMCR /* PM Control Reg. */ \ 1239*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_PMCR))) 1240*4882a593Smuzhiyun #define PSSR /* PM Sleep Status Reg. */ \ 1241*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_PSSR))) 1242*4882a593Smuzhiyun #define PSPR /* PM Scratch-Pad Reg. */ \ 1243*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_PSPR))) 1244*4882a593Smuzhiyun #define PWER /* PM Wake-up Enable Reg. */ \ 1245*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_PWER))) 1246*4882a593Smuzhiyun #define PCFR /* PM general ConFiguration Reg. */ \ 1247*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_PCFR))) 1248*4882a593Smuzhiyun #define PPCR /* PM PLL Configuration Reg. */ \ 1249*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_PPCR))) 1250*4882a593Smuzhiyun #define PGSR /* PM GPIO Sleep state Reg. */ \ 1251*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_PGSR))) 1252*4882a593Smuzhiyun #define POSR /* PM Oscillator Status Reg. */ \ 1253*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_POSR))) 1254*4882a593Smuzhiyun 1255*4882a593Smuzhiyun #elif LANGUAGE == Assembly 1256*4882a593Smuzhiyun #define PMCR (io_p2v (_PMCR)) 1257*4882a593Smuzhiyun #define PSSR (io_p2v (_PSSR)) 1258*4882a593Smuzhiyun #define PSPR (io_p2v (_PSPR)) 1259*4882a593Smuzhiyun #define PWER (io_p2v (_PWER)) 1260*4882a593Smuzhiyun #define PCFR (io_p2v (_PCFR)) 1261*4882a593Smuzhiyun #define PPCR (io_p2v (_PPCR)) 1262*4882a593Smuzhiyun #define PGSR (io_p2v (_PGSR)) 1263*4882a593Smuzhiyun #define POSR (io_p2v (_POSR)) 1264*4882a593Smuzhiyun 1265*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 1266*4882a593Smuzhiyun 1267*4882a593Smuzhiyun #define PMCR_SF 0x00000001 /* Sleep Force (set only) */ 1268*4882a593Smuzhiyun 1269*4882a593Smuzhiyun #define PSSR_SS 0x00000001 /* Software Sleep */ 1270*4882a593Smuzhiyun #define PSSR_BFS 0x00000002 /* Battery Fault Status */ 1271*4882a593Smuzhiyun /* (BATT_FAULT) */ 1272*4882a593Smuzhiyun #define PSSR_VFS 0x00000004 /* Vdd Fault Status (VDD_FAULT) */ 1273*4882a593Smuzhiyun #define PSSR_DH 0x00000008 /* DRAM control Hold */ 1274*4882a593Smuzhiyun #define PSSR_PH 0x00000010 /* Peripheral control Hold */ 1275*4882a593Smuzhiyun 1276*4882a593Smuzhiyun #define PWER_GPIO(Nb) GPIO_GPIO (Nb) /* GPIO [0..27] wake-up enable */ 1277*4882a593Smuzhiyun #define PWER_GPIO0 PWER_GPIO (0) /* GPIO [0] wake-up enable */ 1278*4882a593Smuzhiyun #define PWER_GPIO1 PWER_GPIO (1) /* GPIO [1] wake-up enable */ 1279*4882a593Smuzhiyun #define PWER_GPIO2 PWER_GPIO (2) /* GPIO [2] wake-up enable */ 1280*4882a593Smuzhiyun #define PWER_GPIO3 PWER_GPIO (3) /* GPIO [3] wake-up enable */ 1281*4882a593Smuzhiyun #define PWER_GPIO4 PWER_GPIO (4) /* GPIO [4] wake-up enable */ 1282*4882a593Smuzhiyun #define PWER_GPIO5 PWER_GPIO (5) /* GPIO [5] wake-up enable */ 1283*4882a593Smuzhiyun #define PWER_GPIO6 PWER_GPIO (6) /* GPIO [6] wake-up enable */ 1284*4882a593Smuzhiyun #define PWER_GPIO7 PWER_GPIO (7) /* GPIO [7] wake-up enable */ 1285*4882a593Smuzhiyun #define PWER_GPIO8 PWER_GPIO (8) /* GPIO [8] wake-up enable */ 1286*4882a593Smuzhiyun #define PWER_GPIO9 PWER_GPIO (9) /* GPIO [9] wake-up enable */ 1287*4882a593Smuzhiyun #define PWER_GPIO10 PWER_GPIO (10) /* GPIO [10] wake-up enable */ 1288*4882a593Smuzhiyun #define PWER_GPIO11 PWER_GPIO (11) /* GPIO [11] wake-up enable */ 1289*4882a593Smuzhiyun #define PWER_GPIO12 PWER_GPIO (12) /* GPIO [12] wake-up enable */ 1290*4882a593Smuzhiyun #define PWER_GPIO13 PWER_GPIO (13) /* GPIO [13] wake-up enable */ 1291*4882a593Smuzhiyun #define PWER_GPIO14 PWER_GPIO (14) /* GPIO [14] wake-up enable */ 1292*4882a593Smuzhiyun #define PWER_GPIO15 PWER_GPIO (15) /* GPIO [15] wake-up enable */ 1293*4882a593Smuzhiyun #define PWER_GPIO16 PWER_GPIO (16) /* GPIO [16] wake-up enable */ 1294*4882a593Smuzhiyun #define PWER_GPIO17 PWER_GPIO (17) /* GPIO [17] wake-up enable */ 1295*4882a593Smuzhiyun #define PWER_GPIO18 PWER_GPIO (18) /* GPIO [18] wake-up enable */ 1296*4882a593Smuzhiyun #define PWER_GPIO19 PWER_GPIO (19) /* GPIO [19] wake-up enable */ 1297*4882a593Smuzhiyun #define PWER_GPIO20 PWER_GPIO (20) /* GPIO [20] wake-up enable */ 1298*4882a593Smuzhiyun #define PWER_GPIO21 PWER_GPIO (21) /* GPIO [21] wake-up enable */ 1299*4882a593Smuzhiyun #define PWER_GPIO22 PWER_GPIO (22) /* GPIO [22] wake-up enable */ 1300*4882a593Smuzhiyun #define PWER_GPIO23 PWER_GPIO (23) /* GPIO [23] wake-up enable */ 1301*4882a593Smuzhiyun #define PWER_GPIO24 PWER_GPIO (24) /* GPIO [24] wake-up enable */ 1302*4882a593Smuzhiyun #define PWER_GPIO25 PWER_GPIO (25) /* GPIO [25] wake-up enable */ 1303*4882a593Smuzhiyun #define PWER_GPIO26 PWER_GPIO (26) /* GPIO [26] wake-up enable */ 1304*4882a593Smuzhiyun #define PWER_GPIO27 PWER_GPIO (27) /* GPIO [27] wake-up enable */ 1305*4882a593Smuzhiyun #define PWER_RTC 0x80000000 /* RTC alarm wake-up enable */ 1306*4882a593Smuzhiyun 1307*4882a593Smuzhiyun #define PCFR_OPDE 0x00000001 /* Oscillator Power-Down Enable */ 1308*4882a593Smuzhiyun #define PCFR_ClkRun (PCFR_OPDE*0) /* Clock Running in sleep mode */ 1309*4882a593Smuzhiyun #define PCFR_ClkStp (PCFR_OPDE*1) /* Clock Stopped in sleep mode */ 1310*4882a593Smuzhiyun #define PCFR_FP 0x00000002 /* Float PCMCIA pins */ 1311*4882a593Smuzhiyun #define PCFR_PCMCIANeg (PCFR_FP*0) /* PCMCIA pins Negated (1) */ 1312*4882a593Smuzhiyun #define PCFR_PCMCIAFlt (PCFR_FP*1) /* PCMCIA pins Floating */ 1313*4882a593Smuzhiyun #define PCFR_FS 0x00000004 /* Float Static memory pins */ 1314*4882a593Smuzhiyun #define PCFR_StMemNeg (PCFR_FS*0) /* Static Memory pins Negated (1) */ 1315*4882a593Smuzhiyun #define PCFR_StMemFlt (PCFR_FS*1) /* Static Memory pins Floating */ 1316*4882a593Smuzhiyun #define PCFR_FO 0x00000008 /* Force RTC oscillator */ 1317*4882a593Smuzhiyun /* (32.768 kHz) enable On */ 1318*4882a593Smuzhiyun 1319*4882a593Smuzhiyun #define PPCR_CCF Fld (5, 0) /* CPU core Clock (CCLK) Freq. */ 1320*4882a593Smuzhiyun #define PPCR_Fx16 /* Freq. x 16 (fcpu = 16*fxtl) */ \ 1321*4882a593Smuzhiyun (0x00 << FShft (PPCR_CCF)) 1322*4882a593Smuzhiyun #define PPCR_Fx20 /* Freq. x 20 (fcpu = 20*fxtl) */ \ 1323*4882a593Smuzhiyun (0x01 << FShft (PPCR_CCF)) 1324*4882a593Smuzhiyun #define PPCR_Fx24 /* Freq. x 24 (fcpu = 24*fxtl) */ \ 1325*4882a593Smuzhiyun (0x02 << FShft (PPCR_CCF)) 1326*4882a593Smuzhiyun #define PPCR_Fx28 /* Freq. x 28 (fcpu = 28*fxtl) */ \ 1327*4882a593Smuzhiyun (0x03 << FShft (PPCR_CCF)) 1328*4882a593Smuzhiyun #define PPCR_Fx32 /* Freq. x 32 (fcpu = 32*fxtl) */ \ 1329*4882a593Smuzhiyun (0x04 << FShft (PPCR_CCF)) 1330*4882a593Smuzhiyun #define PPCR_Fx36 /* Freq. x 36 (fcpu = 36*fxtl) */ \ 1331*4882a593Smuzhiyun (0x05 << FShft (PPCR_CCF)) 1332*4882a593Smuzhiyun #define PPCR_Fx40 /* Freq. x 40 (fcpu = 40*fxtl) */ \ 1333*4882a593Smuzhiyun (0x06 << FShft (PPCR_CCF)) 1334*4882a593Smuzhiyun #define PPCR_Fx44 /* Freq. x 44 (fcpu = 44*fxtl) */ \ 1335*4882a593Smuzhiyun (0x07 << FShft (PPCR_CCF)) 1336*4882a593Smuzhiyun #define PPCR_Fx48 /* Freq. x 48 (fcpu = 48*fxtl) */ \ 1337*4882a593Smuzhiyun (0x08 << FShft (PPCR_CCF)) 1338*4882a593Smuzhiyun #define PPCR_Fx52 /* Freq. x 52 (fcpu = 52*fxtl) */ \ 1339*4882a593Smuzhiyun (0x09 << FShft (PPCR_CCF)) 1340*4882a593Smuzhiyun #define PPCR_Fx56 /* Freq. x 56 (fcpu = 56*fxtl) */ \ 1341*4882a593Smuzhiyun (0x0A << FShft (PPCR_CCF)) 1342*4882a593Smuzhiyun #define PPCR_Fx60 /* Freq. x 60 (fcpu = 60*fxtl) */ \ 1343*4882a593Smuzhiyun (0x0B << FShft (PPCR_CCF)) 1344*4882a593Smuzhiyun #define PPCR_Fx64 /* Freq. x 64 (fcpu = 64*fxtl) */ \ 1345*4882a593Smuzhiyun (0x0C << FShft (PPCR_CCF)) 1346*4882a593Smuzhiyun #define PPCR_Fx68 /* Freq. x 68 (fcpu = 68*fxtl) */ \ 1347*4882a593Smuzhiyun (0x0D << FShft (PPCR_CCF)) 1348*4882a593Smuzhiyun #define PPCR_Fx72 /* Freq. x 72 (fcpu = 72*fxtl) */ \ 1349*4882a593Smuzhiyun (0x0E << FShft (PPCR_CCF)) 1350*4882a593Smuzhiyun #define PPCR_Fx76 /* Freq. x 76 (fcpu = 76*fxtl) */ \ 1351*4882a593Smuzhiyun (0x0F << FShft (PPCR_CCF)) 1352*4882a593Smuzhiyun /* 3.6864 MHz crystal (fxtl): */ 1353*4882a593Smuzhiyun #define PPCR_F59_0MHz PPCR_Fx16 /* Freq. (fcpu) = 59.0 MHz */ 1354*4882a593Smuzhiyun #define PPCR_F73_7MHz PPCR_Fx20 /* Freq. (fcpu) = 73.7 MHz */ 1355*4882a593Smuzhiyun #define PPCR_F88_5MHz PPCR_Fx24 /* Freq. (fcpu) = 88.5 MHz */ 1356*4882a593Smuzhiyun #define PPCR_F103_2MHz PPCR_Fx28 /* Freq. (fcpu) = 103.2 MHz */ 1357*4882a593Smuzhiyun #define PPCR_F118_0MHz PPCR_Fx32 /* Freq. (fcpu) = 118.0 MHz */ 1358*4882a593Smuzhiyun #define PPCR_F132_7MHz PPCR_Fx36 /* Freq. (fcpu) = 132.7 MHz */ 1359*4882a593Smuzhiyun #define PPCR_F147_5MHz PPCR_Fx40 /* Freq. (fcpu) = 147.5 MHz */ 1360*4882a593Smuzhiyun #define PPCR_F162_2MHz PPCR_Fx44 /* Freq. (fcpu) = 162.2 MHz */ 1361*4882a593Smuzhiyun #define PPCR_F176_9MHz PPCR_Fx48 /* Freq. (fcpu) = 176.9 MHz */ 1362*4882a593Smuzhiyun #define PPCR_F191_7MHz PPCR_Fx52 /* Freq. (fcpu) = 191.7 MHz */ 1363*4882a593Smuzhiyun #define PPCR_F206_4MHz PPCR_Fx56 /* Freq. (fcpu) = 206.4 MHz */ 1364*4882a593Smuzhiyun #define PPCR_F221_2MHz PPCR_Fx60 /* Freq. (fcpu) = 221.2 MHz */ 1365*4882a593Smuzhiyun #define PPCR_F239_6MHz PPCR_Fx64 /* Freq. (fcpu) = 239.6 MHz */ 1366*4882a593Smuzhiyun #define PPCR_F250_7MHz PPCR_Fx68 /* Freq. (fcpu) = 250.7 MHz */ 1367*4882a593Smuzhiyun #define PPCR_F265_4MHz PPCR_Fx72 /* Freq. (fcpu) = 265.4 MHz */ 1368*4882a593Smuzhiyun #define PPCR_F280_2MHz PPCR_Fx76 /* Freq. (fcpu) = 280.2 MHz */ 1369*4882a593Smuzhiyun /* 3.5795 MHz crystal (fxtl): */ 1370*4882a593Smuzhiyun #define PPCR_F57_3MHz PPCR_Fx16 /* Freq. (fcpu) = 57.3 MHz */ 1371*4882a593Smuzhiyun #define PPCR_F71_6MHz PPCR_Fx20 /* Freq. (fcpu) = 71.6 MHz */ 1372*4882a593Smuzhiyun #define PPCR_F85_9MHz PPCR_Fx24 /* Freq. (fcpu) = 85.9 MHz */ 1373*4882a593Smuzhiyun #define PPCR_F100_2MHz PPCR_Fx28 /* Freq. (fcpu) = 100.2 MHz */ 1374*4882a593Smuzhiyun #define PPCR_F114_5MHz PPCR_Fx32 /* Freq. (fcpu) = 114.5 MHz */ 1375*4882a593Smuzhiyun #define PPCR_F128_9MHz PPCR_Fx36 /* Freq. (fcpu) = 128.9 MHz */ 1376*4882a593Smuzhiyun #define PPCR_F143_2MHz PPCR_Fx40 /* Freq. (fcpu) = 143.2 MHz */ 1377*4882a593Smuzhiyun #define PPCR_F157_5MHz PPCR_Fx44 /* Freq. (fcpu) = 157.5 MHz */ 1378*4882a593Smuzhiyun #define PPCR_F171_8MHz PPCR_Fx48 /* Freq. (fcpu) = 171.8 MHz */ 1379*4882a593Smuzhiyun #define PPCR_F186_1MHz PPCR_Fx52 /* Freq. (fcpu) = 186.1 MHz */ 1380*4882a593Smuzhiyun #define PPCR_F200_5MHz PPCR_Fx56 /* Freq. (fcpu) = 200.5 MHz */ 1381*4882a593Smuzhiyun #define PPCR_F214_8MHz PPCR_Fx60 /* Freq. (fcpu) = 214.8 MHz */ 1382*4882a593Smuzhiyun #define PPCR_F229_1MHz PPCR_Fx64 /* Freq. (fcpu) = 229.1 MHz */ 1383*4882a593Smuzhiyun #define PPCR_F243_4MHz PPCR_Fx68 /* Freq. (fcpu) = 243.4 MHz */ 1384*4882a593Smuzhiyun #define PPCR_F257_7MHz PPCR_Fx72 /* Freq. (fcpu) = 257.7 MHz */ 1385*4882a593Smuzhiyun #define PPCR_F272_0MHz PPCR_Fx76 /* Freq. (fcpu) = 272.0 MHz */ 1386*4882a593Smuzhiyun 1387*4882a593Smuzhiyun #define POSR_OOK 0x00000001 /* RTC Oscillator (32.768 kHz) OK */ 1388*4882a593Smuzhiyun 1389*4882a593Smuzhiyun 1390*4882a593Smuzhiyun /* 1391*4882a593Smuzhiyun * Reset Controller (RC) control registers 1392*4882a593Smuzhiyun * 1393*4882a593Smuzhiyun * Registers 1394*4882a593Smuzhiyun * RSRR Reset Controller (RC) Software Reset Register 1395*4882a593Smuzhiyun * (read/write). 1396*4882a593Smuzhiyun * RCSR Reset Controller (RC) Status Register (read/write). 1397*4882a593Smuzhiyun */ 1398*4882a593Smuzhiyun 1399*4882a593Smuzhiyun #define _RSRR 0x90030000 /* RC Software Reset Reg. */ 1400*4882a593Smuzhiyun #define _RCSR 0x90030004 /* RC Status Reg. */ 1401*4882a593Smuzhiyun 1402*4882a593Smuzhiyun #if LANGUAGE == C 1403*4882a593Smuzhiyun #define RSRR /* RC Software Reset Reg. */ \ 1404*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_RSRR))) 1405*4882a593Smuzhiyun #define RCSR /* RC Status Reg. */ \ 1406*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_RCSR))) 1407*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 1408*4882a593Smuzhiyun 1409*4882a593Smuzhiyun #define RSRR_SWR 0x00000001 /* SoftWare Reset (set only) */ 1410*4882a593Smuzhiyun 1411*4882a593Smuzhiyun #define RCSR_HWR 0x00000001 /* HardWare Reset */ 1412*4882a593Smuzhiyun #define RCSR_SWR 0x00000002 /* SoftWare Reset */ 1413*4882a593Smuzhiyun #define RCSR_WDR 0x00000004 /* Watch-Dog Reset */ 1414*4882a593Smuzhiyun #define RCSR_SMR 0x00000008 /* Sleep-Mode Reset */ 1415*4882a593Smuzhiyun 1416*4882a593Smuzhiyun 1417*4882a593Smuzhiyun /* 1418*4882a593Smuzhiyun * Test unit control registers 1419*4882a593Smuzhiyun * 1420*4882a593Smuzhiyun * Registers 1421*4882a593Smuzhiyun * TUCR Test Unit Control Register (read/write). 1422*4882a593Smuzhiyun */ 1423*4882a593Smuzhiyun 1424*4882a593Smuzhiyun #define _TUCR 0x90030008 /* Test Unit Control Reg. */ 1425*4882a593Smuzhiyun 1426*4882a593Smuzhiyun #if LANGUAGE == C 1427*4882a593Smuzhiyun #define TUCR /* Test Unit Control Reg. */ \ 1428*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_TUCR))) 1429*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 1430*4882a593Smuzhiyun 1431*4882a593Smuzhiyun #define TUCR_TIC 0x00000040 /* TIC mode */ 1432*4882a593Smuzhiyun #define TUCR_TTST 0x00000080 /* Trim TeST mode */ 1433*4882a593Smuzhiyun #define TUCR_RCRC 0x00000100 /* Richard's Cyclic Redundancy */ 1434*4882a593Smuzhiyun /* Check */ 1435*4882a593Smuzhiyun #define TUCR_PMD 0x00000200 /* Power Management Disable */ 1436*4882a593Smuzhiyun #define TUCR_MR 0x00000400 /* Memory Request mode */ 1437*4882a593Smuzhiyun #define TUCR_NoMB (TUCR_MR*0) /* No Memory Bus request & grant */ 1438*4882a593Smuzhiyun #define TUCR_MBGPIO (TUCR_MR*1) /* Memory Bus request (MBREQ) & */ 1439*4882a593Smuzhiyun /* grant (MBGNT) on GPIO [22:21] */ 1440*4882a593Smuzhiyun #define TUCR_CTB Fld (3, 20) /* Clock Test Bits */ 1441*4882a593Smuzhiyun #define TUCR_FDC 0x00800000 /* RTC Force Delete Count */ 1442*4882a593Smuzhiyun #define TUCR_FMC 0x01000000 /* Force Michelle's Control mode */ 1443*4882a593Smuzhiyun #define TUCR_TMC 0x02000000 /* RTC Trimmer Multiplexer Control */ 1444*4882a593Smuzhiyun #define TUCR_DPS 0x04000000 /* Disallow Pad Sleep */ 1445*4882a593Smuzhiyun #define TUCR_TSEL Fld (3, 29) /* clock Test SELect on GPIO [27] */ 1446*4882a593Smuzhiyun #define TUCR_32_768kHz /* 32.768 kHz osc. on GPIO [27] */ \ 1447*4882a593Smuzhiyun (0 << FShft (TUCR_TSEL)) 1448*4882a593Smuzhiyun #define TUCR_3_6864MHz /* 3.6864 MHz osc. on GPIO [27] */ \ 1449*4882a593Smuzhiyun (1 << FShft (TUCR_TSEL)) 1450*4882a593Smuzhiyun #define TUCR_VDD /* VDD ring osc./16 on GPIO [27] */ \ 1451*4882a593Smuzhiyun (2 << FShft (TUCR_TSEL)) 1452*4882a593Smuzhiyun #define TUCR_96MHzPLL /* 96 MHz PLL/4 on GPIO [27] */ \ 1453*4882a593Smuzhiyun (3 << FShft (TUCR_TSEL)) 1454*4882a593Smuzhiyun #define TUCR_Clock /* internal (fcpu/2) & 32.768 kHz */ \ 1455*4882a593Smuzhiyun /* Clocks on GPIO [26:27] */ \ 1456*4882a593Smuzhiyun (4 << FShft (TUCR_TSEL)) 1457*4882a593Smuzhiyun #define TUCR_3_6864MHzA /* 3.6864 MHz osc. on GPIO [27] */ \ 1458*4882a593Smuzhiyun /* (Alternative) */ \ 1459*4882a593Smuzhiyun (5 << FShft (TUCR_TSEL)) 1460*4882a593Smuzhiyun #define TUCR_MainPLL /* Main PLL/16 on GPIO [27] */ \ 1461*4882a593Smuzhiyun (6 << FShft (TUCR_TSEL)) 1462*4882a593Smuzhiyun #define TUCR_VDDL /* VDDL ring osc./4 on GPIO [27] */ \ 1463*4882a593Smuzhiyun (7 << FShft (TUCR_TSEL)) 1464*4882a593Smuzhiyun 1465*4882a593Smuzhiyun 1466*4882a593Smuzhiyun /* 1467*4882a593Smuzhiyun * General-Purpose Input/Output (GPIO) control registers 1468*4882a593Smuzhiyun * 1469*4882a593Smuzhiyun * Registers 1470*4882a593Smuzhiyun * GPLR General-Purpose Input/Output (GPIO) Pin Level 1471*4882a593Smuzhiyun * Register (read). 1472*4882a593Smuzhiyun * GPDR General-Purpose Input/Output (GPIO) Pin Direction 1473*4882a593Smuzhiyun * Register (read/write). 1474*4882a593Smuzhiyun * GPSR General-Purpose Input/Output (GPIO) Pin output Set 1475*4882a593Smuzhiyun * Register (write). 1476*4882a593Smuzhiyun * GPCR General-Purpose Input/Output (GPIO) Pin output Clear 1477*4882a593Smuzhiyun * Register (write). 1478*4882a593Smuzhiyun * GRER General-Purpose Input/Output (GPIO) Rising-Edge 1479*4882a593Smuzhiyun * detect Register (read/write). 1480*4882a593Smuzhiyun * GFER General-Purpose Input/Output (GPIO) Falling-Edge 1481*4882a593Smuzhiyun * detect Register (read/write). 1482*4882a593Smuzhiyun * GEDR General-Purpose Input/Output (GPIO) Edge Detect 1483*4882a593Smuzhiyun * status Register (read/write). 1484*4882a593Smuzhiyun * GAFR General-Purpose Input/Output (GPIO) Alternate 1485*4882a593Smuzhiyun * Function Register (read/write). 1486*4882a593Smuzhiyun * 1487*4882a593Smuzhiyun * Clock 1488*4882a593Smuzhiyun * fcpu, Tcpu Frequency, period of the CPU core clock (CCLK). 1489*4882a593Smuzhiyun */ 1490*4882a593Smuzhiyun 1491*4882a593Smuzhiyun #define _GPLR 0x90040000 /* GPIO Pin Level Reg. */ 1492*4882a593Smuzhiyun #define _GPDR 0x90040004 /* GPIO Pin Direction Reg. */ 1493*4882a593Smuzhiyun #define _GPSR 0x90040008 /* GPIO Pin output Set Reg. */ 1494*4882a593Smuzhiyun #define _GPCR 0x9004000C /* GPIO Pin output Clear Reg. */ 1495*4882a593Smuzhiyun #define _GRER 0x90040010 /* GPIO Rising-Edge detect Reg. */ 1496*4882a593Smuzhiyun #define _GFER 0x90040014 /* GPIO Falling-Edge detect Reg. */ 1497*4882a593Smuzhiyun #define _GEDR 0x90040018 /* GPIO Edge Detect status Reg. */ 1498*4882a593Smuzhiyun #define _GAFR 0x9004001C /* GPIO Alternate Function Reg. */ 1499*4882a593Smuzhiyun 1500*4882a593Smuzhiyun #if LANGUAGE == C 1501*4882a593Smuzhiyun #define GPLR /* GPIO Pin Level Reg. */ \ 1502*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_GPLR))) 1503*4882a593Smuzhiyun #define GPDR /* GPIO Pin Direction Reg. */ \ 1504*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_GPDR))) 1505*4882a593Smuzhiyun #define GPSR /* GPIO Pin output Set Reg. */ \ 1506*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_GPSR))) 1507*4882a593Smuzhiyun #define GPCR /* GPIO Pin output Clear Reg. */ \ 1508*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_GPCR))) 1509*4882a593Smuzhiyun #define GRER /* GPIO Rising-Edge detect Reg. */ \ 1510*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_GRER))) 1511*4882a593Smuzhiyun #define GFER /* GPIO Falling-Edge detect Reg. */ \ 1512*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_GFER))) 1513*4882a593Smuzhiyun #define GEDR /* GPIO Edge Detect status Reg. */ \ 1514*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_GEDR))) 1515*4882a593Smuzhiyun #define GAFR /* GPIO Alternate Function Reg. */ \ 1516*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_GAFR))) 1517*4882a593Smuzhiyun #elif LANGUAGE == Assembly 1518*4882a593Smuzhiyun 1519*4882a593Smuzhiyun #define GPLR (io_p2v (_GPLR)) 1520*4882a593Smuzhiyun #define GPDR (io_p2v (_GPDR)) 1521*4882a593Smuzhiyun #define GPSR (io_p2v (_GPSR)) 1522*4882a593Smuzhiyun #define GPCR (io_p2v (_GPCR)) 1523*4882a593Smuzhiyun #define GRER (io_p2v (_GRER)) 1524*4882a593Smuzhiyun #define GFER (io_p2v (_GFER)) 1525*4882a593Smuzhiyun #define GEDR (io_p2v (_GEDR)) 1526*4882a593Smuzhiyun #define GAFR (io_p2v (_GAFR)) 1527*4882a593Smuzhiyun 1528*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 1529*4882a593Smuzhiyun 1530*4882a593Smuzhiyun #define GPIO_MIN (0) 1531*4882a593Smuzhiyun #define GPIO_MAX (27) 1532*4882a593Smuzhiyun 1533*4882a593Smuzhiyun #define GPIO_GPIO(Nb) /* GPIO [0..27] */ \ 1534*4882a593Smuzhiyun (0x00000001 << (Nb)) 1535*4882a593Smuzhiyun #define GPIO_GPIO0 GPIO_GPIO (0) /* GPIO [0] */ 1536*4882a593Smuzhiyun #define GPIO_GPIO1 GPIO_GPIO (1) /* GPIO [1] */ 1537*4882a593Smuzhiyun #define GPIO_GPIO2 GPIO_GPIO (2) /* GPIO [2] */ 1538*4882a593Smuzhiyun #define GPIO_GPIO3 GPIO_GPIO (3) /* GPIO [3] */ 1539*4882a593Smuzhiyun #define GPIO_GPIO4 GPIO_GPIO (4) /* GPIO [4] */ 1540*4882a593Smuzhiyun #define GPIO_GPIO5 GPIO_GPIO (5) /* GPIO [5] */ 1541*4882a593Smuzhiyun #define GPIO_GPIO6 GPIO_GPIO (6) /* GPIO [6] */ 1542*4882a593Smuzhiyun #define GPIO_GPIO7 GPIO_GPIO (7) /* GPIO [7] */ 1543*4882a593Smuzhiyun #define GPIO_GPIO8 GPIO_GPIO (8) /* GPIO [8] */ 1544*4882a593Smuzhiyun #define GPIO_GPIO9 GPIO_GPIO (9) /* GPIO [9] */ 1545*4882a593Smuzhiyun #define GPIO_GPIO10 GPIO_GPIO (10) /* GPIO [10] */ 1546*4882a593Smuzhiyun #define GPIO_GPIO11 GPIO_GPIO (11) /* GPIO [11] */ 1547*4882a593Smuzhiyun #define GPIO_GPIO12 GPIO_GPIO (12) /* GPIO [12] */ 1548*4882a593Smuzhiyun #define GPIO_GPIO13 GPIO_GPIO (13) /* GPIO [13] */ 1549*4882a593Smuzhiyun #define GPIO_GPIO14 GPIO_GPIO (14) /* GPIO [14] */ 1550*4882a593Smuzhiyun #define GPIO_GPIO15 GPIO_GPIO (15) /* GPIO [15] */ 1551*4882a593Smuzhiyun #define GPIO_GPIO16 GPIO_GPIO (16) /* GPIO [16] */ 1552*4882a593Smuzhiyun #define GPIO_GPIO17 GPIO_GPIO (17) /* GPIO [17] */ 1553*4882a593Smuzhiyun #define GPIO_GPIO18 GPIO_GPIO (18) /* GPIO [18] */ 1554*4882a593Smuzhiyun #define GPIO_GPIO19 GPIO_GPIO (19) /* GPIO [19] */ 1555*4882a593Smuzhiyun #define GPIO_GPIO20 GPIO_GPIO (20) /* GPIO [20] */ 1556*4882a593Smuzhiyun #define GPIO_GPIO21 GPIO_GPIO (21) /* GPIO [21] */ 1557*4882a593Smuzhiyun #define GPIO_GPIO22 GPIO_GPIO (22) /* GPIO [22] */ 1558*4882a593Smuzhiyun #define GPIO_GPIO23 GPIO_GPIO (23) /* GPIO [23] */ 1559*4882a593Smuzhiyun #define GPIO_GPIO24 GPIO_GPIO (24) /* GPIO [24] */ 1560*4882a593Smuzhiyun #define GPIO_GPIO25 GPIO_GPIO (25) /* GPIO [25] */ 1561*4882a593Smuzhiyun #define GPIO_GPIO26 GPIO_GPIO (26) /* GPIO [26] */ 1562*4882a593Smuzhiyun #define GPIO_GPIO27 GPIO_GPIO (27) /* GPIO [27] */ 1563*4882a593Smuzhiyun 1564*4882a593Smuzhiyun #define GPIO_LDD(Nb) /* LCD Data [8..15] (O) */ \ 1565*4882a593Smuzhiyun GPIO_GPIO ((Nb) - 6) 1566*4882a593Smuzhiyun #define GPIO_LDD8 GPIO_LDD (8) /* LCD Data [8] (O) */ 1567*4882a593Smuzhiyun #define GPIO_LDD9 GPIO_LDD (9) /* LCD Data [9] (O) */ 1568*4882a593Smuzhiyun #define GPIO_LDD10 GPIO_LDD (10) /* LCD Data [10] (O) */ 1569*4882a593Smuzhiyun #define GPIO_LDD11 GPIO_LDD (11) /* LCD Data [11] (O) */ 1570*4882a593Smuzhiyun #define GPIO_LDD12 GPIO_LDD (12) /* LCD Data [12] (O) */ 1571*4882a593Smuzhiyun #define GPIO_LDD13 GPIO_LDD (13) /* LCD Data [13] (O) */ 1572*4882a593Smuzhiyun #define GPIO_LDD14 GPIO_LDD (14) /* LCD Data [14] (O) */ 1573*4882a593Smuzhiyun #define GPIO_LDD15 GPIO_LDD (15) /* LCD Data [15] (O) */ 1574*4882a593Smuzhiyun /* ser. port 4: */ 1575*4882a593Smuzhiyun #define GPIO_SSP_TXD GPIO_GPIO (10) /* SSP Transmit Data (O) */ 1576*4882a593Smuzhiyun #define GPIO_SSP_RXD GPIO_GPIO (11) /* SSP Receive Data (I) */ 1577*4882a593Smuzhiyun #define GPIO_SSP_SCLK GPIO_GPIO (12) /* SSP Sample CLocK (O) */ 1578*4882a593Smuzhiyun #define GPIO_SSP_SFRM GPIO_GPIO (13) /* SSP Sample FRaMe (O) */ 1579*4882a593Smuzhiyun /* ser. port 1: */ 1580*4882a593Smuzhiyun #define GPIO_UART_TXD GPIO_GPIO (14) /* UART Transmit Data (O) */ 1581*4882a593Smuzhiyun #define GPIO_UART_RXD GPIO_GPIO (15) /* UART Receive Data (I) */ 1582*4882a593Smuzhiyun #define GPIO_SDLC_SCLK GPIO_GPIO (16) /* SDLC Sample CLocK (I/O) */ 1583*4882a593Smuzhiyun #define GPIO_SDLC_AAF GPIO_GPIO (17) /* SDLC Abort After Frame (O) */ 1584*4882a593Smuzhiyun #define GPIO_UART_SCLK1 GPIO_GPIO (18) /* UART Sample CLocK 1 (I) */ 1585*4882a593Smuzhiyun /* ser. port 4: */ 1586*4882a593Smuzhiyun #define GPIO_SSP_CLK GPIO_GPIO (19) /* SSP external CLocK (I) */ 1587*4882a593Smuzhiyun /* ser. port 3: */ 1588*4882a593Smuzhiyun #define GPIO_UART_SCLK3 GPIO_GPIO (20) /* UART Sample CLocK 3 (I) */ 1589*4882a593Smuzhiyun /* ser. port 4: */ 1590*4882a593Smuzhiyun #define GPIO_MCP_CLK GPIO_GPIO (21) /* MCP CLocK (I) */ 1591*4882a593Smuzhiyun /* test controller: */ 1592*4882a593Smuzhiyun #define GPIO_TIC_ACK GPIO_GPIO (21) /* TIC ACKnowledge (O) */ 1593*4882a593Smuzhiyun #define GPIO_MBGNT GPIO_GPIO (21) /* Memory Bus GraNT (O) */ 1594*4882a593Smuzhiyun #define GPIO_TREQA GPIO_GPIO (22) /* TIC REQuest A (I) */ 1595*4882a593Smuzhiyun #define GPIO_MBREQ GPIO_GPIO (22) /* Memory Bus REQuest (I) */ 1596*4882a593Smuzhiyun #define GPIO_TREQB GPIO_GPIO (23) /* TIC REQuest B (I) */ 1597*4882a593Smuzhiyun #define GPIO_1Hz GPIO_GPIO (25) /* 1 Hz clock (O) */ 1598*4882a593Smuzhiyun #define GPIO_RCLK GPIO_GPIO (26) /* internal (R) CLocK (O, fcpu/2) */ 1599*4882a593Smuzhiyun #define GPIO_32_768kHz GPIO_GPIO (27) /* 32.768 kHz clock (O, RTC) */ 1600*4882a593Smuzhiyun 1601*4882a593Smuzhiyun #define GPDR_In 0 /* Input */ 1602*4882a593Smuzhiyun #define GPDR_Out 1 /* Output */ 1603*4882a593Smuzhiyun 1604*4882a593Smuzhiyun 1605*4882a593Smuzhiyun /* 1606*4882a593Smuzhiyun * Interrupt Controller (IC) control registers 1607*4882a593Smuzhiyun * 1608*4882a593Smuzhiyun * Registers 1609*4882a593Smuzhiyun * ICIP Interrupt Controller (IC) Interrupt ReQuest (IRQ) 1610*4882a593Smuzhiyun * Pending register (read). 1611*4882a593Smuzhiyun * ICMR Interrupt Controller (IC) Mask Register (read/write). 1612*4882a593Smuzhiyun * ICLR Interrupt Controller (IC) Level Register (read/write). 1613*4882a593Smuzhiyun * ICCR Interrupt Controller (IC) Control Register 1614*4882a593Smuzhiyun * (read/write). 1615*4882a593Smuzhiyun * [The ICCR register is only implemented in versions 2.0 1616*4882a593Smuzhiyun * (rev. = 8) and higher of the StrongARM SA-1100.] 1617*4882a593Smuzhiyun * ICFP Interrupt Controller (IC) Fast Interrupt reQuest 1618*4882a593Smuzhiyun * (FIQ) Pending register (read). 1619*4882a593Smuzhiyun * ICPR Interrupt Controller (IC) Pending Register (read). 1620*4882a593Smuzhiyun * [The ICPR register is active low (inverted) in 1621*4882a593Smuzhiyun * versions 1.0 (rev. = 1) and 1.1 (rev. = 2) of the 1622*4882a593Smuzhiyun * StrongARM SA-1100, it is active high (non-inverted) in 1623*4882a593Smuzhiyun * versions 2.0 (rev. = 8) and higher.] 1624*4882a593Smuzhiyun */ 1625*4882a593Smuzhiyun 1626*4882a593Smuzhiyun #define _ICIP 0x90050000 /* IC IRQ Pending reg. */ 1627*4882a593Smuzhiyun #define _ICMR 0x90050004 /* IC Mask Reg. */ 1628*4882a593Smuzhiyun #define _ICLR 0x90050008 /* IC Level Reg. */ 1629*4882a593Smuzhiyun #define _ICCR 0x9005000C /* IC Control Reg. */ 1630*4882a593Smuzhiyun #define _ICFP 0x90050010 /* IC FIQ Pending reg. */ 1631*4882a593Smuzhiyun #define _ICPR 0x90050020 /* IC Pending Reg. */ 1632*4882a593Smuzhiyun 1633*4882a593Smuzhiyun #if LANGUAGE == C 1634*4882a593Smuzhiyun #define ICIP /* IC IRQ Pending reg. */ \ 1635*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_ICIP))) 1636*4882a593Smuzhiyun #define ICMR /* IC Mask Reg. */ \ 1637*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_ICMR))) 1638*4882a593Smuzhiyun #define ICLR /* IC Level Reg. */ \ 1639*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_ICLR))) 1640*4882a593Smuzhiyun #define ICCR /* IC Control Reg. */ \ 1641*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_ICCR))) 1642*4882a593Smuzhiyun #define ICFP /* IC FIQ Pending reg. */ \ 1643*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_ICFP))) 1644*4882a593Smuzhiyun #define ICPR /* IC Pending Reg. */ \ 1645*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_ICPR))) 1646*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 1647*4882a593Smuzhiyun 1648*4882a593Smuzhiyun #define IC_GPIO(Nb) /* GPIO [0..10] */ \ 1649*4882a593Smuzhiyun (0x00000001 << (Nb)) 1650*4882a593Smuzhiyun #define IC_GPIO0 IC_GPIO (0) /* GPIO [0] */ 1651*4882a593Smuzhiyun #define IC_GPIO1 IC_GPIO (1) /* GPIO [1] */ 1652*4882a593Smuzhiyun #define IC_GPIO2 IC_GPIO (2) /* GPIO [2] */ 1653*4882a593Smuzhiyun #define IC_GPIO3 IC_GPIO (3) /* GPIO [3] */ 1654*4882a593Smuzhiyun #define IC_GPIO4 IC_GPIO (4) /* GPIO [4] */ 1655*4882a593Smuzhiyun #define IC_GPIO5 IC_GPIO (5) /* GPIO [5] */ 1656*4882a593Smuzhiyun #define IC_GPIO6 IC_GPIO (6) /* GPIO [6] */ 1657*4882a593Smuzhiyun #define IC_GPIO7 IC_GPIO (7) /* GPIO [7] */ 1658*4882a593Smuzhiyun #define IC_GPIO8 IC_GPIO (8) /* GPIO [8] */ 1659*4882a593Smuzhiyun #define IC_GPIO9 IC_GPIO (9) /* GPIO [9] */ 1660*4882a593Smuzhiyun #define IC_GPIO10 IC_GPIO (10) /* GPIO [10] */ 1661*4882a593Smuzhiyun #define IC_GPIO11_27 0x00000800 /* GPIO [11:27] (ORed) */ 1662*4882a593Smuzhiyun #define IC_LCD 0x00001000 /* LCD controller */ 1663*4882a593Smuzhiyun #define IC_Ser0UDC 0x00002000 /* Ser. port 0 UDC */ 1664*4882a593Smuzhiyun #define IC_Ser1SDLC 0x00004000 /* Ser. port 1 SDLC */ 1665*4882a593Smuzhiyun #define IC_Ser1UART 0x00008000 /* Ser. port 1 UART */ 1666*4882a593Smuzhiyun #define IC_Ser2ICP 0x00010000 /* Ser. port 2 ICP */ 1667*4882a593Smuzhiyun #define IC_Ser3UART 0x00020000 /* Ser. port 3 UART */ 1668*4882a593Smuzhiyun #define IC_Ser4MCP 0x00040000 /* Ser. port 4 MCP */ 1669*4882a593Smuzhiyun #define IC_Ser4SSP 0x00080000 /* Ser. port 4 SSP */ 1670*4882a593Smuzhiyun #define IC_DMA(Nb) /* DMA controller channel [0..5] */ \ 1671*4882a593Smuzhiyun (0x00100000 << (Nb)) 1672*4882a593Smuzhiyun #define IC_DMA0 IC_DMA (0) /* DMA controller channel 0 */ 1673*4882a593Smuzhiyun #define IC_DMA1 IC_DMA (1) /* DMA controller channel 1 */ 1674*4882a593Smuzhiyun #define IC_DMA2 IC_DMA (2) /* DMA controller channel 2 */ 1675*4882a593Smuzhiyun #define IC_DMA3 IC_DMA (3) /* DMA controller channel 3 */ 1676*4882a593Smuzhiyun #define IC_DMA4 IC_DMA (4) /* DMA controller channel 4 */ 1677*4882a593Smuzhiyun #define IC_DMA5 IC_DMA (5) /* DMA controller channel 5 */ 1678*4882a593Smuzhiyun #define IC_OST(Nb) /* OS Timer match [0..3] */ \ 1679*4882a593Smuzhiyun (0x04000000 << (Nb)) 1680*4882a593Smuzhiyun #define IC_OST0 IC_OST (0) /* OS Timer match 0 */ 1681*4882a593Smuzhiyun #define IC_OST1 IC_OST (1) /* OS Timer match 1 */ 1682*4882a593Smuzhiyun #define IC_OST2 IC_OST (2) /* OS Timer match 2 */ 1683*4882a593Smuzhiyun #define IC_OST3 IC_OST (3) /* OS Timer match 3 */ 1684*4882a593Smuzhiyun #define IC_RTC1Hz 0x40000000 /* RTC 1 Hz clock */ 1685*4882a593Smuzhiyun #define IC_RTCAlrm 0x80000000 /* RTC Alarm */ 1686*4882a593Smuzhiyun 1687*4882a593Smuzhiyun #define ICLR_IRQ 0 /* Interrupt ReQuest */ 1688*4882a593Smuzhiyun #define ICLR_FIQ 1 /* Fast Interrupt reQuest */ 1689*4882a593Smuzhiyun 1690*4882a593Smuzhiyun #define ICCR_DIM 0x00000001 /* Disable Idle-mode interrupt */ 1691*4882a593Smuzhiyun /* Mask */ 1692*4882a593Smuzhiyun #define ICCR_IdleAllInt (ICCR_DIM*0) /* Idle-mode All Interrupt enable */ 1693*4882a593Smuzhiyun /* (ICMR ignored) */ 1694*4882a593Smuzhiyun #define ICCR_IdleMskInt (ICCR_DIM*1) /* Idle-mode non-Masked Interrupt */ 1695*4882a593Smuzhiyun /* enable (ICMR used) */ 1696*4882a593Smuzhiyun 1697*4882a593Smuzhiyun 1698*4882a593Smuzhiyun /* 1699*4882a593Smuzhiyun * Peripheral Pin Controller (PPC) control registers 1700*4882a593Smuzhiyun * 1701*4882a593Smuzhiyun * Registers 1702*4882a593Smuzhiyun * PPDR Peripheral Pin Controller (PPC) Pin Direction 1703*4882a593Smuzhiyun * Register (read/write). 1704*4882a593Smuzhiyun * PPSR Peripheral Pin Controller (PPC) Pin State Register 1705*4882a593Smuzhiyun * (read/write). 1706*4882a593Smuzhiyun * PPAR Peripheral Pin Controller (PPC) Pin Assignment 1707*4882a593Smuzhiyun * Register (read/write). 1708*4882a593Smuzhiyun * PSDR Peripheral Pin Controller (PPC) Sleep-mode pin 1709*4882a593Smuzhiyun * Direction Register (read/write). 1710*4882a593Smuzhiyun * PPFR Peripheral Pin Controller (PPC) Pin Flag Register 1711*4882a593Smuzhiyun * (read). 1712*4882a593Smuzhiyun */ 1713*4882a593Smuzhiyun 1714*4882a593Smuzhiyun #define _PPDR 0x90060000 /* PPC Pin Direction Reg. */ 1715*4882a593Smuzhiyun #define _PPSR 0x90060004 /* PPC Pin State Reg. */ 1716*4882a593Smuzhiyun #define _PPAR 0x90060008 /* PPC Pin Assignment Reg. */ 1717*4882a593Smuzhiyun #define _PSDR 0x9006000C /* PPC Sleep-mode pin Direction */ 1718*4882a593Smuzhiyun /* Reg. */ 1719*4882a593Smuzhiyun #define _PPFR 0x90060010 /* PPC Pin Flag Reg. */ 1720*4882a593Smuzhiyun 1721*4882a593Smuzhiyun #if LANGUAGE == C 1722*4882a593Smuzhiyun #define PPDR /* PPC Pin Direction Reg. */ \ 1723*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_PPDR))) 1724*4882a593Smuzhiyun #define PPSR /* PPC Pin State Reg. */ \ 1725*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_PPSR))) 1726*4882a593Smuzhiyun #define PPAR /* PPC Pin Assignment Reg. */ \ 1727*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_PPAR))) 1728*4882a593Smuzhiyun #define PSDR /* PPC Sleep-mode pin Direction */ \ 1729*4882a593Smuzhiyun /* Reg. */ \ 1730*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_PSDR))) 1731*4882a593Smuzhiyun #define PPFR /* PPC Pin Flag Reg. */ \ 1732*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_PPFR))) 1733*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 1734*4882a593Smuzhiyun 1735*4882a593Smuzhiyun #define PPC_LDD(Nb) /* LCD Data [0..7] */ \ 1736*4882a593Smuzhiyun (0x00000001 << (Nb)) 1737*4882a593Smuzhiyun #define PPC_LDD0 PPC_LDD (0) /* LCD Data [0] */ 1738*4882a593Smuzhiyun #define PPC_LDD1 PPC_LDD (1) /* LCD Data [1] */ 1739*4882a593Smuzhiyun #define PPC_LDD2 PPC_LDD (2) /* LCD Data [2] */ 1740*4882a593Smuzhiyun #define PPC_LDD3 PPC_LDD (3) /* LCD Data [3] */ 1741*4882a593Smuzhiyun #define PPC_LDD4 PPC_LDD (4) /* LCD Data [4] */ 1742*4882a593Smuzhiyun #define PPC_LDD5 PPC_LDD (5) /* LCD Data [5] */ 1743*4882a593Smuzhiyun #define PPC_LDD6 PPC_LDD (6) /* LCD Data [6] */ 1744*4882a593Smuzhiyun #define PPC_LDD7 PPC_LDD (7) /* LCD Data [7] */ 1745*4882a593Smuzhiyun #define PPC_L_PCLK 0x00000100 /* LCD Pixel CLocK */ 1746*4882a593Smuzhiyun #define PPC_L_LCLK 0x00000200 /* LCD Line CLocK */ 1747*4882a593Smuzhiyun #define PPC_L_FCLK 0x00000400 /* LCD Frame CLocK */ 1748*4882a593Smuzhiyun #define PPC_L_BIAS 0x00000800 /* LCD AC BIAS */ 1749*4882a593Smuzhiyun /* ser. port 1: */ 1750*4882a593Smuzhiyun #define PPC_TXD1 0x00001000 /* SDLC/UART Transmit Data 1 */ 1751*4882a593Smuzhiyun #define PPC_RXD1 0x00002000 /* SDLC/UART Receive Data 1 */ 1752*4882a593Smuzhiyun /* ser. port 2: */ 1753*4882a593Smuzhiyun #define PPC_TXD2 0x00004000 /* IPC Transmit Data 2 */ 1754*4882a593Smuzhiyun #define PPC_RXD2 0x00008000 /* IPC Receive Data 2 */ 1755*4882a593Smuzhiyun /* ser. port 3: */ 1756*4882a593Smuzhiyun #define PPC_TXD3 0x00010000 /* UART Transmit Data 3 */ 1757*4882a593Smuzhiyun #define PPC_RXD3 0x00020000 /* UART Receive Data 3 */ 1758*4882a593Smuzhiyun /* ser. port 4: */ 1759*4882a593Smuzhiyun #define PPC_TXD4 0x00040000 /* MCP/SSP Transmit Data 4 */ 1760*4882a593Smuzhiyun #define PPC_RXD4 0x00080000 /* MCP/SSP Receive Data 4 */ 1761*4882a593Smuzhiyun #define PPC_SCLK 0x00100000 /* MCP/SSP Sample CLocK */ 1762*4882a593Smuzhiyun #define PPC_SFRM 0x00200000 /* MCP/SSP Sample FRaMe */ 1763*4882a593Smuzhiyun 1764*4882a593Smuzhiyun #define PPDR_In 0 /* Input */ 1765*4882a593Smuzhiyun #define PPDR_Out 1 /* Output */ 1766*4882a593Smuzhiyun 1767*4882a593Smuzhiyun /* ser. port 1: */ 1768*4882a593Smuzhiyun #define PPAR_UPR 0x00001000 /* UART Pin Reassignment */ 1769*4882a593Smuzhiyun #define PPAR_UARTTR (PPAR_UPR*0) /* UART on TXD_1 & RXD_1 */ 1770*4882a593Smuzhiyun #define PPAR_UARTGPIO (PPAR_UPR*1) /* UART on GPIO [14:15] */ 1771*4882a593Smuzhiyun /* ser. port 4: */ 1772*4882a593Smuzhiyun #define PPAR_SPR 0x00040000 /* SSP Pin Reassignment */ 1773*4882a593Smuzhiyun #define PPAR_SSPTRSS (PPAR_SPR*0) /* SSP on TXD_C, RXD_C, SCLK_C, */ 1774*4882a593Smuzhiyun /* & SFRM_C */ 1775*4882a593Smuzhiyun #define PPAR_SSPGPIO (PPAR_SPR*1) /* SSP on GPIO [10:13] */ 1776*4882a593Smuzhiyun 1777*4882a593Smuzhiyun #define PSDR_OutL 0 /* Output Low in sleep mode */ 1778*4882a593Smuzhiyun #define PSDR_Flt 1 /* Floating (input) in sleep mode */ 1779*4882a593Smuzhiyun 1780*4882a593Smuzhiyun #define PPFR_LCD 0x00000001 /* LCD controller */ 1781*4882a593Smuzhiyun #define PPFR_SP1TX 0x00001000 /* Ser. Port 1 SDLC/UART Transmit */ 1782*4882a593Smuzhiyun #define PPFR_SP1RX 0x00002000 /* Ser. Port 1 SDLC/UART Receive */ 1783*4882a593Smuzhiyun #define PPFR_SP2TX 0x00004000 /* Ser. Port 2 ICP Transmit */ 1784*4882a593Smuzhiyun #define PPFR_SP2RX 0x00008000 /* Ser. Port 2 ICP Receive */ 1785*4882a593Smuzhiyun #define PPFR_SP3TX 0x00010000 /* Ser. Port 3 UART Transmit */ 1786*4882a593Smuzhiyun #define PPFR_SP3RX 0x00020000 /* Ser. Port 3 UART Receive */ 1787*4882a593Smuzhiyun #define PPFR_SP4 0x00040000 /* Ser. Port 4 MCP/SSP */ 1788*4882a593Smuzhiyun #define PPFR_PerEn 0 /* Peripheral Enabled */ 1789*4882a593Smuzhiyun #define PPFR_PPCEn 1 /* PPC Enabled */ 1790*4882a593Smuzhiyun 1791*4882a593Smuzhiyun 1792*4882a593Smuzhiyun /* 1793*4882a593Smuzhiyun * Dynamic Random-Access Memory (DRAM) control registers 1794*4882a593Smuzhiyun * 1795*4882a593Smuzhiyun * Registers 1796*4882a593Smuzhiyun * MDCNFG Memory system: Dynamic Random-Access Memory (DRAM) 1797*4882a593Smuzhiyun * CoNFiGuration register (read/write). 1798*4882a593Smuzhiyun * MDCAS0 Memory system: Dynamic Random-Access Memory (DRAM) 1799*4882a593Smuzhiyun * Column Address Strobe (CAS) shift register 0 1800*4882a593Smuzhiyun * (read/write). 1801*4882a593Smuzhiyun * MDCAS1 Memory system: Dynamic Random-Access Memory (DRAM) 1802*4882a593Smuzhiyun * Column Address Strobe (CAS) shift register 1 1803*4882a593Smuzhiyun * (read/write). 1804*4882a593Smuzhiyun * MDCAS2 Memory system: Dynamic Random-Access Memory (DRAM) 1805*4882a593Smuzhiyun * Column Address Strobe (CAS) shift register 2 1806*4882a593Smuzhiyun * (read/write). 1807*4882a593Smuzhiyun * 1808*4882a593Smuzhiyun * Clocks 1809*4882a593Smuzhiyun * fcpu, Tcpu Frequency, period of the CPU core clock (CCLK). 1810*4882a593Smuzhiyun * fmem, Tmem Frequency, period of the memory clock (fmem = fcpu/2). 1811*4882a593Smuzhiyun * fcas, Tcas Frequency, period of the DRAM CAS shift registers. 1812*4882a593Smuzhiyun */ 1813*4882a593Smuzhiyun 1814*4882a593Smuzhiyun /* Memory system: */ 1815*4882a593Smuzhiyun #define _MDCNFG 0xA0000000 /* DRAM CoNFiGuration reg. */ 1816*4882a593Smuzhiyun #define _MDCAS(Nb) /* DRAM CAS shift reg. [0..3] */ \ 1817*4882a593Smuzhiyun (0xA0000004 + (Nb)*4) 1818*4882a593Smuzhiyun #define _MDCAS0 _MDCAS (0) /* DRAM CAS shift reg. 0 */ 1819*4882a593Smuzhiyun #define _MDCAS1 _MDCAS (1) /* DRAM CAS shift reg. 1 */ 1820*4882a593Smuzhiyun #define _MDCAS2 _MDCAS (2) /* DRAM CAS shift reg. 2 */ 1821*4882a593Smuzhiyun 1822*4882a593Smuzhiyun #if LANGUAGE == C 1823*4882a593Smuzhiyun /* Memory system: */ 1824*4882a593Smuzhiyun #define MDCNFG /* DRAM CoNFiGuration reg. */ \ 1825*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_MDCNFG))) 1826*4882a593Smuzhiyun #define MDCAS /* DRAM CAS shift reg. [0..3] */ \ 1827*4882a593Smuzhiyun ((volatile Word *) io_p2v (_MDCAS (0))) 1828*4882a593Smuzhiyun #define MDCAS0 (MDCAS [0]) /* DRAM CAS shift reg. 0 */ 1829*4882a593Smuzhiyun #define MDCAS1 (MDCAS [1]) /* DRAM CAS shift reg. 1 */ 1830*4882a593Smuzhiyun #define MDCAS2 (MDCAS [2]) /* DRAM CAS shift reg. 2 */ 1831*4882a593Smuzhiyun 1832*4882a593Smuzhiyun #elif LANGUAGE == Assembly 1833*4882a593Smuzhiyun 1834*4882a593Smuzhiyun #define MDCNFG (io_p2v(_MDCNFG)) 1835*4882a593Smuzhiyun 1836*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 1837*4882a593Smuzhiyun 1838*4882a593Smuzhiyun /* SA1100 MDCNFG values */ 1839*4882a593Smuzhiyun #define MDCNFG_DE(Nb) /* DRAM Enable bank [0..3] */ \ 1840*4882a593Smuzhiyun (0x00000001 << (Nb)) 1841*4882a593Smuzhiyun #define MDCNFG_DE0 MDCNFG_DE (0) /* DRAM Enable bank 0 */ 1842*4882a593Smuzhiyun #define MDCNFG_DE1 MDCNFG_DE (1) /* DRAM Enable bank 1 */ 1843*4882a593Smuzhiyun #define MDCNFG_DE2 MDCNFG_DE (2) /* DRAM Enable bank 2 */ 1844*4882a593Smuzhiyun #define MDCNFG_DE3 MDCNFG_DE (3) /* DRAM Enable bank 3 */ 1845*4882a593Smuzhiyun #define MDCNFG_DRAC Fld (2, 4) /* DRAM Row Address Count - 9 */ 1846*4882a593Smuzhiyun #define MDCNFG_RowAdd(Add) /* Row Address count [9..12] */ \ 1847*4882a593Smuzhiyun (((Add) - 9) << FShft (MDCNFG_DRAC)) 1848*4882a593Smuzhiyun #define MDCNFG_CDB2 0x00000040 /* shift reg. Clock Divide By 2 */ 1849*4882a593Smuzhiyun /* (fcas = fcpu/2) */ 1850*4882a593Smuzhiyun #define MDCNFG_TRP Fld (4, 7) /* Time RAS Pre-charge - 1 [Tmem] */ 1851*4882a593Smuzhiyun #define MDCNFG_PrChrg(Tcpu) /* Pre-Charge time [2..32 Tcpu] */ \ 1852*4882a593Smuzhiyun (((Tcpu) - 2)/2 << FShft (MDCNFG_TRP)) 1853*4882a593Smuzhiyun #define MDCNFG_CeilPrChrg(Tcpu) /* Ceil. of PrChrg [2..32 Tcpu] */ \ 1854*4882a593Smuzhiyun (((Tcpu) - 1)/2 << FShft (MDCNFG_TRP)) 1855*4882a593Smuzhiyun #define MDCNFG_TRASR Fld (4, 11) /* Time RAS Refresh - 1 [Tmem] */ 1856*4882a593Smuzhiyun #define MDCNFG_Ref(Tcpu) /* Refresh time [2..32 Tcpu] */ \ 1857*4882a593Smuzhiyun (((Tcpu) - 2)/2 << FShft (MDCNFG_TRASR)) 1858*4882a593Smuzhiyun #define MDCNFG_CeilRef(Tcpu) /* Ceil. of Ref [2..32 Tcpu] */ \ 1859*4882a593Smuzhiyun (((Tcpu) - 1)/2 << FShft (MDCNFG_TRASR)) 1860*4882a593Smuzhiyun #define MDCNFG_TDL Fld (2, 15) /* Time Data Latch [Tcpu] */ 1861*4882a593Smuzhiyun #define MDCNFG_DataLtch(Tcpu) /* Data Latch delay [0..3 Tcpu] */ \ 1862*4882a593Smuzhiyun ((Tcpu) << FShft (MDCNFG_TDL)) 1863*4882a593Smuzhiyun #define MDCNFG_DRI Fld (15, 17) /* min. DRAM Refresh Interval/4 */ 1864*4882a593Smuzhiyun /* [Tmem] */ 1865*4882a593Smuzhiyun #define MDCNFG_RefInt(Tcpu) /* min. Refresh Interval */ \ 1866*4882a593Smuzhiyun /* [0..262136 Tcpu] */ \ 1867*4882a593Smuzhiyun ((Tcpu)/8 << FShft (MDCNFG_DRI)) 1868*4882a593Smuzhiyun 1869*4882a593Smuzhiyun /* SA1110 MDCNFG values */ 1870*4882a593Smuzhiyun #define MDCNFG_SA1110_DE0 0x00000001 /* DRAM Enable bank 0 */ 1871*4882a593Smuzhiyun #define MDCNFG_SA1110_DE1 0x00000002 /* DRAM Enable bank 1 */ 1872*4882a593Smuzhiyun #define MDCNFG_SA1110_DTIM0 0x00000004 /* DRAM timing type 0/1 */ 1873*4882a593Smuzhiyun #define MDCNFG_SA1110_DWID0 0x00000008 /* DRAM bus width 0/1 */ 1874*4882a593Smuzhiyun #define MDCNFG_SA1110_DRAC0 Fld(3, 4) /* DRAM row addr bit count */ 1875*4882a593Smuzhiyun /* bank 0/1 */ 1876*4882a593Smuzhiyun #define MDCNFG_SA1110_CDB20 0x00000080 /* Mem Clock divide by 2 0/1 */ 1877*4882a593Smuzhiyun #define MDCNFG_SA1110_TRP0 Fld(3, 8) /* RAS precharge 0/1 */ 1878*4882a593Smuzhiyun #define MDCNFG_SA1110_TDL0 Fld(2, 12) /* Data input latch after CAS*/ 1879*4882a593Smuzhiyun /* deassertion 0/1 */ 1880*4882a593Smuzhiyun #define MDCNFG_SA1110_TWR0 Fld(2, 14) /* SDRAM write recovery 0/1 */ 1881*4882a593Smuzhiyun #define MDCNFG_SA1110_DE2 0x00010000 /* DRAM Enable bank 0 */ 1882*4882a593Smuzhiyun #define MDCNFG_SA1110_DE3 0x00020000 /* DRAM Enable bank 1 */ 1883*4882a593Smuzhiyun #define MDCNFG_SA1110_DTIM2 0x00040000 /* DRAM timing type 0/1 */ 1884*4882a593Smuzhiyun #define MDCNFG_SA1110_DWID2 0x00080000 /* DRAM bus width 0/1 */ 1885*4882a593Smuzhiyun #define MDCNFG_SA1110_DRAC2 Fld(3, 20) /* DRAM row addr bit count */ 1886*4882a593Smuzhiyun /* bank 0/1 */ 1887*4882a593Smuzhiyun #define MDCNFG_SA1110_CDB22 0x00800000 /* Mem Clock divide by 2 0/1 */ 1888*4882a593Smuzhiyun #define MDCNFG_SA1110_TRP2 Fld(3, 24) /* RAS precharge 0/1 */ 1889*4882a593Smuzhiyun #define MDCNFG_SA1110_TDL2 Fld(2, 28) /* Data input latch after CAS*/ 1890*4882a593Smuzhiyun /* deassertion 0/1 */ 1891*4882a593Smuzhiyun #define MDCNFG_SA1110_TWR2 Fld(2, 30) /* SDRAM write recovery 0/1 */ 1892*4882a593Smuzhiyun 1893*4882a593Smuzhiyun 1894*4882a593Smuzhiyun /* 1895*4882a593Smuzhiyun * Static memory control registers 1896*4882a593Smuzhiyun * 1897*4882a593Smuzhiyun * Registers 1898*4882a593Smuzhiyun * MSC0 Memory system: Static memory Control register 0 1899*4882a593Smuzhiyun * (read/write). 1900*4882a593Smuzhiyun * MSC1 Memory system: Static memory Control register 1 1901*4882a593Smuzhiyun * (read/write). 1902*4882a593Smuzhiyun * 1903*4882a593Smuzhiyun * Clocks 1904*4882a593Smuzhiyun * fcpu, Tcpu Frequency, period of the CPU core clock (CCLK). 1905*4882a593Smuzhiyun * fmem, Tmem Frequency, period of the memory clock (fmem = fcpu/2). 1906*4882a593Smuzhiyun */ 1907*4882a593Smuzhiyun 1908*4882a593Smuzhiyun /* Memory system: */ 1909*4882a593Smuzhiyun #define _MSC(Nb) /* Static memory Control reg. */ \ 1910*4882a593Smuzhiyun /* [0..1] */ \ 1911*4882a593Smuzhiyun (0xA0000010 + (Nb)*4) 1912*4882a593Smuzhiyun #define _MSC0 _MSC (0) /* Static memory Control reg. 0 */ 1913*4882a593Smuzhiyun #define _MSC1 _MSC (1) /* Static memory Control reg. 1 */ 1914*4882a593Smuzhiyun #define _MSC2 0xA000002C /* Static memory Control reg. 2, not contiguous */ 1915*4882a593Smuzhiyun 1916*4882a593Smuzhiyun #if LANGUAGE == C 1917*4882a593Smuzhiyun /* Memory system: */ 1918*4882a593Smuzhiyun #define MSC /* Static memory Control reg. */ \ 1919*4882a593Smuzhiyun /* [0..1] */ \ 1920*4882a593Smuzhiyun ((volatile Word *) io_p2v (_MSC (0))) 1921*4882a593Smuzhiyun #define MSC0 (MSC [0]) /* Static memory Control reg. 0 */ 1922*4882a593Smuzhiyun #define MSC1 (MSC [1]) /* Static memory Control reg. 1 */ 1923*4882a593Smuzhiyun #define MSC2 (*(volatile Word *) io_p2v (_MSC2)) /* Static memory Control reg. 2 */ 1924*4882a593Smuzhiyun 1925*4882a593Smuzhiyun #elif LANGUAGE == Assembly 1926*4882a593Smuzhiyun 1927*4882a593Smuzhiyun #define MSC0 io_p2v(0xa0000010) 1928*4882a593Smuzhiyun #define MSC1 io_p2v(0xa0000014) 1929*4882a593Smuzhiyun #define MSC2 io_p2v(0xa000002c) 1930*4882a593Smuzhiyun 1931*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 1932*4882a593Smuzhiyun 1933*4882a593Smuzhiyun #define MSC_Bnk(Nb) /* static memory Bank [0..3] */ \ 1934*4882a593Smuzhiyun Fld (16, ((Nb) Modulo 2)*16) 1935*4882a593Smuzhiyun #define MSC0_Bnk0 MSC_Bnk (0) /* static memory Bank 0 */ 1936*4882a593Smuzhiyun #define MSC0_Bnk1 MSC_Bnk (1) /* static memory Bank 1 */ 1937*4882a593Smuzhiyun #define MSC1_Bnk2 MSC_Bnk (2) /* static memory Bank 2 */ 1938*4882a593Smuzhiyun #define MSC1_Bnk3 MSC_Bnk (3) /* static memory Bank 3 */ 1939*4882a593Smuzhiyun 1940*4882a593Smuzhiyun #define MSC_RT Fld (2, 0) /* ROM/static memory Type */ 1941*4882a593Smuzhiyun #define MSC_NonBrst /* Non-Burst static memory */ \ 1942*4882a593Smuzhiyun (0 << FShft (MSC_RT)) 1943*4882a593Smuzhiyun #define MSC_SRAM /* 32-bit byte-writable SRAM */ \ 1944*4882a593Smuzhiyun (1 << FShft (MSC_RT)) 1945*4882a593Smuzhiyun #define MSC_Brst4 /* Burst-of-4 static memory */ \ 1946*4882a593Smuzhiyun (2 << FShft (MSC_RT)) 1947*4882a593Smuzhiyun #define MSC_Brst8 /* Burst-of-8 static memory */ \ 1948*4882a593Smuzhiyun (3 << FShft (MSC_RT)) 1949*4882a593Smuzhiyun #define MSC_RBW 0x0004 /* ROM/static memory Bus Width */ 1950*4882a593Smuzhiyun #define MSC_32BitStMem (MSC_RBW*0) /* 32-Bit Static Memory */ 1951*4882a593Smuzhiyun #define MSC_16BitStMem (MSC_RBW*1) /* 16-Bit Static Memory */ 1952*4882a593Smuzhiyun #define MSC_RDF Fld (5, 3) /* ROM/static memory read Delay */ 1953*4882a593Smuzhiyun /* First access - 1(.5) [Tmem] */ 1954*4882a593Smuzhiyun #define MSC_1stRdAcc(Tcpu) /* 1st Read Access time (burst */ \ 1955*4882a593Smuzhiyun /* static memory) [3..65 Tcpu] */ \ 1956*4882a593Smuzhiyun ((((Tcpu) - 3)/2) << FShft (MSC_RDF)) 1957*4882a593Smuzhiyun #define MSC_Ceil1stRdAcc(Tcpu) /* Ceil. of 1stRdAcc [3..65 Tcpu] */ \ 1958*4882a593Smuzhiyun ((((Tcpu) - 2)/2) << FShft (MSC_RDF)) 1959*4882a593Smuzhiyun #define MSC_RdAcc(Tcpu) /* Read Access time (non-burst */ \ 1960*4882a593Smuzhiyun /* static memory) [2..64 Tcpu] */ \ 1961*4882a593Smuzhiyun ((((Tcpu) - 2)/2) << FShft (MSC_RDF)) 1962*4882a593Smuzhiyun #define MSC_CeilRdAcc(Tcpu) /* Ceil. of RdAcc [2..64 Tcpu] */ \ 1963*4882a593Smuzhiyun ((((Tcpu) - 1)/2) << FShft (MSC_RDF)) 1964*4882a593Smuzhiyun #define MSC_RDN Fld (5, 8) /* ROM/static memory read Delay */ 1965*4882a593Smuzhiyun /* Next access - 1 [Tmem] */ 1966*4882a593Smuzhiyun #define MSC_NxtRdAcc(Tcpu) /* Next Read Access time (burst */ \ 1967*4882a593Smuzhiyun /* static memory) [2..64 Tcpu] */ \ 1968*4882a593Smuzhiyun ((((Tcpu) - 2)/2) << FShft (MSC_RDN)) 1969*4882a593Smuzhiyun #define MSC_CeilNxtRdAcc(Tcpu) /* Ceil. of NxtRdAcc [2..64 Tcpu] */ \ 1970*4882a593Smuzhiyun ((((Tcpu) - 1)/2) << FShft (MSC_RDN)) 1971*4882a593Smuzhiyun #define MSC_WrAcc(Tcpu) /* Write Access time (non-burst */ \ 1972*4882a593Smuzhiyun /* static memory) [2..64 Tcpu] */ \ 1973*4882a593Smuzhiyun ((((Tcpu) - 2)/2) << FShft (MSC_RDN)) 1974*4882a593Smuzhiyun #define MSC_CeilWrAcc(Tcpu) /* Ceil. of WrAcc [2..64 Tcpu] */ \ 1975*4882a593Smuzhiyun ((((Tcpu) - 1)/2) << FShft (MSC_RDN)) 1976*4882a593Smuzhiyun #define MSC_RRR Fld (3, 13) /* ROM/static memory RecoveRy */ 1977*4882a593Smuzhiyun /* time/2 [Tmem] */ 1978*4882a593Smuzhiyun #define MSC_Rec(Tcpu) /* Recovery time [0..28 Tcpu] */ \ 1979*4882a593Smuzhiyun (((Tcpu)/4) << FShft (MSC_RRR)) 1980*4882a593Smuzhiyun #define MSC_CeilRec(Tcpu) /* Ceil. of Rec [0..28 Tcpu] */ \ 1981*4882a593Smuzhiyun ((((Tcpu) + 3)/4) << FShft (MSC_RRR)) 1982*4882a593Smuzhiyun 1983*4882a593Smuzhiyun 1984*4882a593Smuzhiyun /* 1985*4882a593Smuzhiyun * Personal Computer Memory Card International Association (PCMCIA) control 1986*4882a593Smuzhiyun * register 1987*4882a593Smuzhiyun * 1988*4882a593Smuzhiyun * Register 1989*4882a593Smuzhiyun * MECR Memory system: Expansion memory bus (PCMCIA) 1990*4882a593Smuzhiyun * Configuration Register (read/write). 1991*4882a593Smuzhiyun * 1992*4882a593Smuzhiyun * Clocks 1993*4882a593Smuzhiyun * fcpu, Tcpu Frequency, period of the CPU core clock (CCLK). 1994*4882a593Smuzhiyun * fmem, Tmem Frequency, period of the memory clock (fmem = fcpu/2). 1995*4882a593Smuzhiyun * fbclk, Tbclk Frequency, period of the PCMCIA clock (BCLK). 1996*4882a593Smuzhiyun */ 1997*4882a593Smuzhiyun 1998*4882a593Smuzhiyun /* Memory system: */ 1999*4882a593Smuzhiyun #define _MECR 0xA0000018 /* Expansion memory bus (PCMCIA) */ 2000*4882a593Smuzhiyun /* Configuration Reg. */ 2001*4882a593Smuzhiyun 2002*4882a593Smuzhiyun #if LANGUAGE == C 2003*4882a593Smuzhiyun /* Memory system: */ 2004*4882a593Smuzhiyun #define MECR /* Expansion memory bus (PCMCIA) */ \ 2005*4882a593Smuzhiyun /* Configuration Reg. */ \ 2006*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_MECR))) 2007*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 2008*4882a593Smuzhiyun 2009*4882a593Smuzhiyun #define MECR_PCMCIA(Nb) /* PCMCIA [0..1] */ \ 2010*4882a593Smuzhiyun Fld (15, (Nb)*16) 2011*4882a593Smuzhiyun #define MECR_PCMCIA0 MECR_PCMCIA (0) /* PCMCIA 0 */ 2012*4882a593Smuzhiyun #define MECR_PCMCIA1 MECR_PCMCIA (1) /* PCMCIA 1 */ 2013*4882a593Smuzhiyun 2014*4882a593Smuzhiyun #define MECR_BSIO Fld (5, 0) /* BCLK Select I/O - 1 [Tmem] */ 2015*4882a593Smuzhiyun #define MECR_IOClk(Tcpu) /* I/O Clock [2..64 Tcpu] */ \ 2016*4882a593Smuzhiyun ((((Tcpu) - 2)/2) << FShft (MECR_BSIO)) 2017*4882a593Smuzhiyun #define MECR_CeilIOClk(Tcpu) /* Ceil. of IOClk [2..64 Tcpu] */ \ 2018*4882a593Smuzhiyun ((((Tcpu) - 1)/2) << FShft (MECR_BSIO)) 2019*4882a593Smuzhiyun #define MECR_BSA Fld (5, 5) /* BCLK Select Attribute - 1 */ 2020*4882a593Smuzhiyun /* [Tmem] */ 2021*4882a593Smuzhiyun #define MECR_AttrClk(Tcpu) /* Attribute Clock [2..64 Tcpu] */ \ 2022*4882a593Smuzhiyun ((((Tcpu) - 2)/2) << FShft (MECR_BSA)) 2023*4882a593Smuzhiyun #define MECR_CeilAttrClk(Tcpu) /* Ceil. of AttrClk [2..64 Tcpu] */ \ 2024*4882a593Smuzhiyun ((((Tcpu) - 1)/2) << FShft (MECR_BSA)) 2025*4882a593Smuzhiyun #define MECR_BSM Fld (5, 10) /* BCLK Select Memory - 1 [Tmem] */ 2026*4882a593Smuzhiyun #define MECR_MemClk(Tcpu) /* Memory Clock [2..64 Tcpu] */ \ 2027*4882a593Smuzhiyun ((((Tcpu) - 2)/2) << FShft (MECR_BSM)) 2028*4882a593Smuzhiyun #define MECR_CeilMemClk(Tcpu) /* Ceil. of MemClk [2..64 Tcpu] */ \ 2029*4882a593Smuzhiyun ((((Tcpu) - 1)/2) << FShft (MECR_BSM)) 2030*4882a593Smuzhiyun 2031*4882a593Smuzhiyun /* 2032*4882a593Smuzhiyun * On SA1110 only 2033*4882a593Smuzhiyun */ 2034*4882a593Smuzhiyun 2035*4882a593Smuzhiyun #define _MDREFR 0xA000001C 2036*4882a593Smuzhiyun 2037*4882a593Smuzhiyun #if LANGUAGE == C 2038*4882a593Smuzhiyun /* Memory system: */ 2039*4882a593Smuzhiyun #define MDREFR \ 2040*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_MDREFR))) 2041*4882a593Smuzhiyun 2042*4882a593Smuzhiyun #elif LANGUAGE == Assembly 2043*4882a593Smuzhiyun 2044*4882a593Smuzhiyun #define MDREFR (io_p2v(_MDREFR)) 2045*4882a593Smuzhiyun 2046*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 2047*4882a593Smuzhiyun 2048*4882a593Smuzhiyun #define MDREFR_TRASR Fld (4, 0) 2049*4882a593Smuzhiyun #define MDREFR_DRI Fld (12, 4) 2050*4882a593Smuzhiyun #define MDREFR_E0PIN (1 << 16) 2051*4882a593Smuzhiyun #define MDREFR_K0RUN (1 << 17) 2052*4882a593Smuzhiyun #define MDREFR_K0DB2 (1 << 18) 2053*4882a593Smuzhiyun #define MDREFR_E1PIN (1 << 20) 2054*4882a593Smuzhiyun #define MDREFR_K1RUN (1 << 21) 2055*4882a593Smuzhiyun #define MDREFR_K1DB2 (1 << 22) 2056*4882a593Smuzhiyun #define MDREFR_K2RUN (1 << 25) 2057*4882a593Smuzhiyun #define MDREFR_K2DB2 (1 << 26) 2058*4882a593Smuzhiyun #define MDREFR_EAPD (1 << 28) 2059*4882a593Smuzhiyun #define MDREFR_KAPD (1 << 29) 2060*4882a593Smuzhiyun #define MDREFR_SLFRSH (1 << 31) 2061*4882a593Smuzhiyun 2062*4882a593Smuzhiyun 2063*4882a593Smuzhiyun /* 2064*4882a593Smuzhiyun * Direct Memory Access (DMA) control registers 2065*4882a593Smuzhiyun * 2066*4882a593Smuzhiyun * Registers 2067*4882a593Smuzhiyun * DDAR0 Direct Memory Access (DMA) Device Address Register 2068*4882a593Smuzhiyun * channel 0 (read/write). 2069*4882a593Smuzhiyun * DCSR0 Direct Memory Access (DMA) Control and Status 2070*4882a593Smuzhiyun * Register channel 0 (read/write). 2071*4882a593Smuzhiyun * DBSA0 Direct Memory Access (DMA) Buffer Start address 2072*4882a593Smuzhiyun * register A channel 0 (read/write). 2073*4882a593Smuzhiyun * DBTA0 Direct Memory Access (DMA) Buffer Transfer count 2074*4882a593Smuzhiyun * register A channel 0 (read/write). 2075*4882a593Smuzhiyun * DBSB0 Direct Memory Access (DMA) Buffer Start address 2076*4882a593Smuzhiyun * register B channel 0 (read/write). 2077*4882a593Smuzhiyun * DBTB0 Direct Memory Access (DMA) Buffer Transfer count 2078*4882a593Smuzhiyun * register B channel 0 (read/write). 2079*4882a593Smuzhiyun * 2080*4882a593Smuzhiyun * DDAR1 Direct Memory Access (DMA) Device Address Register 2081*4882a593Smuzhiyun * channel 1 (read/write). 2082*4882a593Smuzhiyun * DCSR1 Direct Memory Access (DMA) Control and Status 2083*4882a593Smuzhiyun * Register channel 1 (read/write). 2084*4882a593Smuzhiyun * DBSA1 Direct Memory Access (DMA) Buffer Start address 2085*4882a593Smuzhiyun * register A channel 1 (read/write). 2086*4882a593Smuzhiyun * DBTA1 Direct Memory Access (DMA) Buffer Transfer count 2087*4882a593Smuzhiyun * register A channel 1 (read/write). 2088*4882a593Smuzhiyun * DBSB1 Direct Memory Access (DMA) Buffer Start address 2089*4882a593Smuzhiyun * register B channel 1 (read/write). 2090*4882a593Smuzhiyun * DBTB1 Direct Memory Access (DMA) Buffer Transfer count 2091*4882a593Smuzhiyun * register B channel 1 (read/write). 2092*4882a593Smuzhiyun * 2093*4882a593Smuzhiyun * DDAR2 Direct Memory Access (DMA) Device Address Register 2094*4882a593Smuzhiyun * channel 2 (read/write). 2095*4882a593Smuzhiyun * DCSR2 Direct Memory Access (DMA) Control and Status 2096*4882a593Smuzhiyun * Register channel 2 (read/write). 2097*4882a593Smuzhiyun * DBSA2 Direct Memory Access (DMA) Buffer Start address 2098*4882a593Smuzhiyun * register A channel 2 (read/write). 2099*4882a593Smuzhiyun * DBTA2 Direct Memory Access (DMA) Buffer Transfer count 2100*4882a593Smuzhiyun * register A channel 2 (read/write). 2101*4882a593Smuzhiyun * DBSB2 Direct Memory Access (DMA) Buffer Start address 2102*4882a593Smuzhiyun * register B channel 2 (read/write). 2103*4882a593Smuzhiyun * DBTB2 Direct Memory Access (DMA) Buffer Transfer count 2104*4882a593Smuzhiyun * register B channel 2 (read/write). 2105*4882a593Smuzhiyun * 2106*4882a593Smuzhiyun * DDAR3 Direct Memory Access (DMA) Device Address Register 2107*4882a593Smuzhiyun * channel 3 (read/write). 2108*4882a593Smuzhiyun * DCSR3 Direct Memory Access (DMA) Control and Status 2109*4882a593Smuzhiyun * Register channel 3 (read/write). 2110*4882a593Smuzhiyun * DBSA3 Direct Memory Access (DMA) Buffer Start address 2111*4882a593Smuzhiyun * register A channel 3 (read/write). 2112*4882a593Smuzhiyun * DBTA3 Direct Memory Access (DMA) Buffer Transfer count 2113*4882a593Smuzhiyun * register A channel 3 (read/write). 2114*4882a593Smuzhiyun * DBSB3 Direct Memory Access (DMA) Buffer Start address 2115*4882a593Smuzhiyun * register B channel 3 (read/write). 2116*4882a593Smuzhiyun * DBTB3 Direct Memory Access (DMA) Buffer Transfer count 2117*4882a593Smuzhiyun * register B channel 3 (read/write). 2118*4882a593Smuzhiyun * 2119*4882a593Smuzhiyun * DDAR4 Direct Memory Access (DMA) Device Address Register 2120*4882a593Smuzhiyun * channel 4 (read/write). 2121*4882a593Smuzhiyun * DCSR4 Direct Memory Access (DMA) Control and Status 2122*4882a593Smuzhiyun * Register channel 4 (read/write). 2123*4882a593Smuzhiyun * DBSA4 Direct Memory Access (DMA) Buffer Start address 2124*4882a593Smuzhiyun * register A channel 4 (read/write). 2125*4882a593Smuzhiyun * DBTA4 Direct Memory Access (DMA) Buffer Transfer count 2126*4882a593Smuzhiyun * register A channel 4 (read/write). 2127*4882a593Smuzhiyun * DBSB4 Direct Memory Access (DMA) Buffer Start address 2128*4882a593Smuzhiyun * register B channel 4 (read/write). 2129*4882a593Smuzhiyun * DBTB4 Direct Memory Access (DMA) Buffer Transfer count 2130*4882a593Smuzhiyun * register B channel 4 (read/write). 2131*4882a593Smuzhiyun * 2132*4882a593Smuzhiyun * DDAR5 Direct Memory Access (DMA) Device Address Register 2133*4882a593Smuzhiyun * channel 5 (read/write). 2134*4882a593Smuzhiyun * DCSR5 Direct Memory Access (DMA) Control and Status 2135*4882a593Smuzhiyun * Register channel 5 (read/write). 2136*4882a593Smuzhiyun * DBSA5 Direct Memory Access (DMA) Buffer Start address 2137*4882a593Smuzhiyun * register A channel 5 (read/write). 2138*4882a593Smuzhiyun * DBTA5 Direct Memory Access (DMA) Buffer Transfer count 2139*4882a593Smuzhiyun * register A channel 5 (read/write). 2140*4882a593Smuzhiyun * DBSB5 Direct Memory Access (DMA) Buffer Start address 2141*4882a593Smuzhiyun * register B channel 5 (read/write). 2142*4882a593Smuzhiyun * DBTB5 Direct Memory Access (DMA) Buffer Transfer count 2143*4882a593Smuzhiyun * register B channel 5 (read/write). 2144*4882a593Smuzhiyun */ 2145*4882a593Smuzhiyun 2146*4882a593Smuzhiyun #define DMASp 0x00000020 /* DMA control reg. Space [byte] */ 2147*4882a593Smuzhiyun 2148*4882a593Smuzhiyun #define _DDAR(Nb) /* DMA Device Address Reg. */ \ 2149*4882a593Smuzhiyun /* channel [0..5] */ \ 2150*4882a593Smuzhiyun (0xB0000000 + (Nb)*DMASp) 2151*4882a593Smuzhiyun #define _SetDCSR(Nb) /* Set DMA Control & Status Reg. */ \ 2152*4882a593Smuzhiyun /* channel [0..5] (write) */ \ 2153*4882a593Smuzhiyun (0xB0000004 + (Nb)*DMASp) 2154*4882a593Smuzhiyun #define _ClrDCSR(Nb) /* Clear DMA Control & Status Reg. */ \ 2155*4882a593Smuzhiyun /* channel [0..5] (write) */ \ 2156*4882a593Smuzhiyun (0xB0000008 + (Nb)*DMASp) 2157*4882a593Smuzhiyun #define _RdDCSR(Nb) /* Read DMA Control & Status Reg. */ \ 2158*4882a593Smuzhiyun /* channel [0..5] (read) */ \ 2159*4882a593Smuzhiyun (0xB000000C + (Nb)*DMASp) 2160*4882a593Smuzhiyun #define _DBSA(Nb) /* DMA Buffer Start address reg. A */ \ 2161*4882a593Smuzhiyun /* channel [0..5] */ \ 2162*4882a593Smuzhiyun (0xB0000010 + (Nb)*DMASp) 2163*4882a593Smuzhiyun #define _DBTA(Nb) /* DMA Buffer Transfer count */ \ 2164*4882a593Smuzhiyun /* reg. A channel [0..5] */ \ 2165*4882a593Smuzhiyun (0xB0000014 + (Nb)*DMASp) 2166*4882a593Smuzhiyun #define _DBSB(Nb) /* DMA Buffer Start address reg. B */ \ 2167*4882a593Smuzhiyun /* channel [0..5] */ \ 2168*4882a593Smuzhiyun (0xB0000018 + (Nb)*DMASp) 2169*4882a593Smuzhiyun #define _DBTB(Nb) /* DMA Buffer Transfer count */ \ 2170*4882a593Smuzhiyun /* reg. B channel [0..5] */ \ 2171*4882a593Smuzhiyun (0xB000001C + (Nb)*DMASp) 2172*4882a593Smuzhiyun 2173*4882a593Smuzhiyun #define _DDAR0 _DDAR (0) /* DMA Device Address Reg. */ 2174*4882a593Smuzhiyun /* channel 0 */ 2175*4882a593Smuzhiyun #define _SetDCSR0 _SetDCSR (0) /* Set DMA Control & Status Reg. */ 2176*4882a593Smuzhiyun /* channel 0 (write) */ 2177*4882a593Smuzhiyun #define _ClrDCSR0 _ClrDCSR (0) /* Clear DMA Control & Status Reg. */ 2178*4882a593Smuzhiyun /* channel 0 (write) */ 2179*4882a593Smuzhiyun #define _RdDCSR0 _RdDCSR (0) /* Read DMA Control & Status Reg. */ 2180*4882a593Smuzhiyun /* channel 0 (read) */ 2181*4882a593Smuzhiyun #define _DBSA0 _DBSA (0) /* DMA Buffer Start address reg. A */ 2182*4882a593Smuzhiyun /* channel 0 */ 2183*4882a593Smuzhiyun #define _DBTA0 _DBTA (0) /* DMA Buffer Transfer count */ 2184*4882a593Smuzhiyun /* reg. A channel 0 */ 2185*4882a593Smuzhiyun #define _DBSB0 _DBSB (0) /* DMA Buffer Start address reg. B */ 2186*4882a593Smuzhiyun /* channel 0 */ 2187*4882a593Smuzhiyun #define _DBTB0 _DBTB (0) /* DMA Buffer Transfer count */ 2188*4882a593Smuzhiyun /* reg. B channel 0 */ 2189*4882a593Smuzhiyun 2190*4882a593Smuzhiyun #define _DDAR1 _DDAR (1) /* DMA Device Address Reg. */ 2191*4882a593Smuzhiyun /* channel 1 */ 2192*4882a593Smuzhiyun #define _SetDCSR1 _SetDCSR (1) /* Set DMA Control & Status Reg. */ 2193*4882a593Smuzhiyun /* channel 1 (write) */ 2194*4882a593Smuzhiyun #define _ClrDCSR1 _ClrDCSR (1) /* Clear DMA Control & Status Reg. */ 2195*4882a593Smuzhiyun /* channel 1 (write) */ 2196*4882a593Smuzhiyun #define _RdDCSR1 _RdDCSR (1) /* Read DMA Control & Status Reg. */ 2197*4882a593Smuzhiyun /* channel 1 (read) */ 2198*4882a593Smuzhiyun #define _DBSA1 _DBSA (1) /* DMA Buffer Start address reg. A */ 2199*4882a593Smuzhiyun /* channel 1 */ 2200*4882a593Smuzhiyun #define _DBTA1 _DBTA (1) /* DMA Buffer Transfer count */ 2201*4882a593Smuzhiyun /* reg. A channel 1 */ 2202*4882a593Smuzhiyun #define _DBSB1 _DBSB (1) /* DMA Buffer Start address reg. B */ 2203*4882a593Smuzhiyun /* channel 1 */ 2204*4882a593Smuzhiyun #define _DBTB1 _DBTB (1) /* DMA Buffer Transfer count */ 2205*4882a593Smuzhiyun /* reg. B channel 1 */ 2206*4882a593Smuzhiyun 2207*4882a593Smuzhiyun #define _DDAR2 _DDAR (2) /* DMA Device Address Reg. */ 2208*4882a593Smuzhiyun /* channel 2 */ 2209*4882a593Smuzhiyun #define _SetDCSR2 _SetDCSR (2) /* Set DMA Control & Status Reg. */ 2210*4882a593Smuzhiyun /* channel 2 (write) */ 2211*4882a593Smuzhiyun #define _ClrDCSR2 _ClrDCSR (2) /* Clear DMA Control & Status Reg. */ 2212*4882a593Smuzhiyun /* channel 2 (write) */ 2213*4882a593Smuzhiyun #define _RdDCSR2 _RdDCSR (2) /* Read DMA Control & Status Reg. */ 2214*4882a593Smuzhiyun /* channel 2 (read) */ 2215*4882a593Smuzhiyun #define _DBSA2 _DBSA (2) /* DMA Buffer Start address reg. A */ 2216*4882a593Smuzhiyun /* channel 2 */ 2217*4882a593Smuzhiyun #define _DBTA2 _DBTA (2) /* DMA Buffer Transfer count */ 2218*4882a593Smuzhiyun /* reg. A channel 2 */ 2219*4882a593Smuzhiyun #define _DBSB2 _DBSB (2) /* DMA Buffer Start address reg. B */ 2220*4882a593Smuzhiyun /* channel 2 */ 2221*4882a593Smuzhiyun #define _DBTB2 _DBTB (2) /* DMA Buffer Transfer count */ 2222*4882a593Smuzhiyun /* reg. B channel 2 */ 2223*4882a593Smuzhiyun 2224*4882a593Smuzhiyun #define _DDAR3 _DDAR (3) /* DMA Device Address Reg. */ 2225*4882a593Smuzhiyun /* channel 3 */ 2226*4882a593Smuzhiyun #define _SetDCSR3 _SetDCSR (3) /* Set DMA Control & Status Reg. */ 2227*4882a593Smuzhiyun /* channel 3 (write) */ 2228*4882a593Smuzhiyun #define _ClrDCSR3 _ClrDCSR (3) /* Clear DMA Control & Status Reg. */ 2229*4882a593Smuzhiyun /* channel 3 (write) */ 2230*4882a593Smuzhiyun #define _RdDCSR3 _RdDCSR (3) /* Read DMA Control & Status Reg. */ 2231*4882a593Smuzhiyun /* channel 3 (read) */ 2232*4882a593Smuzhiyun #define _DBSA3 _DBSA (3) /* DMA Buffer Start address reg. A */ 2233*4882a593Smuzhiyun /* channel 3 */ 2234*4882a593Smuzhiyun #define _DBTA3 _DBTA (3) /* DMA Buffer Transfer count */ 2235*4882a593Smuzhiyun /* reg. A channel 3 */ 2236*4882a593Smuzhiyun #define _DBSB3 _DBSB (3) /* DMA Buffer Start address reg. B */ 2237*4882a593Smuzhiyun /* channel 3 */ 2238*4882a593Smuzhiyun #define _DBTB3 _DBTB (3) /* DMA Buffer Transfer count */ 2239*4882a593Smuzhiyun /* reg. B channel 3 */ 2240*4882a593Smuzhiyun 2241*4882a593Smuzhiyun #define _DDAR4 _DDAR (4) /* DMA Device Address Reg. */ 2242*4882a593Smuzhiyun /* channel 4 */ 2243*4882a593Smuzhiyun #define _SetDCSR4 _SetDCSR (4) /* Set DMA Control & Status Reg. */ 2244*4882a593Smuzhiyun /* channel 4 (write) */ 2245*4882a593Smuzhiyun #define _ClrDCSR4 _ClrDCSR (4) /* Clear DMA Control & Status Reg. */ 2246*4882a593Smuzhiyun /* channel 4 (write) */ 2247*4882a593Smuzhiyun #define _RdDCSR4 _RdDCSR (4) /* Read DMA Control & Status Reg. */ 2248*4882a593Smuzhiyun /* channel 4 (read) */ 2249*4882a593Smuzhiyun #define _DBSA4 _DBSA (4) /* DMA Buffer Start address reg. A */ 2250*4882a593Smuzhiyun /* channel 4 */ 2251*4882a593Smuzhiyun #define _DBTA4 _DBTA (4) /* DMA Buffer Transfer count */ 2252*4882a593Smuzhiyun /* reg. A channel 4 */ 2253*4882a593Smuzhiyun #define _DBSB4 _DBSB (4) /* DMA Buffer Start address reg. B */ 2254*4882a593Smuzhiyun /* channel 4 */ 2255*4882a593Smuzhiyun #define _DBTB4 _DBTB (4) /* DMA Buffer Transfer count */ 2256*4882a593Smuzhiyun /* reg. B channel 4 */ 2257*4882a593Smuzhiyun 2258*4882a593Smuzhiyun #define _DDAR5 _DDAR (5) /* DMA Device Address Reg. */ 2259*4882a593Smuzhiyun /* channel 5 */ 2260*4882a593Smuzhiyun #define _SetDCSR5 _SetDCSR (5) /* Set DMA Control & Status Reg. */ 2261*4882a593Smuzhiyun /* channel 5 (write) */ 2262*4882a593Smuzhiyun #define _ClrDCSR5 _ClrDCSR (5) /* Clear DMA Control & Status Reg. */ 2263*4882a593Smuzhiyun /* channel 5 (write) */ 2264*4882a593Smuzhiyun #define _RdDCSR5 _RdDCSR (5) /* Read DMA Control & Status Reg. */ 2265*4882a593Smuzhiyun /* channel 5 (read) */ 2266*4882a593Smuzhiyun #define _DBSA5 _DBSA (5) /* DMA Buffer Start address reg. A */ 2267*4882a593Smuzhiyun /* channel 5 */ 2268*4882a593Smuzhiyun #define _DBTA5 _DBTA (5) /* DMA Buffer Transfer count */ 2269*4882a593Smuzhiyun /* reg. A channel 5 */ 2270*4882a593Smuzhiyun #define _DBSB5 _DBSB (5) /* DMA Buffer Start address reg. B */ 2271*4882a593Smuzhiyun /* channel 5 */ 2272*4882a593Smuzhiyun #define _DBTB5 _DBTB (5) /* DMA Buffer Transfer count */ 2273*4882a593Smuzhiyun /* reg. B channel 5 */ 2274*4882a593Smuzhiyun 2275*4882a593Smuzhiyun #if LANGUAGE == C 2276*4882a593Smuzhiyun 2277*4882a593Smuzhiyun #define DDAR0 /* DMA Device Address Reg. */ \ 2278*4882a593Smuzhiyun /* channel 0 */ \ 2279*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_DDAR0))) 2280*4882a593Smuzhiyun #define SetDCSR0 /* Set DMA Control & Status Reg. */ \ 2281*4882a593Smuzhiyun /* channel 0 (write) */ \ 2282*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_SetDCSR0))) 2283*4882a593Smuzhiyun #define ClrDCSR0 /* Clear DMA Control & Status Reg. */ \ 2284*4882a593Smuzhiyun /* channel 0 (write) */ \ 2285*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_ClrDCSR0))) 2286*4882a593Smuzhiyun #define RdDCSR0 /* Read DMA Control & Status Reg. */ \ 2287*4882a593Smuzhiyun /* channel 0 (read) */ \ 2288*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_RdDCSR0))) 2289*4882a593Smuzhiyun #define DBSA0 /* DMA Buffer Start address reg. A */ \ 2290*4882a593Smuzhiyun /* channel 0 */ \ 2291*4882a593Smuzhiyun (*((volatile Address *) io_p2v (_DBSA0))) 2292*4882a593Smuzhiyun #define DBTA0 /* DMA Buffer Transfer count */ \ 2293*4882a593Smuzhiyun /* reg. A channel 0 */ \ 2294*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_DBTA0))) 2295*4882a593Smuzhiyun #define DBSB0 /* DMA Buffer Start address reg. B */ \ 2296*4882a593Smuzhiyun /* channel 0 */ \ 2297*4882a593Smuzhiyun (*((volatile Address *) io_p2v (_DBSB0))) 2298*4882a593Smuzhiyun #define DBTB0 /* DMA Buffer Transfer count */ \ 2299*4882a593Smuzhiyun /* reg. B channel 0 */ \ 2300*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_DBTB0))) 2301*4882a593Smuzhiyun 2302*4882a593Smuzhiyun #define DDAR1 /* DMA Device Address Reg. */ \ 2303*4882a593Smuzhiyun /* channel 1 */ \ 2304*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_DDAR1))) 2305*4882a593Smuzhiyun #define SetDCSR1 /* Set DMA Control & Status Reg. */ \ 2306*4882a593Smuzhiyun /* channel 1 (write) */ \ 2307*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_SetDCSR1))) 2308*4882a593Smuzhiyun #define ClrDCSR1 /* Clear DMA Control & Status Reg. */ \ 2309*4882a593Smuzhiyun /* channel 1 (write) */ \ 2310*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_ClrDCSR1))) 2311*4882a593Smuzhiyun #define RdDCSR1 /* Read DMA Control & Status Reg. */ \ 2312*4882a593Smuzhiyun /* channel 1 (read) */ \ 2313*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_RdDCSR1))) 2314*4882a593Smuzhiyun #define DBSA1 /* DMA Buffer Start address reg. A */ \ 2315*4882a593Smuzhiyun /* channel 1 */ \ 2316*4882a593Smuzhiyun (*((volatile Address *) io_p2v (_DBSA1))) 2317*4882a593Smuzhiyun #define DBTA1 /* DMA Buffer Transfer count */ \ 2318*4882a593Smuzhiyun /* reg. A channel 1 */ \ 2319*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_DBTA1))) 2320*4882a593Smuzhiyun #define DBSB1 /* DMA Buffer Start address reg. B */ \ 2321*4882a593Smuzhiyun /* channel 1 */ \ 2322*4882a593Smuzhiyun (*((volatile Address *) io_p2v (_DBSB1))) 2323*4882a593Smuzhiyun #define DBTB1 /* DMA Buffer Transfer count */ \ 2324*4882a593Smuzhiyun /* reg. B channel 1 */ \ 2325*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_DBTB1))) 2326*4882a593Smuzhiyun 2327*4882a593Smuzhiyun #define DDAR2 /* DMA Device Address Reg. */ \ 2328*4882a593Smuzhiyun /* channel 2 */ \ 2329*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_DDAR2))) 2330*4882a593Smuzhiyun #define SetDCSR2 /* Set DMA Control & Status Reg. */ \ 2331*4882a593Smuzhiyun /* channel 2 (write) */ \ 2332*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_SetDCSR2))) 2333*4882a593Smuzhiyun #define ClrDCSR2 /* Clear DMA Control & Status Reg. */ \ 2334*4882a593Smuzhiyun /* channel 2 (write) */ \ 2335*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_ClrDCSR2))) 2336*4882a593Smuzhiyun #define RdDCSR2 /* Read DMA Control & Status Reg. */ \ 2337*4882a593Smuzhiyun /* channel 2 (read) */ \ 2338*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_RdDCSR2))) 2339*4882a593Smuzhiyun #define DBSA2 /* DMA Buffer Start address reg. A */ \ 2340*4882a593Smuzhiyun /* channel 2 */ \ 2341*4882a593Smuzhiyun (*((volatile Address *) io_p2v (_DBSA2))) 2342*4882a593Smuzhiyun #define DBTA2 /* DMA Buffer Transfer count */ \ 2343*4882a593Smuzhiyun /* reg. A channel 2 */ \ 2344*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_DBTA2))) 2345*4882a593Smuzhiyun #define DBSB2 /* DMA Buffer Start address reg. B */ \ 2346*4882a593Smuzhiyun /* channel 2 */ \ 2347*4882a593Smuzhiyun (*((volatile Address *) io_p2v (_DBSB2))) 2348*4882a593Smuzhiyun #define DBTB2 /* DMA Buffer Transfer count */ \ 2349*4882a593Smuzhiyun /* reg. B channel 2 */ \ 2350*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_DBTB2))) 2351*4882a593Smuzhiyun 2352*4882a593Smuzhiyun #define DDAR3 /* DMA Device Address Reg. */ \ 2353*4882a593Smuzhiyun /* channel 3 */ \ 2354*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_DDAR3))) 2355*4882a593Smuzhiyun #define SetDCSR3 /* Set DMA Control & Status Reg. */ \ 2356*4882a593Smuzhiyun /* channel 3 (write) */ \ 2357*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_SetDCSR3))) 2358*4882a593Smuzhiyun #define ClrDCSR3 /* Clear DMA Control & Status Reg. */ \ 2359*4882a593Smuzhiyun /* channel 3 (write) */ \ 2360*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_ClrDCSR3))) 2361*4882a593Smuzhiyun #define RdDCSR3 /* Read DMA Control & Status Reg. */ \ 2362*4882a593Smuzhiyun /* channel 3 (read) */ \ 2363*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_RdDCSR3))) 2364*4882a593Smuzhiyun #define DBSA3 /* DMA Buffer Start address reg. A */ \ 2365*4882a593Smuzhiyun /* channel 3 */ \ 2366*4882a593Smuzhiyun (*((volatile Address *) io_p2v (_DBSA3))) 2367*4882a593Smuzhiyun #define DBTA3 /* DMA Buffer Transfer count */ \ 2368*4882a593Smuzhiyun /* reg. A channel 3 */ \ 2369*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_DBTA3))) 2370*4882a593Smuzhiyun #define DBSB3 /* DMA Buffer Start address reg. B */ \ 2371*4882a593Smuzhiyun /* channel 3 */ \ 2372*4882a593Smuzhiyun (*((volatile Address *) io_p2v (_DBSB3))) 2373*4882a593Smuzhiyun #define DBTB3 /* DMA Buffer Transfer count */ \ 2374*4882a593Smuzhiyun /* reg. B channel 3 */ \ 2375*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_DBTB3))) 2376*4882a593Smuzhiyun 2377*4882a593Smuzhiyun #define DDAR4 /* DMA Device Address Reg. */ \ 2378*4882a593Smuzhiyun /* channel 4 */ \ 2379*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_DDAR4))) 2380*4882a593Smuzhiyun #define SetDCSR4 /* Set DMA Control & Status Reg. */ \ 2381*4882a593Smuzhiyun /* channel 4 (write) */ \ 2382*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_SetDCSR4))) 2383*4882a593Smuzhiyun #define ClrDCSR4 /* Clear DMA Control & Status Reg. */ \ 2384*4882a593Smuzhiyun /* channel 4 (write) */ \ 2385*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_ClrDCSR4))) 2386*4882a593Smuzhiyun #define RdDCSR4 /* Read DMA Control & Status Reg. */ \ 2387*4882a593Smuzhiyun /* channel 4 (read) */ \ 2388*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_RdDCSR4))) 2389*4882a593Smuzhiyun #define DBSA4 /* DMA Buffer Start address reg. A */ \ 2390*4882a593Smuzhiyun /* channel 4 */ \ 2391*4882a593Smuzhiyun (*((volatile Address *) io_p2v (_DBSA4))) 2392*4882a593Smuzhiyun #define DBTA4 /* DMA Buffer Transfer count */ \ 2393*4882a593Smuzhiyun /* reg. A channel 4 */ \ 2394*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_DBTA4))) 2395*4882a593Smuzhiyun #define DBSB4 /* DMA Buffer Start address reg. B */ \ 2396*4882a593Smuzhiyun /* channel 4 */ \ 2397*4882a593Smuzhiyun (*((volatile Address *) io_p2v (_DBSB4))) 2398*4882a593Smuzhiyun #define DBTB4 /* DMA Buffer Transfer count */ \ 2399*4882a593Smuzhiyun /* reg. B channel 4 */ \ 2400*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_DBTB4))) 2401*4882a593Smuzhiyun 2402*4882a593Smuzhiyun #define DDAR5 /* DMA Device Address Reg. */ \ 2403*4882a593Smuzhiyun /* channel 5 */ \ 2404*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_DDAR5))) 2405*4882a593Smuzhiyun #define SetDCSR5 /* Set DMA Control & Status Reg. */ \ 2406*4882a593Smuzhiyun /* channel 5 (write) */ \ 2407*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_SetDCSR5))) 2408*4882a593Smuzhiyun #define ClrDCSR5 /* Clear DMA Control & Status Reg. */ \ 2409*4882a593Smuzhiyun /* channel 5 (write) */ \ 2410*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_ClrDCSR5))) 2411*4882a593Smuzhiyun #define RdDCSR5 /* Read DMA Control & Status Reg. */ \ 2412*4882a593Smuzhiyun /* channel 5 (read) */ \ 2413*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_RdDCSR5))) 2414*4882a593Smuzhiyun #define DBSA5 /* DMA Buffer Start address reg. A */ \ 2415*4882a593Smuzhiyun /* channel 5 */ \ 2416*4882a593Smuzhiyun (*((volatile Address *) io_p2v (_DBSA5))) 2417*4882a593Smuzhiyun #define DBTA5 /* DMA Buffer Transfer count */ \ 2418*4882a593Smuzhiyun /* reg. A channel 5 */ \ 2419*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_DBTA5))) 2420*4882a593Smuzhiyun #define DBSB5 /* DMA Buffer Start address reg. B */ \ 2421*4882a593Smuzhiyun /* channel 5 */ \ 2422*4882a593Smuzhiyun (*((volatile Address *) io_p2v (_DBSB5))) 2423*4882a593Smuzhiyun #define DBTB5 /* DMA Buffer Transfer count */ \ 2424*4882a593Smuzhiyun /* reg. B channel 5 */ \ 2425*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_DBTB5))) 2426*4882a593Smuzhiyun 2427*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 2428*4882a593Smuzhiyun 2429*4882a593Smuzhiyun #define DDAR_RW 0x00000001 /* device data Read/Write */ 2430*4882a593Smuzhiyun #define DDAR_DevWr (DDAR_RW*0) /* Device data Write */ 2431*4882a593Smuzhiyun /* (memory -> device) */ 2432*4882a593Smuzhiyun #define DDAR_DevRd (DDAR_RW*1) /* Device data Read */ 2433*4882a593Smuzhiyun /* (device -> memory) */ 2434*4882a593Smuzhiyun #define DDAR_E 0x00000002 /* big/little Endian device */ 2435*4882a593Smuzhiyun #define DDAR_LtlEnd (DDAR_E*0) /* Little Endian device */ 2436*4882a593Smuzhiyun #define DDAR_BigEnd (DDAR_E*1) /* Big Endian device */ 2437*4882a593Smuzhiyun #define DDAR_BS 0x00000004 /* device Burst Size */ 2438*4882a593Smuzhiyun #define DDAR_Brst4 (DDAR_BS*0) /* Burst-of-4 device */ 2439*4882a593Smuzhiyun #define DDAR_Brst8 (DDAR_BS*1) /* Burst-of-8 device */ 2440*4882a593Smuzhiyun #define DDAR_DW 0x00000008 /* device Data Width */ 2441*4882a593Smuzhiyun #define DDAR_8BitDev (DDAR_DW*0) /* 8-Bit Device */ 2442*4882a593Smuzhiyun #define DDAR_16BitDev (DDAR_DW*1) /* 16-Bit Device */ 2443*4882a593Smuzhiyun #define DDAR_DS Fld (4, 4) /* Device Select */ 2444*4882a593Smuzhiyun #define DDAR_Ser0UDCTr /* Ser. port 0 UDC Transmit */ \ 2445*4882a593Smuzhiyun (0x0 << FShft (DDAR_DS)) 2446*4882a593Smuzhiyun #define DDAR_Ser0UDCRc /* Ser. port 0 UDC Receive */ \ 2447*4882a593Smuzhiyun (0x1 << FShft (DDAR_DS)) 2448*4882a593Smuzhiyun #define DDAR_Ser1SDLCTr /* Ser. port 1 SDLC Transmit */ \ 2449*4882a593Smuzhiyun (0x2 << FShft (DDAR_DS)) 2450*4882a593Smuzhiyun #define DDAR_Ser1SDLCRc /* Ser. port 1 SDLC Receive */ \ 2451*4882a593Smuzhiyun (0x3 << FShft (DDAR_DS)) 2452*4882a593Smuzhiyun #define DDAR_Ser1UARTTr /* Ser. port 1 UART Transmit */ \ 2453*4882a593Smuzhiyun (0x4 << FShft (DDAR_DS)) 2454*4882a593Smuzhiyun #define DDAR_Ser1UARTRc /* Ser. port 1 UART Receive */ \ 2455*4882a593Smuzhiyun (0x5 << FShft (DDAR_DS)) 2456*4882a593Smuzhiyun #define DDAR_Ser2ICPTr /* Ser. port 2 ICP Transmit */ \ 2457*4882a593Smuzhiyun (0x6 << FShft (DDAR_DS)) 2458*4882a593Smuzhiyun #define DDAR_Ser2ICPRc /* Ser. port 2 ICP Receive */ \ 2459*4882a593Smuzhiyun (0x7 << FShft (DDAR_DS)) 2460*4882a593Smuzhiyun #define DDAR_Ser3UARTTr /* Ser. port 3 UART Transmit */ \ 2461*4882a593Smuzhiyun (0x8 << FShft (DDAR_DS)) 2462*4882a593Smuzhiyun #define DDAR_Ser3UARTRc /* Ser. port 3 UART Receive */ \ 2463*4882a593Smuzhiyun (0x9 << FShft (DDAR_DS)) 2464*4882a593Smuzhiyun #define DDAR_Ser4MCP0Tr /* Ser. port 4 MCP 0 Transmit */ \ 2465*4882a593Smuzhiyun /* (audio) */ \ 2466*4882a593Smuzhiyun (0xA << FShft (DDAR_DS)) 2467*4882a593Smuzhiyun #define DDAR_Ser4MCP0Rc /* Ser. port 4 MCP 0 Receive */ \ 2468*4882a593Smuzhiyun /* (audio) */ \ 2469*4882a593Smuzhiyun (0xB << FShft (DDAR_DS)) 2470*4882a593Smuzhiyun #define DDAR_Ser4MCP1Tr /* Ser. port 4 MCP 1 Transmit */ \ 2471*4882a593Smuzhiyun /* (telecom) */ \ 2472*4882a593Smuzhiyun (0xC << FShft (DDAR_DS)) 2473*4882a593Smuzhiyun #define DDAR_Ser4MCP1Rc /* Ser. port 4 MCP 1 Receive */ \ 2474*4882a593Smuzhiyun /* (telecom) */ \ 2475*4882a593Smuzhiyun (0xD << FShft (DDAR_DS)) 2476*4882a593Smuzhiyun #define DDAR_Ser4SSPTr /* Ser. port 4 SSP Transmit */ \ 2477*4882a593Smuzhiyun (0xE << FShft (DDAR_DS)) 2478*4882a593Smuzhiyun #define DDAR_Ser4SSPRc /* Ser. port 4 SSP Receive */ \ 2479*4882a593Smuzhiyun (0xF << FShft (DDAR_DS)) 2480*4882a593Smuzhiyun #define DDAR_DA Fld (24, 8) /* Device Address */ 2481*4882a593Smuzhiyun #define DDAR_DevAdd(Add) /* Device Address */ \ 2482*4882a593Smuzhiyun (((Add) & 0xF0000000) | \ 2483*4882a593Smuzhiyun (((Add) & 0X003FFFFC) << (FShft (DDAR_DA) - 2))) 2484*4882a593Smuzhiyun #define DDAR_Ser0UDCWr /* Ser. port 0 UDC Write */ \ 2485*4882a593Smuzhiyun (DDAR_DevWr + DDAR_Brst8 + DDAR_8BitDev + \ 2486*4882a593Smuzhiyun DDAR_Ser0UDCTr + DDAR_DevAdd (_Ser0UDCDR)) 2487*4882a593Smuzhiyun #define DDAR_Ser0UDCRd /* Ser. port 0 UDC Read */ \ 2488*4882a593Smuzhiyun (DDAR_DevRd + DDAR_Brst8 + DDAR_8BitDev + \ 2489*4882a593Smuzhiyun DDAR_Ser0UDCRc + DDAR_DevAdd (_Ser0UDCDR)) 2490*4882a593Smuzhiyun #define DDAR_Ser1UARTWr /* Ser. port 1 UART Write */ \ 2491*4882a593Smuzhiyun (DDAR_DevWr + DDAR_Brst4 + DDAR_8BitDev + \ 2492*4882a593Smuzhiyun DDAR_Ser1UARTTr + DDAR_DevAdd (_Ser1UTDR)) 2493*4882a593Smuzhiyun #define DDAR_Ser1UARTRd /* Ser. port 1 UART Read */ \ 2494*4882a593Smuzhiyun (DDAR_DevRd + DDAR_Brst4 + DDAR_8BitDev + \ 2495*4882a593Smuzhiyun DDAR_Ser1UARTRc + DDAR_DevAdd (_Ser1UTDR)) 2496*4882a593Smuzhiyun #define DDAR_Ser1SDLCWr /* Ser. port 1 SDLC Write */ \ 2497*4882a593Smuzhiyun (DDAR_DevWr + DDAR_Brst4 + DDAR_8BitDev + \ 2498*4882a593Smuzhiyun DDAR_Ser1SDLCTr + DDAR_DevAdd (_Ser1SDDR)) 2499*4882a593Smuzhiyun #define DDAR_Ser1SDLCRd /* Ser. port 1 SDLC Read */ \ 2500*4882a593Smuzhiyun (DDAR_DevRd + DDAR_Brst4 + DDAR_8BitDev + \ 2501*4882a593Smuzhiyun DDAR_Ser1SDLCRc + DDAR_DevAdd (_Ser1SDDR)) 2502*4882a593Smuzhiyun #define DDAR_Ser2UARTWr /* Ser. port 2 UART Write */ \ 2503*4882a593Smuzhiyun (DDAR_DevWr + DDAR_Brst4 + DDAR_8BitDev + \ 2504*4882a593Smuzhiyun DDAR_Ser2ICPTr + DDAR_DevAdd (_Ser2UTDR)) 2505*4882a593Smuzhiyun #define DDAR_Ser2UARTRd /* Ser. port 2 UART Read */ \ 2506*4882a593Smuzhiyun (DDAR_DevRd + DDAR_Brst4 + DDAR_8BitDev + \ 2507*4882a593Smuzhiyun DDAR_Ser2ICPRc + DDAR_DevAdd (_Ser2UTDR)) 2508*4882a593Smuzhiyun #define DDAR_Ser2HSSPWr /* Ser. port 2 HSSP Write */ \ 2509*4882a593Smuzhiyun (DDAR_DevWr + DDAR_Brst8 + DDAR_8BitDev + \ 2510*4882a593Smuzhiyun DDAR_Ser2ICPTr + DDAR_DevAdd (_Ser2HSDR)) 2511*4882a593Smuzhiyun #define DDAR_Ser2HSSPRd /* Ser. port 2 HSSP Read */ \ 2512*4882a593Smuzhiyun (DDAR_DevRd + DDAR_Brst8 + DDAR_8BitDev + \ 2513*4882a593Smuzhiyun DDAR_Ser2ICPRc + DDAR_DevAdd (_Ser2HSDR)) 2514*4882a593Smuzhiyun #define DDAR_Ser3UARTWr /* Ser. port 3 UART Write */ \ 2515*4882a593Smuzhiyun (DDAR_DevWr + DDAR_Brst4 + DDAR_8BitDev + \ 2516*4882a593Smuzhiyun DDAR_Ser3UARTTr + DDAR_DevAdd (_Ser3UTDR)) 2517*4882a593Smuzhiyun #define DDAR_Ser3UARTRd /* Ser. port 3 UART Read */ \ 2518*4882a593Smuzhiyun (DDAR_DevRd + DDAR_Brst4 + DDAR_8BitDev + \ 2519*4882a593Smuzhiyun DDAR_Ser3UARTRc + DDAR_DevAdd (_Ser3UTDR)) 2520*4882a593Smuzhiyun #define DDAR_Ser4MCP0Wr /* Ser. port 4 MCP 0 Write (audio) */ \ 2521*4882a593Smuzhiyun (DDAR_DevWr + DDAR_Brst4 + DDAR_16BitDev + \ 2522*4882a593Smuzhiyun DDAR_Ser4MCP0Tr + DDAR_DevAdd (_Ser4MCDR0)) 2523*4882a593Smuzhiyun #define DDAR_Ser4MCP0Rd /* Ser. port 4 MCP 0 Read (audio) */ \ 2524*4882a593Smuzhiyun (DDAR_DevRd + DDAR_Brst4 + DDAR_16BitDev + \ 2525*4882a593Smuzhiyun DDAR_Ser4MCP0Rc + DDAR_DevAdd (_Ser4MCDR0)) 2526*4882a593Smuzhiyun #define DDAR_Ser4MCP1Wr /* Ser. port 4 MCP 1 Write */ \ 2527*4882a593Smuzhiyun /* (telecom) */ \ 2528*4882a593Smuzhiyun (DDAR_DevWr + DDAR_Brst4 + DDAR_16BitDev + \ 2529*4882a593Smuzhiyun DDAR_Ser4MCP1Tr + DDAR_DevAdd (_Ser4MCDR1)) 2530*4882a593Smuzhiyun #define DDAR_Ser4MCP1Rd /* Ser. port 4 MCP 1 Read */ \ 2531*4882a593Smuzhiyun /* (telecom) */ \ 2532*4882a593Smuzhiyun (DDAR_DevRd + DDAR_Brst4 + DDAR_16BitDev + \ 2533*4882a593Smuzhiyun DDAR_Ser4MCP1Rc + DDAR_DevAdd (_Ser4MCDR1)) 2534*4882a593Smuzhiyun #define DDAR_Ser4SSPWr /* Ser. port 4 SSP Write (16 bits) */ \ 2535*4882a593Smuzhiyun (DDAR_DevWr + DDAR_Brst4 + DDAR_16BitDev + \ 2536*4882a593Smuzhiyun DDAR_Ser4SSPTr + DDAR_DevAdd (_Ser4SSDR)) 2537*4882a593Smuzhiyun #define DDAR_Ser4SSPRd /* Ser. port 4 SSP Read (16 bits) */ \ 2538*4882a593Smuzhiyun (DDAR_DevRd + DDAR_Brst4 + DDAR_16BitDev + \ 2539*4882a593Smuzhiyun DDAR_Ser4SSPRc + DDAR_DevAdd (_Ser4SSDR)) 2540*4882a593Smuzhiyun 2541*4882a593Smuzhiyun #define DCSR_RUN 0x00000001 /* DMA RUNing */ 2542*4882a593Smuzhiyun #define DCSR_IE 0x00000002 /* DMA Interrupt Enable */ 2543*4882a593Smuzhiyun #define DCSR_ERROR 0x00000004 /* DMA ERROR */ 2544*4882a593Smuzhiyun #define DCSR_DONEA 0x00000008 /* DONE DMA transfer buffer A */ 2545*4882a593Smuzhiyun #define DCSR_STRTA 0x00000010 /* STaRTed DMA transfer buffer A */ 2546*4882a593Smuzhiyun #define DCSR_DONEB 0x00000020 /* DONE DMA transfer buffer B */ 2547*4882a593Smuzhiyun #define DCSR_STRTB 0x00000040 /* STaRTed DMA transfer buffer B */ 2548*4882a593Smuzhiyun #define DCSR_BIU 0x00000080 /* DMA Buffer In Use */ 2549*4882a593Smuzhiyun #define DCSR_BufA (DCSR_BIU*0) /* DMA Buffer A in use */ 2550*4882a593Smuzhiyun #define DCSR_BufB (DCSR_BIU*1) /* DMA Buffer B in use */ 2551*4882a593Smuzhiyun 2552*4882a593Smuzhiyun #define DBT_TC Fld (13, 0) /* Transfer Count */ 2553*4882a593Smuzhiyun #define DBTA_TCA DBT_TC /* Transfer Count buffer A */ 2554*4882a593Smuzhiyun #define DBTB_TCB DBT_TC /* Transfer Count buffer B */ 2555*4882a593Smuzhiyun 2556*4882a593Smuzhiyun 2557*4882a593Smuzhiyun /* 2558*4882a593Smuzhiyun * Liquid Crystal Display (LCD) control registers 2559*4882a593Smuzhiyun * 2560*4882a593Smuzhiyun * Registers 2561*4882a593Smuzhiyun * LCCR0 Liquid Crystal Display (LCD) Control Register 0 2562*4882a593Smuzhiyun * (read/write). 2563*4882a593Smuzhiyun * [Bits LDM, BAM, and ERM are only implemented in 2564*4882a593Smuzhiyun * versions 2.0 (rev. = 8) and higher of the StrongARM 2565*4882a593Smuzhiyun * SA-1100.] 2566*4882a593Smuzhiyun * LCSR Liquid Crystal Display (LCD) Status Register 2567*4882a593Smuzhiyun * (read/write). 2568*4882a593Smuzhiyun * [Bit LDD can be only read in versions 1.0 (rev. = 1) 2569*4882a593Smuzhiyun * and 1.1 (rev. = 2) of the StrongARM SA-1100, it can be 2570*4882a593Smuzhiyun * read and written (cleared) in versions 2.0 (rev. = 8) 2571*4882a593Smuzhiyun * and higher.] 2572*4882a593Smuzhiyun * DBAR1 Liquid Crystal Display (LCD) Direct Memory Access 2573*4882a593Smuzhiyun * (DMA) Base Address Register channel 1 (read/write). 2574*4882a593Smuzhiyun * DCAR1 Liquid Crystal Display (LCD) Direct Memory Access 2575*4882a593Smuzhiyun * (DMA) Current Address Register channel 1 (read). 2576*4882a593Smuzhiyun * DBAR2 Liquid Crystal Display (LCD) Direct Memory Access 2577*4882a593Smuzhiyun * (DMA) Base Address Register channel 2 (read/write). 2578*4882a593Smuzhiyun * DCAR2 Liquid Crystal Display (LCD) Direct Memory Access 2579*4882a593Smuzhiyun * (DMA) Current Address Register channel 2 (read). 2580*4882a593Smuzhiyun * LCCR1 Liquid Crystal Display (LCD) Control Register 1 2581*4882a593Smuzhiyun * (read/write). 2582*4882a593Smuzhiyun * [The LCCR1 register can be only written in 2583*4882a593Smuzhiyun * versions 1.0 (rev. = 1) and 1.1 (rev. = 2) of the 2584*4882a593Smuzhiyun * StrongARM SA-1100, it can be written and read in 2585*4882a593Smuzhiyun * versions 2.0 (rev. = 8) and higher.] 2586*4882a593Smuzhiyun * LCCR2 Liquid Crystal Display (LCD) Control Register 2 2587*4882a593Smuzhiyun * (read/write). 2588*4882a593Smuzhiyun * [The LCCR1 register can be only written in 2589*4882a593Smuzhiyun * versions 1.0 (rev. = 1) and 1.1 (rev. = 2) of the 2590*4882a593Smuzhiyun * StrongARM SA-1100, it can be written and read in 2591*4882a593Smuzhiyun * versions 2.0 (rev. = 8) and higher.] 2592*4882a593Smuzhiyun * LCCR3 Liquid Crystal Display (LCD) Control Register 3 2593*4882a593Smuzhiyun * (read/write). 2594*4882a593Smuzhiyun * [The LCCR1 register can be only written in 2595*4882a593Smuzhiyun * versions 1.0 (rev. = 1) and 1.1 (rev. = 2) of the 2596*4882a593Smuzhiyun * StrongARM SA-1100, it can be written and read in 2597*4882a593Smuzhiyun * versions 2.0 (rev. = 8) and higher. Bit PCP is only 2598*4882a593Smuzhiyun * implemented in versions 2.0 (rev. = 8) and higher of 2599*4882a593Smuzhiyun * the StrongARM SA-1100.] 2600*4882a593Smuzhiyun * 2601*4882a593Smuzhiyun * Clocks 2602*4882a593Smuzhiyun * fcpu, Tcpu Frequency, period of the CPU core clock (CCLK). 2603*4882a593Smuzhiyun * fmem, Tmem Frequency, period of the memory clock (fmem = fcpu/2). 2604*4882a593Smuzhiyun * fpix, Tpix Frequency, period of the pixel clock. 2605*4882a593Smuzhiyun * fln, Tln Frequency, period of the line clock. 2606*4882a593Smuzhiyun * fac, Tac Frequency, period of the AC bias clock. 2607*4882a593Smuzhiyun */ 2608*4882a593Smuzhiyun 2609*4882a593Smuzhiyun #define LCD_PEntrySp 2 /* LCD Palette Entry Space [byte] */ 2610*4882a593Smuzhiyun #define LCD_4BitPSp /* LCD 4-Bit pixel Palette Space */ \ 2611*4882a593Smuzhiyun /* [byte] */ \ 2612*4882a593Smuzhiyun (16*LCD_PEntrySp) 2613*4882a593Smuzhiyun #define LCD_8BitPSp /* LCD 8-Bit pixel Palette Space */ \ 2614*4882a593Smuzhiyun /* [byte] */ \ 2615*4882a593Smuzhiyun (256*LCD_PEntrySp) 2616*4882a593Smuzhiyun #define LCD_12_16BitPSp /* LCD 12/16-Bit pixel */ \ 2617*4882a593Smuzhiyun /* dummy-Palette Space [byte] */ \ 2618*4882a593Smuzhiyun (16*LCD_PEntrySp) 2619*4882a593Smuzhiyun 2620*4882a593Smuzhiyun #define LCD_PGrey Fld (4, 0) /* LCD Palette entry Grey value */ 2621*4882a593Smuzhiyun #define LCD_PBlue Fld (4, 0) /* LCD Palette entry Blue value */ 2622*4882a593Smuzhiyun #define LCD_PGreen Fld (4, 4) /* LCD Palette entry Green value */ 2623*4882a593Smuzhiyun #define LCD_PRed Fld (4, 8) /* LCD Palette entry Red value */ 2624*4882a593Smuzhiyun #define LCD_PBS Fld (2, 12) /* LCD Pixel Bit Size */ 2625*4882a593Smuzhiyun #define LCD_4Bit /* LCD 4-Bit pixel mode */ \ 2626*4882a593Smuzhiyun (0 << FShft (LCD_PBS)) 2627*4882a593Smuzhiyun #define LCD_8Bit /* LCD 8-Bit pixel mode */ \ 2628*4882a593Smuzhiyun (1 << FShft (LCD_PBS)) 2629*4882a593Smuzhiyun #define LCD_12_16Bit /* LCD 12/16-Bit pixel mode */ \ 2630*4882a593Smuzhiyun (2 << FShft (LCD_PBS)) 2631*4882a593Smuzhiyun 2632*4882a593Smuzhiyun #define LCD_Int0_0 0x0 /* LCD Intensity = 0.0% = 0 */ 2633*4882a593Smuzhiyun #define LCD_Int11_1 0x1 /* LCD Intensity = 11.1% = 1/9 */ 2634*4882a593Smuzhiyun #define LCD_Int20_0 0x2 /* LCD Intensity = 20.0% = 1/5 */ 2635*4882a593Smuzhiyun #define LCD_Int26_7 0x3 /* LCD Intensity = 26.7% = 4/15 */ 2636*4882a593Smuzhiyun #define LCD_Int33_3 0x4 /* LCD Intensity = 33.3% = 3/9 */ 2637*4882a593Smuzhiyun #define LCD_Int40_0 0x5 /* LCD Intensity = 40.0% = 2/5 */ 2638*4882a593Smuzhiyun #define LCD_Int44_4 0x6 /* LCD Intensity = 44.4% = 4/9 */ 2639*4882a593Smuzhiyun #define LCD_Int50_0 0x7 /* LCD Intensity = 50.0% = 1/2 */ 2640*4882a593Smuzhiyun #define LCD_Int55_6 0x8 /* LCD Intensity = 55.6% = 5/9 */ 2641*4882a593Smuzhiyun #define LCD_Int60_0 0x9 /* LCD Intensity = 60.0% = 3/5 */ 2642*4882a593Smuzhiyun #define LCD_Int66_7 0xA /* LCD Intensity = 66.7% = 6/9 */ 2643*4882a593Smuzhiyun #define LCD_Int73_3 0xB /* LCD Intensity = 73.3% = 11/15 */ 2644*4882a593Smuzhiyun #define LCD_Int80_0 0xC /* LCD Intensity = 80.0% = 4/5 */ 2645*4882a593Smuzhiyun #define LCD_Int88_9 0xD /* LCD Intensity = 88.9% = 8/9 */ 2646*4882a593Smuzhiyun #define LCD_Int100_0 0xE /* LCD Intensity = 100.0% = 1 */ 2647*4882a593Smuzhiyun #define LCD_Int100_0A 0xF /* LCD Intensity = 100.0% = 1 */ 2648*4882a593Smuzhiyun /* (Alternative) */ 2649*4882a593Smuzhiyun 2650*4882a593Smuzhiyun #define _LCCR0 0xB0100000 /* LCD Control Reg. 0 */ 2651*4882a593Smuzhiyun #define _LCSR 0xB0100004 /* LCD Status Reg. */ 2652*4882a593Smuzhiyun #define _DBAR1 0xB0100010 /* LCD DMA Base Address Reg. */ 2653*4882a593Smuzhiyun /* channel 1 */ 2654*4882a593Smuzhiyun #define _DCAR1 0xB0100014 /* LCD DMA Current Address Reg. */ 2655*4882a593Smuzhiyun /* channel 1 */ 2656*4882a593Smuzhiyun #define _DBAR2 0xB0100018 /* LCD DMA Base Address Reg. */ 2657*4882a593Smuzhiyun /* channel 2 */ 2658*4882a593Smuzhiyun #define _DCAR2 0xB010001C /* LCD DMA Current Address Reg. */ 2659*4882a593Smuzhiyun /* channel 2 */ 2660*4882a593Smuzhiyun #define _LCCR1 0xB0100020 /* LCD Control Reg. 1 */ 2661*4882a593Smuzhiyun #define _LCCR2 0xB0100024 /* LCD Control Reg. 2 */ 2662*4882a593Smuzhiyun #define _LCCR3 0xB0100028 /* LCD Control Reg. 3 */ 2663*4882a593Smuzhiyun 2664*4882a593Smuzhiyun #if LANGUAGE == C 2665*4882a593Smuzhiyun #define LCCR0 /* LCD Control Reg. 0 */ \ 2666*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_LCCR0))) 2667*4882a593Smuzhiyun #define LCSR /* LCD Status Reg. */ \ 2668*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_LCSR))) 2669*4882a593Smuzhiyun #define DBAR1 /* LCD DMA Base Address Reg. */ \ 2670*4882a593Smuzhiyun /* channel 1 */ \ 2671*4882a593Smuzhiyun (*((volatile Address *) io_p2v (_DBAR1))) 2672*4882a593Smuzhiyun #define DCAR1 /* LCD DMA Current Address Reg. */ \ 2673*4882a593Smuzhiyun /* channel 1 */ \ 2674*4882a593Smuzhiyun (*((volatile Address *) io_p2v (_DCAR1))) 2675*4882a593Smuzhiyun #define DBAR2 /* LCD DMA Base Address Reg. */ \ 2676*4882a593Smuzhiyun /* channel 2 */ \ 2677*4882a593Smuzhiyun (*((volatile Address *) io_p2v (_DBAR2))) 2678*4882a593Smuzhiyun #define DCAR2 /* LCD DMA Current Address Reg. */ \ 2679*4882a593Smuzhiyun /* channel 2 */ \ 2680*4882a593Smuzhiyun (*((volatile Address *) io_p2v (_DCAR2))) 2681*4882a593Smuzhiyun #define LCCR1 /* LCD Control Reg. 1 */ \ 2682*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_LCCR1))) 2683*4882a593Smuzhiyun #define LCCR2 /* LCD Control Reg. 2 */ \ 2684*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_LCCR2))) 2685*4882a593Smuzhiyun #define LCCR3 /* LCD Control Reg. 3 */ \ 2686*4882a593Smuzhiyun (*((volatile Word *) io_p2v (_LCCR3))) 2687*4882a593Smuzhiyun #endif /* LANGUAGE == C */ 2688*4882a593Smuzhiyun 2689*4882a593Smuzhiyun #define LCCR0_LEN 0x00000001 /* LCD ENable */ 2690*4882a593Smuzhiyun #define LCCR0_CMS 0x00000002 /* Color/Monochrome display Select */ 2691*4882a593Smuzhiyun #define LCCR0_Color (LCCR0_CMS*0) /* Color display */ 2692*4882a593Smuzhiyun #define LCCR0_Mono (LCCR0_CMS*1) /* Monochrome display */ 2693*4882a593Smuzhiyun #define LCCR0_SDS 0x00000004 /* Single/Dual panel display */ 2694*4882a593Smuzhiyun /* Select */ 2695*4882a593Smuzhiyun #define LCCR0_Sngl (LCCR0_SDS*0) /* Single panel display */ 2696*4882a593Smuzhiyun #define LCCR0_Dual (LCCR0_SDS*1) /* Dual panel display */ 2697*4882a593Smuzhiyun #define LCCR0_LDM 0x00000008 /* LCD Disable done (LDD) */ 2698*4882a593Smuzhiyun /* interrupt Mask (disable) */ 2699*4882a593Smuzhiyun #define LCCR0_BAM 0x00000010 /* Base Address update (BAU) */ 2700*4882a593Smuzhiyun /* interrupt Mask (disable) */ 2701*4882a593Smuzhiyun #define LCCR0_ERM 0x00000020 /* LCD ERror (BER, IOL, IUL, IOU, */ 2702*4882a593Smuzhiyun /* IUU, OOL, OUL, OOU, and OUU) */ 2703*4882a593Smuzhiyun /* interrupt Mask (disable) */ 2704*4882a593Smuzhiyun #define LCCR0_PAS 0x00000080 /* Passive/Active display Select */ 2705*4882a593Smuzhiyun #define LCCR0_Pas (LCCR0_PAS*0) /* Passive display (STN) */ 2706*4882a593Smuzhiyun #define LCCR0_Act (LCCR0_PAS*1) /* Active display (TFT) */ 2707*4882a593Smuzhiyun #define LCCR0_BLE 0x00000100 /* Big/Little Endian select */ 2708*4882a593Smuzhiyun #define LCCR0_LtlEnd (LCCR0_BLE*0) /* Little Endian frame buffer */ 2709*4882a593Smuzhiyun #define LCCR0_BigEnd (LCCR0_BLE*1) /* Big Endian frame buffer */ 2710*4882a593Smuzhiyun #define LCCR0_DPD 0x00000200 /* Double Pixel Data (monochrome */ 2711*4882a593Smuzhiyun /* display mode) */ 2712*4882a593Smuzhiyun #define LCCR0_4PixMono (LCCR0_DPD*0) /* 4-Pixel/clock Monochrome */ 2713*4882a593Smuzhiyun /* display */ 2714*4882a593Smuzhiyun #define LCCR0_8PixMono (LCCR0_DPD*1) /* 8-Pixel/clock Monochrome */ 2715*4882a593Smuzhiyun /* display */ 2716*4882a593Smuzhiyun #define LCCR0_PDD Fld (8, 12) /* Palette DMA request Delay */ 2717*4882a593Smuzhiyun /* [Tmem] */ 2718*4882a593Smuzhiyun #define LCCR0_DMADel(Tcpu) /* palette DMA request Delay */ \ 2719*4882a593Smuzhiyun /* [0..510 Tcpu] */ \ 2720*4882a593Smuzhiyun ((Tcpu)/2 << FShft (LCCR0_PDD)) 2721*4882a593Smuzhiyun 2722*4882a593Smuzhiyun #define LCSR_LDD 0x00000001 /* LCD Disable Done */ 2723*4882a593Smuzhiyun #define LCSR_BAU 0x00000002 /* Base Address Update (read) */ 2724*4882a593Smuzhiyun #define LCSR_BER 0x00000004 /* Bus ERror */ 2725*4882a593Smuzhiyun #define LCSR_ABC 0x00000008 /* AC Bias clock Count */ 2726*4882a593Smuzhiyun #define LCSR_IOL 0x00000010 /* Input FIFO Over-run Lower */ 2727*4882a593Smuzhiyun /* panel */ 2728*4882a593Smuzhiyun #define LCSR_IUL 0x00000020 /* Input FIFO Under-run Lower */ 2729*4882a593Smuzhiyun /* panel */ 2730*4882a593Smuzhiyun #define LCSR_IOU 0x00000040 /* Input FIFO Over-run Upper */ 2731*4882a593Smuzhiyun /* panel */ 2732*4882a593Smuzhiyun #define LCSR_IUU 0x00000080 /* Input FIFO Under-run Upper */ 2733*4882a593Smuzhiyun /* panel */ 2734*4882a593Smuzhiyun #define LCSR_OOL 0x00000100 /* Output FIFO Over-run Lower */ 2735*4882a593Smuzhiyun /* panel */ 2736*4882a593Smuzhiyun #define LCSR_OUL 0x00000200 /* Output FIFO Under-run Lower */ 2737*4882a593Smuzhiyun /* panel */ 2738*4882a593Smuzhiyun #define LCSR_OOU 0x00000400 /* Output FIFO Over-run Upper */ 2739*4882a593Smuzhiyun /* panel */ 2740*4882a593Smuzhiyun #define LCSR_OUU 0x00000800 /* Output FIFO Under-run Upper */ 2741*4882a593Smuzhiyun /* panel */ 2742*4882a593Smuzhiyun 2743*4882a593Smuzhiyun #define LCCR1_PPL Fld (6, 4) /* Pixels Per Line/16 - 1 */ 2744*4882a593Smuzhiyun #define LCCR1_DisWdth(Pixel) /* Display Width [16..1024 pix.] */ \ 2745*4882a593Smuzhiyun (((Pixel) - 16)/16 << FShft (LCCR1_PPL)) 2746*4882a593Smuzhiyun #define LCCR1_HSW Fld (6, 10) /* Horizontal Synchronization */ 2747*4882a593Smuzhiyun /* pulse Width - 2 [Tpix] (L_LCLK) */ 2748*4882a593Smuzhiyun #define LCCR1_HorSnchWdth(Tpix) /* Horizontal Synchronization */ \ 2749*4882a593Smuzhiyun /* pulse Width [2..65 Tpix] */ \ 2750*4882a593Smuzhiyun (((Tpix) - 2) << FShft (LCCR1_HSW)) 2751*4882a593Smuzhiyun #define LCCR1_ELW Fld (8, 16) /* End-of-Line pixel clock Wait */ 2752*4882a593Smuzhiyun /* count - 1 [Tpix] */ 2753*4882a593Smuzhiyun #define LCCR1_EndLnDel(Tpix) /* End-of-Line Delay */ \ 2754*4882a593Smuzhiyun /* [1..256 Tpix] */ \ 2755*4882a593Smuzhiyun (((Tpix) - 1) << FShft (LCCR1_ELW)) 2756*4882a593Smuzhiyun #define LCCR1_BLW Fld (8, 24) /* Beginning-of-Line pixel clock */ 2757*4882a593Smuzhiyun /* Wait count - 1 [Tpix] */ 2758*4882a593Smuzhiyun #define LCCR1_BegLnDel(Tpix) /* Beginning-of-Line Delay */ \ 2759*4882a593Smuzhiyun /* [1..256 Tpix] */ \ 2760*4882a593Smuzhiyun (((Tpix) - 1) << FShft (LCCR1_BLW)) 2761*4882a593Smuzhiyun 2762*4882a593Smuzhiyun #define LCCR2_LPP Fld (10, 0) /* Line Per Panel - 1 */ 2763*4882a593Smuzhiyun #define LCCR2_DisHght(Line) /* Display Height [1..1024 lines] */ \ 2764*4882a593Smuzhiyun (((Line) - 1) << FShft (LCCR2_LPP)) 2765*4882a593Smuzhiyun #define LCCR2_VSW Fld (6, 10) /* Vertical Synchronization pulse */ 2766*4882a593Smuzhiyun /* Width - 1 [Tln] (L_FCLK) */ 2767*4882a593Smuzhiyun #define LCCR2_VrtSnchWdth(Tln) /* Vertical Synchronization pulse */ \ 2768*4882a593Smuzhiyun /* Width [1..64 Tln] */ \ 2769*4882a593Smuzhiyun (((Tln) - 1) << FShft (LCCR2_VSW)) 2770*4882a593Smuzhiyun #define LCCR2_EFW Fld (8, 16) /* End-of-Frame line clock Wait */ 2771*4882a593Smuzhiyun /* count [Tln] */ 2772*4882a593Smuzhiyun #define LCCR2_EndFrmDel(Tln) /* End-of-Frame Delay */ \ 2773*4882a593Smuzhiyun /* [0..255 Tln] */ \ 2774*4882a593Smuzhiyun ((Tln) << FShft (LCCR2_EFW)) 2775*4882a593Smuzhiyun #define LCCR2_BFW Fld (8, 24) /* Beginning-of-Frame line clock */ 2776*4882a593Smuzhiyun /* Wait count [Tln] */ 2777*4882a593Smuzhiyun #define LCCR2_BegFrmDel(Tln) /* Beginning-of-Frame Delay */ \ 2778*4882a593Smuzhiyun /* [0..255 Tln] */ \ 2779*4882a593Smuzhiyun ((Tln) << FShft (LCCR2_BFW)) 2780*4882a593Smuzhiyun 2781*4882a593Smuzhiyun #define LCCR3_PCD Fld (8, 0) /* Pixel Clock Divisor/2 - 2 */ 2782*4882a593Smuzhiyun /* [1..255] (L_PCLK) */ 2783*4882a593Smuzhiyun /* fpix = fcpu/(2*(PCD + 2)) */ 2784*4882a593Smuzhiyun /* Tpix = 2*(PCD + 2)*Tcpu */ 2785*4882a593Smuzhiyun #define LCCR3_PixClkDiv(Div) /* Pixel Clock Divisor [6..514] */ \ 2786*4882a593Smuzhiyun (((Div) - 4)/2 << FShft (LCCR3_PCD)) 2787*4882a593Smuzhiyun /* fpix = fcpu/(2*Floor (Div/2)) */ 2788*4882a593Smuzhiyun /* Tpix = 2*Floor (Div/2)*Tcpu */ 2789*4882a593Smuzhiyun #define LCCR3_CeilPixClkDiv(Div) /* Ceil. of PixClkDiv [6..514] */ \ 2790*4882a593Smuzhiyun (((Div) - 3)/2 << FShft (LCCR3_PCD)) 2791*4882a593Smuzhiyun /* fpix = fcpu/(2*Ceil (Div/2)) */ 2792*4882a593Smuzhiyun /* Tpix = 2*Ceil (Div/2)*Tcpu */ 2793*4882a593Smuzhiyun #define LCCR3_ACB Fld (8, 8) /* AC Bias clock half period - 1 */ 2794*4882a593Smuzhiyun /* [Tln] (L_BIAS) */ 2795*4882a593Smuzhiyun #define LCCR3_ACBsDiv(Div) /* AC Bias clock Divisor [2..512] */ \ 2796*4882a593Smuzhiyun (((Div) - 2)/2 << FShft (LCCR3_ACB)) 2797*4882a593Smuzhiyun /* fac = fln/(2*Floor (Div/2)) */ 2798*4882a593Smuzhiyun /* Tac = 2*Floor (Div/2)*Tln */ 2799*4882a593Smuzhiyun #define LCCR3_CeilACBsDiv(Div) /* Ceil. of ACBsDiv [2..512] */ \ 2800*4882a593Smuzhiyun (((Div) - 1)/2 << FShft (LCCR3_ACB)) 2801*4882a593Smuzhiyun /* fac = fln/(2*Ceil (Div/2)) */ 2802*4882a593Smuzhiyun /* Tac = 2*Ceil (Div/2)*Tln */ 2803*4882a593Smuzhiyun #define LCCR3_API Fld (4, 16) /* AC bias Pin transitions per */ 2804*4882a593Smuzhiyun /* Interrupt */ 2805*4882a593Smuzhiyun #define LCCR3_ACBsCntOff /* AC Bias clock transition Count */ \ 2806*4882a593Smuzhiyun /* Off */ \ 2807*4882a593Smuzhiyun (0 << FShft (LCCR3_API)) 2808*4882a593Smuzhiyun #define LCCR3_ACBsCnt(Trans) /* AC Bias clock transition Count */ \ 2809*4882a593Smuzhiyun /* [1..15] */ \ 2810*4882a593Smuzhiyun ((Trans) << FShft (LCCR3_API)) 2811*4882a593Smuzhiyun #define LCCR3_VSP 0x00100000 /* Vertical Synchronization pulse */ 2812*4882a593Smuzhiyun /* Polarity (L_FCLK) */ 2813*4882a593Smuzhiyun #define LCCR3_VrtSnchH (LCCR3_VSP*0) /* Vertical Synchronization pulse */ 2814*4882a593Smuzhiyun /* active High */ 2815*4882a593Smuzhiyun #define LCCR3_VrtSnchL (LCCR3_VSP*1) /* Vertical Synchronization pulse */ 2816*4882a593Smuzhiyun /* active Low */ 2817*4882a593Smuzhiyun #define LCCR3_HSP 0x00200000 /* Horizontal Synchronization */ 2818*4882a593Smuzhiyun /* pulse Polarity (L_LCLK) */ 2819*4882a593Smuzhiyun #define LCCR3_HorSnchH (LCCR3_HSP*0) /* Horizontal Synchronization */ 2820*4882a593Smuzhiyun /* pulse active High */ 2821*4882a593Smuzhiyun #define LCCR3_HorSnchL (LCCR3_HSP*1) /* Horizontal Synchronization */ 2822*4882a593Smuzhiyun /* pulse active Low */ 2823*4882a593Smuzhiyun #define LCCR3_PCP 0x00400000 /* Pixel Clock Polarity (L_PCLK) */ 2824*4882a593Smuzhiyun #define LCCR3_PixRsEdg (LCCR3_PCP*0) /* Pixel clock Rising-Edge */ 2825*4882a593Smuzhiyun #define LCCR3_PixFlEdg (LCCR3_PCP*1) /* Pixel clock Falling-Edge */ 2826*4882a593Smuzhiyun #define LCCR3_OEP 0x00800000 /* Output Enable Polarity (L_BIAS, */ 2827*4882a593Smuzhiyun /* active display mode) */ 2828*4882a593Smuzhiyun #define LCCR3_OutEnH (LCCR3_OEP*0) /* Output Enable active High */ 2829*4882a593Smuzhiyun #define LCCR3_OutEnL (LCCR3_OEP*1) /* Output Enable active Low */ 2830*4882a593Smuzhiyun 2831*4882a593Smuzhiyun 2832*4882a593Smuzhiyun #undef C 2833*4882a593Smuzhiyun #undef Assembly 2834