xref: /OK3568_Linux_fs/u-boot/drivers/video/tegra124/dp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2011-2013, NVIDIA Corporation.
3*4882a593Smuzhiyun  * Copyright 2014 Google Inc.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:     GPL-2.0
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <display.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <div64.h>
12*4882a593Smuzhiyun #include <errno.h>
13*4882a593Smuzhiyun #include <video_bridge.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <asm/arch-tegra/dc.h>
16*4882a593Smuzhiyun #include "display.h"
17*4882a593Smuzhiyun #include "edid.h"
18*4882a593Smuzhiyun #include "sor.h"
19*4882a593Smuzhiyun #include "displayport.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define DO_FAST_LINK_TRAINING		1
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun struct tegra_dp_plat {
26*4882a593Smuzhiyun 	ulong base;
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /**
30*4882a593Smuzhiyun  * struct tegra_dp_priv - private displayport driver info
31*4882a593Smuzhiyun  *
32*4882a593Smuzhiyun  * @dc_dev:	Display controller device that is sending the video feed
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun struct tegra_dp_priv {
35*4882a593Smuzhiyun 	struct udevice *sor;
36*4882a593Smuzhiyun 	struct udevice *dc_dev;
37*4882a593Smuzhiyun 	struct dpaux_ctlr *regs;
38*4882a593Smuzhiyun 	u8 revision;
39*4882a593Smuzhiyun 	int enabled;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun struct tegra_dp_priv dp_data;
43*4882a593Smuzhiyun 
tegra_dpaux_readl(struct tegra_dp_priv * dp,u32 reg)44*4882a593Smuzhiyun static inline u32 tegra_dpaux_readl(struct tegra_dp_priv *dp, u32 reg)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	return readl((u32 *)dp->regs + reg);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
tegra_dpaux_writel(struct tegra_dp_priv * dp,u32 reg,u32 val)49*4882a593Smuzhiyun static inline void tegra_dpaux_writel(struct tegra_dp_priv *dp, u32 reg,
50*4882a593Smuzhiyun 				      u32 val)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	writel(val, (u32 *)dp->regs + reg);
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
tegra_dc_dpaux_poll_register(struct tegra_dp_priv * dp,u32 reg,u32 mask,u32 exp_val,u32 poll_interval_us,u32 timeout_us)55*4882a593Smuzhiyun static inline u32 tegra_dc_dpaux_poll_register(struct tegra_dp_priv *dp,
56*4882a593Smuzhiyun 					   u32 reg, u32 mask, u32 exp_val,
57*4882a593Smuzhiyun 					   u32 poll_interval_us,
58*4882a593Smuzhiyun 					   u32 timeout_us)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	u32 reg_val = 0;
61*4882a593Smuzhiyun 	u32 temp = timeout_us;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	do {
64*4882a593Smuzhiyun 		udelay(poll_interval_us);
65*4882a593Smuzhiyun 		reg_val = tegra_dpaux_readl(dp, reg);
66*4882a593Smuzhiyun 		if (timeout_us > poll_interval_us)
67*4882a593Smuzhiyun 			timeout_us -= poll_interval_us;
68*4882a593Smuzhiyun 		else
69*4882a593Smuzhiyun 			break;
70*4882a593Smuzhiyun 	} while ((reg_val & mask) != exp_val);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	if ((reg_val & mask) == exp_val)
73*4882a593Smuzhiyun 		return 0;	/* success */
74*4882a593Smuzhiyun 	debug("dpaux_poll_register 0x%x: timeout: (reg_val)0x%08x & (mask)0x%08x != (exp_val)0x%08x\n",
75*4882a593Smuzhiyun 	      reg, reg_val, mask, exp_val);
76*4882a593Smuzhiyun 	return temp;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
tegra_dpaux_wait_transaction(struct tegra_dp_priv * dp)79*4882a593Smuzhiyun static inline int tegra_dpaux_wait_transaction(struct tegra_dp_priv *dp)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	/* According to DP spec, each aux transaction needs to finish
82*4882a593Smuzhiyun 	   within 40ms. */
83*4882a593Smuzhiyun 	if (tegra_dc_dpaux_poll_register(dp, DPAUX_DP_AUXCTL,
84*4882a593Smuzhiyun 					 DPAUX_DP_AUXCTL_TRANSACTREQ_MASK,
85*4882a593Smuzhiyun 					 DPAUX_DP_AUXCTL_TRANSACTREQ_DONE,
86*4882a593Smuzhiyun 					 100, DP_AUX_TIMEOUT_MS * 1000) != 0) {
87*4882a593Smuzhiyun 		debug("dp: DPAUX transaction timeout\n");
88*4882a593Smuzhiyun 		return -1;
89*4882a593Smuzhiyun 	}
90*4882a593Smuzhiyun 	return 0;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
tegra_dc_dpaux_write_chunk(struct tegra_dp_priv * dp,u32 cmd,u32 addr,u8 * data,u32 * size,u32 * aux_stat)93*4882a593Smuzhiyun static int tegra_dc_dpaux_write_chunk(struct tegra_dp_priv *dp, u32 cmd,
94*4882a593Smuzhiyun 					  u32 addr, u8 *data, u32 *size,
95*4882a593Smuzhiyun 					  u32 *aux_stat)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	int i;
98*4882a593Smuzhiyun 	u32 reg_val;
99*4882a593Smuzhiyun 	u32 timeout_retries = DP_AUX_TIMEOUT_MAX_TRIES;
100*4882a593Smuzhiyun 	u32 defer_retries = DP_AUX_DEFER_MAX_TRIES;
101*4882a593Smuzhiyun 	u32 temp_data;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	if (*size > DP_AUX_MAX_BYTES)
104*4882a593Smuzhiyun 		return -1;	/* only write one chunk of data */
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/* Make sure the command is write command */
107*4882a593Smuzhiyun 	switch (cmd) {
108*4882a593Smuzhiyun 	case DPAUX_DP_AUXCTL_CMD_I2CWR:
109*4882a593Smuzhiyun 	case DPAUX_DP_AUXCTL_CMD_MOTWR:
110*4882a593Smuzhiyun 	case DPAUX_DP_AUXCTL_CMD_AUXWR:
111*4882a593Smuzhiyun 		break;
112*4882a593Smuzhiyun 	default:
113*4882a593Smuzhiyun 		debug("dp: aux write cmd 0x%x is invalid\n", cmd);
114*4882a593Smuzhiyun 		return -EINVAL;
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	tegra_dpaux_writel(dp, DPAUX_DP_AUXADDR, addr);
118*4882a593Smuzhiyun 	for (i = 0; i < DP_AUX_MAX_BYTES / 4; ++i) {
119*4882a593Smuzhiyun 		memcpy(&temp_data, data, 4);
120*4882a593Smuzhiyun 		tegra_dpaux_writel(dp, DPAUX_DP_AUXDATA_WRITE_W(i), temp_data);
121*4882a593Smuzhiyun 		data += 4;
122*4882a593Smuzhiyun 	}
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	reg_val = tegra_dpaux_readl(dp, DPAUX_DP_AUXCTL);
125*4882a593Smuzhiyun 	reg_val &= ~DPAUX_DP_AUXCTL_CMD_MASK;
126*4882a593Smuzhiyun 	reg_val |= cmd;
127*4882a593Smuzhiyun 	reg_val &= ~DPAUX_DP_AUXCTL_CMDLEN_FIELD;
128*4882a593Smuzhiyun 	reg_val |= ((*size - 1) << DPAUX_DP_AUXCTL_CMDLEN_SHIFT);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	while ((timeout_retries > 0) && (defer_retries > 0)) {
131*4882a593Smuzhiyun 		if ((timeout_retries != DP_AUX_TIMEOUT_MAX_TRIES) ||
132*4882a593Smuzhiyun 		    (defer_retries != DP_AUX_DEFER_MAX_TRIES))
133*4882a593Smuzhiyun 			udelay(1);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 		reg_val |= DPAUX_DP_AUXCTL_TRANSACTREQ_PENDING;
136*4882a593Smuzhiyun 		tegra_dpaux_writel(dp, DPAUX_DP_AUXCTL, reg_val);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 		if (tegra_dpaux_wait_transaction(dp))
139*4882a593Smuzhiyun 			debug("dp: aux write transaction timeout\n");
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 		*aux_stat = tegra_dpaux_readl(dp, DPAUX_DP_AUXSTAT);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 		if ((*aux_stat & DPAUX_DP_AUXSTAT_TIMEOUT_ERROR_PENDING) ||
144*4882a593Smuzhiyun 		    (*aux_stat & DPAUX_DP_AUXSTAT_RX_ERROR_PENDING) ||
145*4882a593Smuzhiyun 		    (*aux_stat & DPAUX_DP_AUXSTAT_SINKSTAT_ERROR_PENDING) ||
146*4882a593Smuzhiyun 		    (*aux_stat & DPAUX_DP_AUXSTAT_NO_STOP_ERROR_PENDING)) {
147*4882a593Smuzhiyun 			if (timeout_retries-- > 0) {
148*4882a593Smuzhiyun 				debug("dp: aux write retry (0x%x) -- %d\n",
149*4882a593Smuzhiyun 				      *aux_stat, timeout_retries);
150*4882a593Smuzhiyun 				/* clear the error bits */
151*4882a593Smuzhiyun 				tegra_dpaux_writel(dp, DPAUX_DP_AUXSTAT,
152*4882a593Smuzhiyun 						   *aux_stat);
153*4882a593Smuzhiyun 				continue;
154*4882a593Smuzhiyun 			} else {
155*4882a593Smuzhiyun 				debug("dp: aux write got error (0x%x)\n",
156*4882a593Smuzhiyun 				      *aux_stat);
157*4882a593Smuzhiyun 				return -ETIMEDOUT;
158*4882a593Smuzhiyun 			}
159*4882a593Smuzhiyun 		}
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 		if ((*aux_stat & DPAUX_DP_AUXSTAT_REPLYTYPE_I2CDEFER) ||
162*4882a593Smuzhiyun 		    (*aux_stat & DPAUX_DP_AUXSTAT_REPLYTYPE_DEFER)) {
163*4882a593Smuzhiyun 			if (defer_retries-- > 0) {
164*4882a593Smuzhiyun 				debug("dp: aux write defer (0x%x) -- %d\n",
165*4882a593Smuzhiyun 				      *aux_stat, defer_retries);
166*4882a593Smuzhiyun 				/* clear the error bits */
167*4882a593Smuzhiyun 				tegra_dpaux_writel(dp, DPAUX_DP_AUXSTAT,
168*4882a593Smuzhiyun 						   *aux_stat);
169*4882a593Smuzhiyun 				continue;
170*4882a593Smuzhiyun 			} else {
171*4882a593Smuzhiyun 				debug("dp: aux write defer exceeds max retries (0x%x)\n",
172*4882a593Smuzhiyun 				      *aux_stat);
173*4882a593Smuzhiyun 				return -ETIMEDOUT;
174*4882a593Smuzhiyun 			}
175*4882a593Smuzhiyun 		}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 		if ((*aux_stat & DPAUX_DP_AUXSTAT_REPLYTYPE_MASK) ==
178*4882a593Smuzhiyun 			DPAUX_DP_AUXSTAT_REPLYTYPE_ACK) {
179*4882a593Smuzhiyun 			*size = ((*aux_stat) & DPAUX_DP_AUXSTAT_REPLY_M_MASK);
180*4882a593Smuzhiyun 			return 0;
181*4882a593Smuzhiyun 		} else {
182*4882a593Smuzhiyun 			debug("dp: aux write failed (0x%x)\n", *aux_stat);
183*4882a593Smuzhiyun 			return -EIO;
184*4882a593Smuzhiyun 		}
185*4882a593Smuzhiyun 	}
186*4882a593Smuzhiyun 	/* Should never come to here */
187*4882a593Smuzhiyun 	return -EIO;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
tegra_dc_dpaux_read_chunk(struct tegra_dp_priv * dp,u32 cmd,u32 addr,u8 * data,u32 * size,u32 * aux_stat)190*4882a593Smuzhiyun static int tegra_dc_dpaux_read_chunk(struct tegra_dp_priv *dp, u32 cmd,
191*4882a593Smuzhiyun 					 u32 addr, u8 *data, u32 *size,
192*4882a593Smuzhiyun 					 u32 *aux_stat)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	u32 reg_val;
195*4882a593Smuzhiyun 	u32 timeout_retries = DP_AUX_TIMEOUT_MAX_TRIES;
196*4882a593Smuzhiyun 	u32 defer_retries = DP_AUX_DEFER_MAX_TRIES;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	if (*size > DP_AUX_MAX_BYTES) {
199*4882a593Smuzhiyun 		debug("only read one chunk\n");
200*4882a593Smuzhiyun 		return -EIO;	/* only read one chunk */
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/* Check to make sure the command is read command */
204*4882a593Smuzhiyun 	switch (cmd) {
205*4882a593Smuzhiyun 	case DPAUX_DP_AUXCTL_CMD_I2CRD:
206*4882a593Smuzhiyun 	case DPAUX_DP_AUXCTL_CMD_I2CREQWSTAT:
207*4882a593Smuzhiyun 	case DPAUX_DP_AUXCTL_CMD_MOTRD:
208*4882a593Smuzhiyun 	case DPAUX_DP_AUXCTL_CMD_AUXRD:
209*4882a593Smuzhiyun 		break;
210*4882a593Smuzhiyun 	default:
211*4882a593Smuzhiyun 		debug("dp: aux read cmd 0x%x is invalid\n", cmd);
212*4882a593Smuzhiyun 		return -EIO;
213*4882a593Smuzhiyun 	}
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	*aux_stat = tegra_dpaux_readl(dp, DPAUX_DP_AUXSTAT);
216*4882a593Smuzhiyun 	if (!(*aux_stat & DPAUX_DP_AUXSTAT_HPD_STATUS_PLUGGED)) {
217*4882a593Smuzhiyun 		debug("dp: HPD is not detected\n");
218*4882a593Smuzhiyun 		return -EIO;
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	tegra_dpaux_writel(dp, DPAUX_DP_AUXADDR, addr);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	reg_val = tegra_dpaux_readl(dp, DPAUX_DP_AUXCTL);
224*4882a593Smuzhiyun 	reg_val &= ~DPAUX_DP_AUXCTL_CMD_MASK;
225*4882a593Smuzhiyun 	reg_val |= cmd;
226*4882a593Smuzhiyun 	reg_val &= ~DPAUX_DP_AUXCTL_CMDLEN_FIELD;
227*4882a593Smuzhiyun 	reg_val |= ((*size - 1) << DPAUX_DP_AUXCTL_CMDLEN_SHIFT);
228*4882a593Smuzhiyun 	while ((timeout_retries > 0) && (defer_retries > 0)) {
229*4882a593Smuzhiyun 		if ((timeout_retries != DP_AUX_TIMEOUT_MAX_TRIES) ||
230*4882a593Smuzhiyun 		    (defer_retries != DP_AUX_DEFER_MAX_TRIES))
231*4882a593Smuzhiyun 			udelay(DP_DPCP_RETRY_SLEEP_NS * 2);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 		reg_val |= DPAUX_DP_AUXCTL_TRANSACTREQ_PENDING;
234*4882a593Smuzhiyun 		tegra_dpaux_writel(dp, DPAUX_DP_AUXCTL, reg_val);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 		if (tegra_dpaux_wait_transaction(dp))
237*4882a593Smuzhiyun 			debug("dp: aux read transaction timeout\n");
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 		*aux_stat = tegra_dpaux_readl(dp, DPAUX_DP_AUXSTAT);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 		if ((*aux_stat & DPAUX_DP_AUXSTAT_TIMEOUT_ERROR_PENDING) ||
242*4882a593Smuzhiyun 		    (*aux_stat & DPAUX_DP_AUXSTAT_RX_ERROR_PENDING) ||
243*4882a593Smuzhiyun 		    (*aux_stat & DPAUX_DP_AUXSTAT_SINKSTAT_ERROR_PENDING) ||
244*4882a593Smuzhiyun 		    (*aux_stat & DPAUX_DP_AUXSTAT_NO_STOP_ERROR_PENDING)) {
245*4882a593Smuzhiyun 			if (timeout_retries-- > 0) {
246*4882a593Smuzhiyun 				debug("dp: aux read retry (0x%x) -- %d\n",
247*4882a593Smuzhiyun 				      *aux_stat, timeout_retries);
248*4882a593Smuzhiyun 				/* clear the error bits */
249*4882a593Smuzhiyun 				tegra_dpaux_writel(dp, DPAUX_DP_AUXSTAT,
250*4882a593Smuzhiyun 						   *aux_stat);
251*4882a593Smuzhiyun 				continue;	/* retry */
252*4882a593Smuzhiyun 			} else {
253*4882a593Smuzhiyun 				debug("dp: aux read got error (0x%x)\n",
254*4882a593Smuzhiyun 				      *aux_stat);
255*4882a593Smuzhiyun 				return -ETIMEDOUT;
256*4882a593Smuzhiyun 			}
257*4882a593Smuzhiyun 		}
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 		if ((*aux_stat & DPAUX_DP_AUXSTAT_REPLYTYPE_I2CDEFER) ||
260*4882a593Smuzhiyun 		    (*aux_stat & DPAUX_DP_AUXSTAT_REPLYTYPE_DEFER)) {
261*4882a593Smuzhiyun 			if (defer_retries-- > 0) {
262*4882a593Smuzhiyun 				debug("dp: aux read defer (0x%x) -- %d\n",
263*4882a593Smuzhiyun 				      *aux_stat, defer_retries);
264*4882a593Smuzhiyun 				/* clear the error bits */
265*4882a593Smuzhiyun 				tegra_dpaux_writel(dp, DPAUX_DP_AUXSTAT,
266*4882a593Smuzhiyun 						   *aux_stat);
267*4882a593Smuzhiyun 				continue;
268*4882a593Smuzhiyun 			} else {
269*4882a593Smuzhiyun 				debug("dp: aux read defer exceeds max retries (0x%x)\n",
270*4882a593Smuzhiyun 				      *aux_stat);
271*4882a593Smuzhiyun 				return -ETIMEDOUT;
272*4882a593Smuzhiyun 			}
273*4882a593Smuzhiyun 		}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 		if ((*aux_stat & DPAUX_DP_AUXSTAT_REPLYTYPE_MASK) ==
276*4882a593Smuzhiyun 			DPAUX_DP_AUXSTAT_REPLYTYPE_ACK) {
277*4882a593Smuzhiyun 			int i;
278*4882a593Smuzhiyun 			u32 temp_data[4];
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 			for (i = 0; i < DP_AUX_MAX_BYTES / 4; ++i)
281*4882a593Smuzhiyun 				temp_data[i] = tegra_dpaux_readl(dp,
282*4882a593Smuzhiyun 						DPAUX_DP_AUXDATA_READ_W(i));
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 			*size = ((*aux_stat) & DPAUX_DP_AUXSTAT_REPLY_M_MASK);
285*4882a593Smuzhiyun 			memcpy(data, temp_data, *size);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 			return 0;
288*4882a593Smuzhiyun 		} else {
289*4882a593Smuzhiyun 			debug("dp: aux read failed (0x%x\n", *aux_stat);
290*4882a593Smuzhiyun 			return -EIO;
291*4882a593Smuzhiyun 		}
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 	/* Should never come to here */
294*4882a593Smuzhiyun 	debug("%s: can't\n", __func__);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	return -EIO;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
tegra_dc_dpaux_read(struct tegra_dp_priv * dp,u32 cmd,u32 addr,u8 * data,u32 * size,u32 * aux_stat)299*4882a593Smuzhiyun static int tegra_dc_dpaux_read(struct tegra_dp_priv *dp, u32 cmd, u32 addr,
300*4882a593Smuzhiyun 			u8 *data, u32 *size, u32 *aux_stat)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	u32 finished = 0;
303*4882a593Smuzhiyun 	u32 cur_size;
304*4882a593Smuzhiyun 	int ret = 0;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	do {
307*4882a593Smuzhiyun 		cur_size = *size - finished;
308*4882a593Smuzhiyun 		if (cur_size > DP_AUX_MAX_BYTES)
309*4882a593Smuzhiyun 			cur_size = DP_AUX_MAX_BYTES;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 		ret = tegra_dc_dpaux_read_chunk(dp, cmd, addr,
312*4882a593Smuzhiyun 						data, &cur_size, aux_stat);
313*4882a593Smuzhiyun 		if (ret)
314*4882a593Smuzhiyun 			break;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 		/* cur_size should be the real size returned */
317*4882a593Smuzhiyun 		addr += cur_size;
318*4882a593Smuzhiyun 		data += cur_size;
319*4882a593Smuzhiyun 		finished += cur_size;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	} while (*size > finished);
322*4882a593Smuzhiyun 	*size = finished;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	return ret;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
tegra_dc_dp_dpcd_read(struct tegra_dp_priv * dp,u32 cmd,u8 * data_ptr)327*4882a593Smuzhiyun static int tegra_dc_dp_dpcd_read(struct tegra_dp_priv *dp, u32 cmd,
328*4882a593Smuzhiyun 				 u8 *data_ptr)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	u32 size = 1;
331*4882a593Smuzhiyun 	u32 status = 0;
332*4882a593Smuzhiyun 	int ret;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	ret = tegra_dc_dpaux_read_chunk(dp, DPAUX_DP_AUXCTL_CMD_AUXRD,
335*4882a593Smuzhiyun 					cmd, data_ptr, &size, &status);
336*4882a593Smuzhiyun 	if (ret) {
337*4882a593Smuzhiyun 		debug("dp: Failed to read DPCD data. CMD 0x%x, Status 0x%x\n",
338*4882a593Smuzhiyun 		      cmd, status);
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return ret;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
tegra_dc_dp_dpcd_write(struct tegra_dp_priv * dp,u32 cmd,u8 data)344*4882a593Smuzhiyun static int tegra_dc_dp_dpcd_write(struct tegra_dp_priv *dp, u32 cmd,
345*4882a593Smuzhiyun 				u8 data)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	u32 size = 1;
348*4882a593Smuzhiyun 	u32 status = 0;
349*4882a593Smuzhiyun 	int ret;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	ret = tegra_dc_dpaux_write_chunk(dp, DPAUX_DP_AUXCTL_CMD_AUXWR,
352*4882a593Smuzhiyun 					cmd, &data, &size, &status);
353*4882a593Smuzhiyun 	if (ret) {
354*4882a593Smuzhiyun 		debug("dp: Failed to write DPCD data. CMD 0x%x, Status 0x%x\n",
355*4882a593Smuzhiyun 		      cmd, status);
356*4882a593Smuzhiyun 	}
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	return ret;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
tegra_dc_i2c_aux_read(struct tegra_dp_priv * dp,u32 i2c_addr,u8 addr,u8 * data,u32 size,u32 * aux_stat)361*4882a593Smuzhiyun static int tegra_dc_i2c_aux_read(struct tegra_dp_priv *dp, u32 i2c_addr,
362*4882a593Smuzhiyun 				 u8 addr, u8 *data, u32 size, u32 *aux_stat)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	u32 finished = 0;
365*4882a593Smuzhiyun 	int ret = 0;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	do {
368*4882a593Smuzhiyun 		u32 cur_size = min((u32)DP_AUX_MAX_BYTES, size - finished);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 		u32 len = 1;
371*4882a593Smuzhiyun 		ret = tegra_dc_dpaux_write_chunk(
372*4882a593Smuzhiyun 				dp, DPAUX_DP_AUXCTL_CMD_MOTWR, i2c_addr,
373*4882a593Smuzhiyun 				&addr, &len, aux_stat);
374*4882a593Smuzhiyun 		if (ret) {
375*4882a593Smuzhiyun 			debug("%s: error sending address to read.\n",
376*4882a593Smuzhiyun 			      __func__);
377*4882a593Smuzhiyun 			return ret;
378*4882a593Smuzhiyun 		}
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 		ret = tegra_dc_dpaux_read_chunk(
381*4882a593Smuzhiyun 				dp, DPAUX_DP_AUXCTL_CMD_I2CRD, i2c_addr,
382*4882a593Smuzhiyun 				data, &cur_size, aux_stat);
383*4882a593Smuzhiyun 		if (ret) {
384*4882a593Smuzhiyun 			debug("%s: error reading data.\n", __func__);
385*4882a593Smuzhiyun 			return ret;
386*4882a593Smuzhiyun 		}
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 		/* cur_size should be the real size returned */
389*4882a593Smuzhiyun 		addr += cur_size;
390*4882a593Smuzhiyun 		data += cur_size;
391*4882a593Smuzhiyun 		finished += cur_size;
392*4882a593Smuzhiyun 	} while (size > finished);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	return finished;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
tegra_dc_dpaux_enable(struct tegra_dp_priv * dp)397*4882a593Smuzhiyun static void tegra_dc_dpaux_enable(struct tegra_dp_priv *dp)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	/* clear interrupt */
400*4882a593Smuzhiyun 	tegra_dpaux_writel(dp, DPAUX_INTR_AUX, 0xffffffff);
401*4882a593Smuzhiyun 	/* do not enable interrupt for now. Enable them when Isr in place */
402*4882a593Smuzhiyun 	tegra_dpaux_writel(dp, DPAUX_INTR_EN_AUX, 0x0);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	tegra_dpaux_writel(dp, DPAUX_HYBRID_PADCTL,
405*4882a593Smuzhiyun 			   DPAUX_HYBRID_PADCTL_AUX_DRVZ_OHM_50 |
406*4882a593Smuzhiyun 			   DPAUX_HYBRID_PADCTL_AUX_CMH_V0_70 |
407*4882a593Smuzhiyun 			   0x18 << DPAUX_HYBRID_PADCTL_AUX_DRVI_SHIFT |
408*4882a593Smuzhiyun 			   DPAUX_HYBRID_PADCTL_AUX_INPUT_RCV_ENABLE);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	tegra_dpaux_writel(dp, DPAUX_HYBRID_SPARE,
411*4882a593Smuzhiyun 			   DPAUX_HYBRID_SPARE_PAD_PWR_POWERUP);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun #ifdef DEBUG
tegra_dc_dp_dump_link_cfg(struct tegra_dp_priv * dp,const struct tegra_dp_link_config * link_cfg)415*4882a593Smuzhiyun static void tegra_dc_dp_dump_link_cfg(struct tegra_dp_priv *dp,
416*4882a593Smuzhiyun 	const struct tegra_dp_link_config *link_cfg)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	debug("DP config: cfg_name               cfg_value\n");
419*4882a593Smuzhiyun 	debug("           Lane Count             %d\n",
420*4882a593Smuzhiyun 	      link_cfg->max_lane_count);
421*4882a593Smuzhiyun 	debug("           SupportEnhancedFraming %s\n",
422*4882a593Smuzhiyun 	      link_cfg->support_enhanced_framing ? "Y" : "N");
423*4882a593Smuzhiyun 	debug("           Bandwidth              %d\n",
424*4882a593Smuzhiyun 	      link_cfg->max_link_bw);
425*4882a593Smuzhiyun 	debug("           bpp                    %d\n",
426*4882a593Smuzhiyun 	      link_cfg->bits_per_pixel);
427*4882a593Smuzhiyun 	debug("           EnhancedFraming        %s\n",
428*4882a593Smuzhiyun 	      link_cfg->enhanced_framing ? "Y" : "N");
429*4882a593Smuzhiyun 	debug("           Scramble_enabled       %s\n",
430*4882a593Smuzhiyun 	      link_cfg->scramble_ena ? "Y" : "N");
431*4882a593Smuzhiyun 	debug("           LinkBW                 %d\n",
432*4882a593Smuzhiyun 	      link_cfg->link_bw);
433*4882a593Smuzhiyun 	debug("           lane_count             %d\n",
434*4882a593Smuzhiyun 	      link_cfg->lane_count);
435*4882a593Smuzhiyun 	debug("           activespolarity        %d\n",
436*4882a593Smuzhiyun 	      link_cfg->activepolarity);
437*4882a593Smuzhiyun 	debug("           active_count           %d\n",
438*4882a593Smuzhiyun 	      link_cfg->active_count);
439*4882a593Smuzhiyun 	debug("           tu_size                %d\n",
440*4882a593Smuzhiyun 	      link_cfg->tu_size);
441*4882a593Smuzhiyun 	debug("           active_frac            %d\n",
442*4882a593Smuzhiyun 	      link_cfg->active_frac);
443*4882a593Smuzhiyun 	debug("           watermark              %d\n",
444*4882a593Smuzhiyun 	      link_cfg->watermark);
445*4882a593Smuzhiyun 	debug("           hblank_sym             %d\n",
446*4882a593Smuzhiyun 	      link_cfg->hblank_sym);
447*4882a593Smuzhiyun 	debug("           vblank_sym             %d\n",
448*4882a593Smuzhiyun 	      link_cfg->vblank_sym);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun #endif
451*4882a593Smuzhiyun 
_tegra_dp_lower_link_config(struct tegra_dp_priv * dp,struct tegra_dp_link_config * cfg)452*4882a593Smuzhiyun static int _tegra_dp_lower_link_config(struct tegra_dp_priv *dp,
453*4882a593Smuzhiyun 				       struct tegra_dp_link_config *cfg)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	switch (cfg->link_bw) {
456*4882a593Smuzhiyun 	case SOR_LINK_SPEED_G1_62:
457*4882a593Smuzhiyun 		if (cfg->max_link_bw > SOR_LINK_SPEED_G1_62)
458*4882a593Smuzhiyun 			cfg->link_bw = SOR_LINK_SPEED_G2_7;
459*4882a593Smuzhiyun 		cfg->lane_count /= 2;
460*4882a593Smuzhiyun 		break;
461*4882a593Smuzhiyun 	case SOR_LINK_SPEED_G2_7:
462*4882a593Smuzhiyun 		cfg->link_bw = SOR_LINK_SPEED_G1_62;
463*4882a593Smuzhiyun 		break;
464*4882a593Smuzhiyun 	case SOR_LINK_SPEED_G5_4:
465*4882a593Smuzhiyun 		if (cfg->lane_count == 1) {
466*4882a593Smuzhiyun 			cfg->link_bw = SOR_LINK_SPEED_G2_7;
467*4882a593Smuzhiyun 			cfg->lane_count = cfg->max_lane_count;
468*4882a593Smuzhiyun 		} else {
469*4882a593Smuzhiyun 			cfg->lane_count /= 2;
470*4882a593Smuzhiyun 		}
471*4882a593Smuzhiyun 		break;
472*4882a593Smuzhiyun 	default:
473*4882a593Smuzhiyun 		debug("dp: Error link rate %d\n", cfg->link_bw);
474*4882a593Smuzhiyun 		return -ENOLINK;
475*4882a593Smuzhiyun 	}
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	return (cfg->lane_count > 0) ? 0 : -ENOLINK;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun /*
481*4882a593Smuzhiyun  * Calcuate if given cfg can meet the mode request.
482*4882a593Smuzhiyun  * Return 0 if mode is possible, -1 otherwise
483*4882a593Smuzhiyun  */
tegra_dc_dp_calc_config(struct tegra_dp_priv * dp,const struct display_timing * timing,struct tegra_dp_link_config * link_cfg)484*4882a593Smuzhiyun static int tegra_dc_dp_calc_config(struct tegra_dp_priv *dp,
485*4882a593Smuzhiyun 				   const struct display_timing *timing,
486*4882a593Smuzhiyun 				   struct tegra_dp_link_config *link_cfg)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun 	const u32	link_rate = 27 * link_cfg->link_bw * 1000 * 1000;
489*4882a593Smuzhiyun 	const u64	f	  = 100000;	/* precision factor */
490*4882a593Smuzhiyun 	u32	num_linkclk_line; /* Number of link clocks per line */
491*4882a593Smuzhiyun 	u64	ratio_f; /* Ratio of incoming to outgoing data rate */
492*4882a593Smuzhiyun 	u64	frac_f;
493*4882a593Smuzhiyun 	u64	activesym_f;	/* Activesym per TU */
494*4882a593Smuzhiyun 	u64	activecount_f;
495*4882a593Smuzhiyun 	u32	activecount;
496*4882a593Smuzhiyun 	u32	activepolarity;
497*4882a593Smuzhiyun 	u64	approx_value_f;
498*4882a593Smuzhiyun 	u32	activefrac		  = 0;
499*4882a593Smuzhiyun 	u64	accumulated_error_f	  = 0;
500*4882a593Smuzhiyun 	u32	lowest_neg_activecount	  = 0;
501*4882a593Smuzhiyun 	u32	lowest_neg_activepolarity = 0;
502*4882a593Smuzhiyun 	u32	lowest_neg_tusize	  = 64;
503*4882a593Smuzhiyun 	u32	num_symbols_per_line;
504*4882a593Smuzhiyun 	u64	lowest_neg_activefrac	  = 0;
505*4882a593Smuzhiyun 	u64	lowest_neg_error_f	  = 64 * f;
506*4882a593Smuzhiyun 	u64	watermark_f;
507*4882a593Smuzhiyun 	int	i;
508*4882a593Smuzhiyun 	int	neg;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	if (!link_rate || !link_cfg->lane_count || !timing->pixelclock.typ ||
511*4882a593Smuzhiyun 	    !link_cfg->bits_per_pixel)
512*4882a593Smuzhiyun 		return -1;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	if ((u64)timing->pixelclock.typ * link_cfg->bits_per_pixel >=
515*4882a593Smuzhiyun 		(u64)link_rate * 8 * link_cfg->lane_count)
516*4882a593Smuzhiyun 		return -1;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	num_linkclk_line = (u32)(lldiv(link_rate * timing->hactive.typ,
519*4882a593Smuzhiyun 				       timing->pixelclock.typ));
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	ratio_f = (u64)timing->pixelclock.typ * link_cfg->bits_per_pixel * f;
522*4882a593Smuzhiyun 	ratio_f /= 8;
523*4882a593Smuzhiyun 	do_div(ratio_f, link_rate * link_cfg->lane_count);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	for (i = 64; i >= 32; --i) {
526*4882a593Smuzhiyun 		activesym_f	= ratio_f * i;
527*4882a593Smuzhiyun 		activecount_f	= lldiv(activesym_f, (u32)f) * f;
528*4882a593Smuzhiyun 		frac_f		= activesym_f - activecount_f;
529*4882a593Smuzhiyun 		activecount	= (u32)(lldiv(activecount_f, (u32)f));
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 		if (frac_f < (lldiv(f, 2))) /* fraction < 0.5 */
532*4882a593Smuzhiyun 			activepolarity = 0;
533*4882a593Smuzhiyun 		else {
534*4882a593Smuzhiyun 			activepolarity = 1;
535*4882a593Smuzhiyun 			frac_f = f - frac_f;
536*4882a593Smuzhiyun 		}
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 		if (frac_f != 0) {
539*4882a593Smuzhiyun 			/* warning: frac_f should be 64-bit */
540*4882a593Smuzhiyun 			frac_f = lldiv(f * f, frac_f); /* 1 / fraction */
541*4882a593Smuzhiyun 			if (frac_f > (15 * f))
542*4882a593Smuzhiyun 				activefrac = activepolarity ? 1 : 15;
543*4882a593Smuzhiyun 			else
544*4882a593Smuzhiyun 				activefrac = activepolarity ?
545*4882a593Smuzhiyun 					(u32)lldiv(frac_f, (u32)f) + 1 :
546*4882a593Smuzhiyun 					(u32)lldiv(frac_f, (u32)f);
547*4882a593Smuzhiyun 		}
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 		if (activefrac == 1)
550*4882a593Smuzhiyun 			activepolarity = 0;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 		if (activepolarity == 1)
553*4882a593Smuzhiyun 			approx_value_f = activefrac ? lldiv(
554*4882a593Smuzhiyun 				(activecount_f + (activefrac * f - f) * f),
555*4882a593Smuzhiyun 				(activefrac * f)) :
556*4882a593Smuzhiyun 				activecount_f + f;
557*4882a593Smuzhiyun 		else
558*4882a593Smuzhiyun 			approx_value_f = activefrac ?
559*4882a593Smuzhiyun 				activecount_f + lldiv(f, activefrac) :
560*4882a593Smuzhiyun 				activecount_f;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 		if (activesym_f < approx_value_f) {
563*4882a593Smuzhiyun 			accumulated_error_f = num_linkclk_line *
564*4882a593Smuzhiyun 				lldiv(approx_value_f - activesym_f, i);
565*4882a593Smuzhiyun 			neg = 1;
566*4882a593Smuzhiyun 		} else {
567*4882a593Smuzhiyun 			accumulated_error_f = num_linkclk_line *
568*4882a593Smuzhiyun 				lldiv(activesym_f - approx_value_f, i);
569*4882a593Smuzhiyun 			neg = 0;
570*4882a593Smuzhiyun 		}
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 		if ((neg && (lowest_neg_error_f > accumulated_error_f)) ||
573*4882a593Smuzhiyun 		    (accumulated_error_f == 0)) {
574*4882a593Smuzhiyun 			lowest_neg_error_f = accumulated_error_f;
575*4882a593Smuzhiyun 			lowest_neg_tusize = i;
576*4882a593Smuzhiyun 			lowest_neg_activecount = activecount;
577*4882a593Smuzhiyun 			lowest_neg_activepolarity = activepolarity;
578*4882a593Smuzhiyun 			lowest_neg_activefrac = activefrac;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 			if (accumulated_error_f == 0)
581*4882a593Smuzhiyun 				break;
582*4882a593Smuzhiyun 		}
583*4882a593Smuzhiyun 	}
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	if (lowest_neg_activefrac == 0) {
586*4882a593Smuzhiyun 		link_cfg->activepolarity = 0;
587*4882a593Smuzhiyun 		link_cfg->active_count   = lowest_neg_activepolarity ?
588*4882a593Smuzhiyun 			lowest_neg_activecount : lowest_neg_activecount - 1;
589*4882a593Smuzhiyun 		link_cfg->tu_size	      = lowest_neg_tusize;
590*4882a593Smuzhiyun 		link_cfg->active_frac    = 1;
591*4882a593Smuzhiyun 	} else {
592*4882a593Smuzhiyun 		link_cfg->activepolarity = lowest_neg_activepolarity;
593*4882a593Smuzhiyun 		link_cfg->active_count   = (u32)lowest_neg_activecount;
594*4882a593Smuzhiyun 		link_cfg->tu_size	      = lowest_neg_tusize;
595*4882a593Smuzhiyun 		link_cfg->active_frac    = (u32)lowest_neg_activefrac;
596*4882a593Smuzhiyun 	}
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	watermark_f = lldiv(ratio_f * link_cfg->tu_size * (f - ratio_f), f);
599*4882a593Smuzhiyun 	link_cfg->watermark = (u32)(lldiv(watermark_f + lowest_neg_error_f,
600*4882a593Smuzhiyun 		f)) + link_cfg->bits_per_pixel / 4 - 1;
601*4882a593Smuzhiyun 	num_symbols_per_line = (timing->hactive.typ *
602*4882a593Smuzhiyun 				link_cfg->bits_per_pixel) /
603*4882a593Smuzhiyun 			       (8 * link_cfg->lane_count);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	if (link_cfg->watermark > 30) {
606*4882a593Smuzhiyun 		debug("dp: sor setting: unable to get a good tusize, force watermark to 30\n");
607*4882a593Smuzhiyun 		link_cfg->watermark = 30;
608*4882a593Smuzhiyun 		return -1;
609*4882a593Smuzhiyun 	} else if (link_cfg->watermark > num_symbols_per_line) {
610*4882a593Smuzhiyun 		debug("dp: sor setting: force watermark to the number of symbols in the line\n");
611*4882a593Smuzhiyun 		link_cfg->watermark = num_symbols_per_line;
612*4882a593Smuzhiyun 		return -1;
613*4882a593Smuzhiyun 	}
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	/*
616*4882a593Smuzhiyun 	 * Refer to dev_disp.ref for more information.
617*4882a593Smuzhiyun 	 * # symbols/hblank = ((SetRasterBlankEnd.X + SetRasterSize.Width -
618*4882a593Smuzhiyun 	 *                      SetRasterBlankStart.X - 7) * link_clk / pclk)
619*4882a593Smuzhiyun 	 *                      - 3 * enhanced_framing - Y
620*4882a593Smuzhiyun 	 * where Y = (# lanes == 4) 3 : (# lanes == 2) ? 6 : 12
621*4882a593Smuzhiyun 	 */
622*4882a593Smuzhiyun 	link_cfg->hblank_sym = (int)lldiv(((uint64_t)timing->hback_porch.typ +
623*4882a593Smuzhiyun 			timing->hfront_porch.typ + timing->hsync_len.typ - 7) *
624*4882a593Smuzhiyun 			link_rate, timing->pixelclock.typ) -
625*4882a593Smuzhiyun 			3 * link_cfg->enhanced_framing -
626*4882a593Smuzhiyun 			(12 / link_cfg->lane_count);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	if (link_cfg->hblank_sym < 0)
629*4882a593Smuzhiyun 		link_cfg->hblank_sym = 0;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	/*
633*4882a593Smuzhiyun 	 * Refer to dev_disp.ref for more information.
634*4882a593Smuzhiyun 	 * # symbols/vblank = ((SetRasterBlankStart.X -
635*4882a593Smuzhiyun 	 *                      SetRasterBlankEen.X - 25) * link_clk / pclk)
636*4882a593Smuzhiyun 	 *                      - Y - 1;
637*4882a593Smuzhiyun 	 * where Y = (# lanes == 4) 12 : (# lanes == 2) ? 21 : 39
638*4882a593Smuzhiyun 	 */
639*4882a593Smuzhiyun 	link_cfg->vblank_sym = (int)lldiv(((uint64_t)timing->hactive.typ - 25)
640*4882a593Smuzhiyun 			* link_rate, timing->pixelclock.typ) - (36 /
641*4882a593Smuzhiyun 			link_cfg->lane_count) - 4;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	if (link_cfg->vblank_sym < 0)
644*4882a593Smuzhiyun 		link_cfg->vblank_sym = 0;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	link_cfg->is_valid = 1;
647*4882a593Smuzhiyun #ifdef DEBUG
648*4882a593Smuzhiyun 	tegra_dc_dp_dump_link_cfg(dp, link_cfg);
649*4882a593Smuzhiyun #endif
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	return 0;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun 
tegra_dc_dp_init_max_link_cfg(const struct display_timing * timing,struct tegra_dp_priv * dp,struct tegra_dp_link_config * link_cfg)654*4882a593Smuzhiyun static int tegra_dc_dp_init_max_link_cfg(
655*4882a593Smuzhiyun 			const struct display_timing *timing,
656*4882a593Smuzhiyun 			struct tegra_dp_priv *dp,
657*4882a593Smuzhiyun 			struct tegra_dp_link_config *link_cfg)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun 	const int drive_current = 0x40404040;
660*4882a593Smuzhiyun 	const int preemphasis = 0x0f0f0f0f;
661*4882a593Smuzhiyun 	const int postcursor = 0;
662*4882a593Smuzhiyun 	u8 dpcd_data;
663*4882a593Smuzhiyun 	int ret;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	ret = tegra_dc_dp_dpcd_read(dp, DP_MAX_LANE_COUNT, &dpcd_data);
666*4882a593Smuzhiyun 	if (ret)
667*4882a593Smuzhiyun 		return ret;
668*4882a593Smuzhiyun 	link_cfg->max_lane_count = dpcd_data & DP_MAX_LANE_COUNT_MASK;
669*4882a593Smuzhiyun 	link_cfg->tps3_supported = (dpcd_data &
670*4882a593Smuzhiyun 			DP_MAX_LANE_COUNT_TPS3_SUPPORTED_YES) ? 1 : 0;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	link_cfg->support_enhanced_framing =
673*4882a593Smuzhiyun 		(dpcd_data & DP_MAX_LANE_COUNT_ENHANCED_FRAMING_YES) ?
674*4882a593Smuzhiyun 		1 : 0;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	ret = tegra_dc_dp_dpcd_read(dp, DP_MAX_DOWNSPREAD, &dpcd_data);
677*4882a593Smuzhiyun 	if (ret)
678*4882a593Smuzhiyun 		return ret;
679*4882a593Smuzhiyun 	link_cfg->downspread = (dpcd_data & DP_MAX_DOWNSPREAD_VAL_0_5_PCT) ?
680*4882a593Smuzhiyun 				1 : 0;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	ret = tegra_dc_dp_dpcd_read(dp, NV_DPCD_TRAINING_AUX_RD_INTERVAL,
683*4882a593Smuzhiyun 				    &link_cfg->aux_rd_interval);
684*4882a593Smuzhiyun 	if (ret)
685*4882a593Smuzhiyun 		return ret;
686*4882a593Smuzhiyun 	ret = tegra_dc_dp_dpcd_read(dp, DP_MAX_LINK_RATE,
687*4882a593Smuzhiyun 				    &link_cfg->max_link_bw);
688*4882a593Smuzhiyun 	if (ret)
689*4882a593Smuzhiyun 		return ret;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	/*
692*4882a593Smuzhiyun 	 * Set to a high value for link training and attach.
693*4882a593Smuzhiyun 	 * Will be re-programmed when dp is enabled.
694*4882a593Smuzhiyun 	 */
695*4882a593Smuzhiyun 	link_cfg->drive_current = drive_current;
696*4882a593Smuzhiyun 	link_cfg->preemphasis = preemphasis;
697*4882a593Smuzhiyun 	link_cfg->postcursor = postcursor;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	ret = tegra_dc_dp_dpcd_read(dp, DP_EDP_CONFIGURATION_CAP, &dpcd_data);
700*4882a593Smuzhiyun 	if (ret)
701*4882a593Smuzhiyun 		return ret;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	link_cfg->alt_scramber_reset_cap =
704*4882a593Smuzhiyun 		(dpcd_data & DP_EDP_CONFIGURATION_CAP_ASC_RESET_YES) ?
705*4882a593Smuzhiyun 		1 : 0;
706*4882a593Smuzhiyun 	link_cfg->only_enhanced_framing =
707*4882a593Smuzhiyun 		(dpcd_data & DP_EDP_CONFIGURATION_CAP_FRAMING_CHANGE_YES) ?
708*4882a593Smuzhiyun 		1 : 0;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	link_cfg->lane_count = link_cfg->max_lane_count;
711*4882a593Smuzhiyun 	link_cfg->link_bw = link_cfg->max_link_bw;
712*4882a593Smuzhiyun 	link_cfg->enhanced_framing = link_cfg->support_enhanced_framing;
713*4882a593Smuzhiyun 	link_cfg->frame_in_ms = (1000 / 60) + 1;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	tegra_dc_dp_calc_config(dp, timing, link_cfg);
716*4882a593Smuzhiyun 	return 0;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun 
tegra_dc_dp_set_assr(struct tegra_dp_priv * priv,struct udevice * sor,int ena)719*4882a593Smuzhiyun static int tegra_dc_dp_set_assr(struct tegra_dp_priv *priv,
720*4882a593Smuzhiyun 				struct udevice *sor, int ena)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun 	int ret;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	u8 dpcd_data = ena ?
725*4882a593Smuzhiyun 		DP_MAIN_LINK_CHANNEL_CODING_SET_ASC_RESET_ENABLE :
726*4882a593Smuzhiyun 		DP_MAIN_LINK_CHANNEL_CODING_SET_ASC_RESET_DISABLE;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	ret = tegra_dc_dp_dpcd_write(priv, DP_EDP_CONFIGURATION_SET,
729*4882a593Smuzhiyun 				     dpcd_data);
730*4882a593Smuzhiyun 	if (ret)
731*4882a593Smuzhiyun 		return ret;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	/* Also reset the scrambler to 0xfffe */
734*4882a593Smuzhiyun 	tegra_dc_sor_set_internal_panel(sor, ena);
735*4882a593Smuzhiyun 	return 0;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun 
tegra_dp_set_link_bandwidth(struct tegra_dp_priv * dp,struct udevice * sor,u8 link_bw)738*4882a593Smuzhiyun static int tegra_dp_set_link_bandwidth(struct tegra_dp_priv *dp,
739*4882a593Smuzhiyun 				       struct udevice *sor,
740*4882a593Smuzhiyun 				       u8 link_bw)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun 	tegra_dc_sor_set_link_bandwidth(sor, link_bw);
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	/* Sink side */
745*4882a593Smuzhiyun 	return tegra_dc_dp_dpcd_write(dp, DP_LINK_BW_SET, link_bw);
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun 
tegra_dp_set_lane_count(struct tegra_dp_priv * dp,const struct tegra_dp_link_config * link_cfg,struct udevice * sor)748*4882a593Smuzhiyun static int tegra_dp_set_lane_count(struct tegra_dp_priv *dp,
749*4882a593Smuzhiyun 		const struct tegra_dp_link_config *link_cfg,
750*4882a593Smuzhiyun 		struct udevice *sor)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun 	u8	dpcd_data;
753*4882a593Smuzhiyun 	int	ret;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	/* check if panel support enhanched_framing */
756*4882a593Smuzhiyun 	dpcd_data = link_cfg->lane_count;
757*4882a593Smuzhiyun 	if (link_cfg->enhanced_framing)
758*4882a593Smuzhiyun 		dpcd_data |= DP_LANE_COUNT_SET_ENHANCEDFRAMING_T;
759*4882a593Smuzhiyun 	ret = tegra_dc_dp_dpcd_write(dp, DP_LANE_COUNT_SET, dpcd_data);
760*4882a593Smuzhiyun 	if (ret)
761*4882a593Smuzhiyun 		return ret;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	tegra_dc_sor_set_lane_count(sor, link_cfg->lane_count);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	/* Also power down lanes that will not be used */
766*4882a593Smuzhiyun 	return 0;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun 
tegra_dc_dp_link_trained(struct tegra_dp_priv * dp,const struct tegra_dp_link_config * cfg)769*4882a593Smuzhiyun static int tegra_dc_dp_link_trained(struct tegra_dp_priv *dp,
770*4882a593Smuzhiyun 				    const struct tegra_dp_link_config *cfg)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun 	u32 lane;
773*4882a593Smuzhiyun 	u8 mask;
774*4882a593Smuzhiyun 	u8 data;
775*4882a593Smuzhiyun 	int ret;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	for (lane = 0; lane < cfg->lane_count; ++lane) {
778*4882a593Smuzhiyun 		ret = tegra_dc_dp_dpcd_read(dp, (lane / 2) ?
779*4882a593Smuzhiyun 				DP_LANE2_3_STATUS : DP_LANE0_1_STATUS,
780*4882a593Smuzhiyun 				&data);
781*4882a593Smuzhiyun 		if (ret)
782*4882a593Smuzhiyun 			return ret;
783*4882a593Smuzhiyun 		mask = (lane & 1) ?
784*4882a593Smuzhiyun 			NV_DPCD_STATUS_LANEXPLUS1_CR_DONE_YES |
785*4882a593Smuzhiyun 			NV_DPCD_STATUS_LANEXPLUS1_CHN_EQ_DONE_YES |
786*4882a593Smuzhiyun 			NV_DPCD_STATUS_LANEXPLUS1_SYMBOL_LOCKED_YES :
787*4882a593Smuzhiyun 			DP_LANE_CR_DONE |
788*4882a593Smuzhiyun 			DP_LANE_CHANNEL_EQ_DONE |
789*4882a593Smuzhiyun 			DP_LANE_SYMBOL_LOCKED;
790*4882a593Smuzhiyun 		if ((data & mask) != mask)
791*4882a593Smuzhiyun 			return -1;
792*4882a593Smuzhiyun 	}
793*4882a593Smuzhiyun 	return 0;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun 
tegra_dp_channel_eq_status(struct tegra_dp_priv * dp,const struct tegra_dp_link_config * cfg)796*4882a593Smuzhiyun static int tegra_dp_channel_eq_status(struct tegra_dp_priv *dp,
797*4882a593Smuzhiyun 				      const struct tegra_dp_link_config *cfg)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun 	u32 cnt;
800*4882a593Smuzhiyun 	u32 n_lanes = cfg->lane_count;
801*4882a593Smuzhiyun 	u8 data;
802*4882a593Smuzhiyun 	u8 ce_done = 1;
803*4882a593Smuzhiyun 	int ret;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	for (cnt = 0; cnt < n_lanes / 2; cnt++) {
806*4882a593Smuzhiyun 		ret = tegra_dc_dp_dpcd_read(dp, DP_LANE0_1_STATUS + cnt, &data);
807*4882a593Smuzhiyun 		if (ret)
808*4882a593Smuzhiyun 			return ret;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 		if (n_lanes == 1) {
811*4882a593Smuzhiyun 			ce_done = (data & (0x1 <<
812*4882a593Smuzhiyun 			NV_DPCD_STATUS_LANEX_CHN_EQ_DONE_SHIFT)) &&
813*4882a593Smuzhiyun 			(data & (0x1 <<
814*4882a593Smuzhiyun 			NV_DPCD_STATUS_LANEX_SYMBOL_LOCKED_SHFIT));
815*4882a593Smuzhiyun 			break;
816*4882a593Smuzhiyun 		} else if (!(data & (0x1 <<
817*4882a593Smuzhiyun 				NV_DPCD_STATUS_LANEX_CHN_EQ_DONE_SHIFT)) ||
818*4882a593Smuzhiyun 			   !(data & (0x1 <<
819*4882a593Smuzhiyun 				NV_DPCD_STATUS_LANEX_SYMBOL_LOCKED_SHFIT)) ||
820*4882a593Smuzhiyun 			   !(data & (0x1 <<
821*4882a593Smuzhiyun 				NV_DPCD_STATUS_LANEXPLUS1_CHN_EQ_DONE_SHIFT)) ||
822*4882a593Smuzhiyun 			   !(data & (0x1 <<
823*4882a593Smuzhiyun 				NV_DPCD_STATUS_LANEXPLUS1_SYMBOL_LOCKED_SHIFT)))
824*4882a593Smuzhiyun 			return -EIO;
825*4882a593Smuzhiyun 	}
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	if (ce_done) {
828*4882a593Smuzhiyun 		ret = tegra_dc_dp_dpcd_read(dp,
829*4882a593Smuzhiyun 					    DP_LANE_ALIGN_STATUS_UPDATED,
830*4882a593Smuzhiyun 					    &data);
831*4882a593Smuzhiyun 		if (ret)
832*4882a593Smuzhiyun 			return ret;
833*4882a593Smuzhiyun 		if (!(data & NV_DPCD_LANE_ALIGN_STATUS_UPDATED_DONE_YES))
834*4882a593Smuzhiyun 			ce_done = 0;
835*4882a593Smuzhiyun 	}
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	return ce_done ? 0 : -EIO;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun 
tegra_dp_clock_recovery_status(struct tegra_dp_priv * dp,const struct tegra_dp_link_config * cfg)840*4882a593Smuzhiyun static int tegra_dp_clock_recovery_status(struct tegra_dp_priv *dp,
841*4882a593Smuzhiyun 					 const struct tegra_dp_link_config *cfg)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun 	u32 cnt;
844*4882a593Smuzhiyun 	u32 n_lanes = cfg->lane_count;
845*4882a593Smuzhiyun 	u8 data_ptr;
846*4882a593Smuzhiyun 	int ret;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	for (cnt = 0; cnt < n_lanes / 2; cnt++) {
849*4882a593Smuzhiyun 		ret = tegra_dc_dp_dpcd_read(dp, (DP_LANE0_1_STATUS + cnt),
850*4882a593Smuzhiyun 					    &data_ptr);
851*4882a593Smuzhiyun 		if (ret)
852*4882a593Smuzhiyun 			return ret;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 		if (n_lanes == 1)
855*4882a593Smuzhiyun 			return (data_ptr & NV_DPCD_STATUS_LANEX_CR_DONE_YES) ?
856*4882a593Smuzhiyun 				1 : 0;
857*4882a593Smuzhiyun 		else if (!(data_ptr & NV_DPCD_STATUS_LANEX_CR_DONE_YES) ||
858*4882a593Smuzhiyun 			 !(data_ptr & (NV_DPCD_STATUS_LANEXPLUS1_CR_DONE_YES)))
859*4882a593Smuzhiyun 			return 0;
860*4882a593Smuzhiyun 	}
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	return 1;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun 
tegra_dp_lt_adjust(struct tegra_dp_priv * dp,u32 pe[4],u32 vs[4],u32 pc[4],u8 pc_supported,const struct tegra_dp_link_config * cfg)865*4882a593Smuzhiyun static int tegra_dp_lt_adjust(struct tegra_dp_priv *dp, u32 pe[4], u32 vs[4],
866*4882a593Smuzhiyun 			      u32 pc[4], u8 pc_supported,
867*4882a593Smuzhiyun 			      const struct tegra_dp_link_config *cfg)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun 	size_t cnt;
870*4882a593Smuzhiyun 	u8 data_ptr;
871*4882a593Smuzhiyun 	u32 n_lanes = cfg->lane_count;
872*4882a593Smuzhiyun 	int ret;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	for (cnt = 0; cnt < n_lanes / 2; cnt++) {
875*4882a593Smuzhiyun 		ret = tegra_dc_dp_dpcd_read(dp, DP_ADJUST_REQUEST_LANE0_1 + cnt,
876*4882a593Smuzhiyun 					    &data_ptr);
877*4882a593Smuzhiyun 		if (ret)
878*4882a593Smuzhiyun 			return ret;
879*4882a593Smuzhiyun 		pe[2 * cnt] = (data_ptr & NV_DPCD_ADJUST_REQ_LANEX_PE_MASK) >>
880*4882a593Smuzhiyun 					NV_DPCD_ADJUST_REQ_LANEX_PE_SHIFT;
881*4882a593Smuzhiyun 		vs[2 * cnt] = (data_ptr & NV_DPCD_ADJUST_REQ_LANEX_DC_MASK) >>
882*4882a593Smuzhiyun 					NV_DPCD_ADJUST_REQ_LANEX_DC_SHIFT;
883*4882a593Smuzhiyun 		pe[1 + 2 * cnt] =
884*4882a593Smuzhiyun 			(data_ptr & NV_DPCD_ADJUST_REQ_LANEXPLUS1_PE_MASK) >>
885*4882a593Smuzhiyun 					NV_DPCD_ADJUST_REQ_LANEXPLUS1_PE_SHIFT;
886*4882a593Smuzhiyun 		vs[1 + 2 * cnt] =
887*4882a593Smuzhiyun 			(data_ptr & NV_DPCD_ADJUST_REQ_LANEXPLUS1_DC_MASK) >>
888*4882a593Smuzhiyun 					NV_DPCD_ADJUST_REQ_LANEXPLUS1_DC_SHIFT;
889*4882a593Smuzhiyun 	}
890*4882a593Smuzhiyun 	if (pc_supported) {
891*4882a593Smuzhiyun 		ret = tegra_dc_dp_dpcd_read(dp, NV_DPCD_ADJUST_REQ_POST_CURSOR2,
892*4882a593Smuzhiyun 					    &data_ptr);
893*4882a593Smuzhiyun 		if (ret)
894*4882a593Smuzhiyun 			return ret;
895*4882a593Smuzhiyun 		for (cnt = 0; cnt < n_lanes; cnt++) {
896*4882a593Smuzhiyun 			pc[cnt] = (data_ptr >>
897*4882a593Smuzhiyun 			NV_DPCD_ADJUST_REQ_POST_CURSOR2_LANE_SHIFT(cnt)) &
898*4882a593Smuzhiyun 			NV_DPCD_ADJUST_REQ_POST_CURSOR2_LANE_MASK;
899*4882a593Smuzhiyun 		}
900*4882a593Smuzhiyun 	}
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	return 0;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun 
tegra_dp_wait_aux_training(struct tegra_dp_priv * dp,bool is_clk_recovery,const struct tegra_dp_link_config * cfg)905*4882a593Smuzhiyun static void tegra_dp_wait_aux_training(struct tegra_dp_priv *dp,
906*4882a593Smuzhiyun 					bool is_clk_recovery,
907*4882a593Smuzhiyun 					const struct tegra_dp_link_config *cfg)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun 	if (!cfg->aux_rd_interval)
910*4882a593Smuzhiyun 		udelay(is_clk_recovery ? 200 : 500);
911*4882a593Smuzhiyun 	else
912*4882a593Smuzhiyun 		mdelay(cfg->aux_rd_interval * 4);
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun 
tegra_dp_tpg(struct tegra_dp_priv * dp,u32 tp,u32 n_lanes,const struct tegra_dp_link_config * cfg)915*4882a593Smuzhiyun static void tegra_dp_tpg(struct tegra_dp_priv *dp, u32 tp, u32 n_lanes,
916*4882a593Smuzhiyun 			 const struct tegra_dp_link_config *cfg)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun 	u8 data = (tp == training_pattern_disabled)
919*4882a593Smuzhiyun 		? (tp | NV_DPCD_TRAINING_PATTERN_SET_SC_DISABLED_F)
920*4882a593Smuzhiyun 		: (tp | NV_DPCD_TRAINING_PATTERN_SET_SC_DISABLED_T);
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	tegra_dc_sor_set_dp_linkctl(dp->sor, 1, tp, cfg);
923*4882a593Smuzhiyun 	tegra_dc_dp_dpcd_write(dp, DP_TRAINING_PATTERN_SET, data);
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun 
tegra_dp_link_config(struct tegra_dp_priv * dp,const struct tegra_dp_link_config * link_cfg)926*4882a593Smuzhiyun static int tegra_dp_link_config(struct tegra_dp_priv *dp,
927*4882a593Smuzhiyun 				const struct tegra_dp_link_config *link_cfg)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun 	u8 dpcd_data;
930*4882a593Smuzhiyun 	u32 retry;
931*4882a593Smuzhiyun 	int ret;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	if (link_cfg->lane_count == 0) {
934*4882a593Smuzhiyun 		debug("dp: error: lane count is 0. Can not set link config.\n");
935*4882a593Smuzhiyun 		return -ENOLINK;
936*4882a593Smuzhiyun 	}
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	/* Set power state if it is not in normal level */
939*4882a593Smuzhiyun 	ret = tegra_dc_dp_dpcd_read(dp, DP_SET_POWER, &dpcd_data);
940*4882a593Smuzhiyun 	if (ret)
941*4882a593Smuzhiyun 		return ret;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	if (dpcd_data == DP_SET_POWER_D3) {
944*4882a593Smuzhiyun 		dpcd_data = DP_SET_POWER_D0;
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 		/* DP spec requires 3 retries */
947*4882a593Smuzhiyun 		for (retry = 3; retry > 0; --retry) {
948*4882a593Smuzhiyun 			ret = tegra_dc_dp_dpcd_write(dp, DP_SET_POWER,
949*4882a593Smuzhiyun 						     dpcd_data);
950*4882a593Smuzhiyun 			if (!ret)
951*4882a593Smuzhiyun 				break;
952*4882a593Smuzhiyun 			if (retry == 1) {
953*4882a593Smuzhiyun 				debug("dp: Failed to set DP panel power\n");
954*4882a593Smuzhiyun 				return ret;
955*4882a593Smuzhiyun 			}
956*4882a593Smuzhiyun 		}
957*4882a593Smuzhiyun 	}
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	/* Enable ASSR if possible */
960*4882a593Smuzhiyun 	if (link_cfg->alt_scramber_reset_cap) {
961*4882a593Smuzhiyun 		ret = tegra_dc_dp_set_assr(dp, dp->sor, 1);
962*4882a593Smuzhiyun 		if (ret)
963*4882a593Smuzhiyun 			return ret;
964*4882a593Smuzhiyun 	}
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	ret = tegra_dp_set_link_bandwidth(dp, dp->sor, link_cfg->link_bw);
967*4882a593Smuzhiyun 	if (ret) {
968*4882a593Smuzhiyun 		debug("dp: Failed to set link bandwidth\n");
969*4882a593Smuzhiyun 		return ret;
970*4882a593Smuzhiyun 	}
971*4882a593Smuzhiyun 	ret = tegra_dp_set_lane_count(dp, link_cfg, dp->sor);
972*4882a593Smuzhiyun 	if (ret) {
973*4882a593Smuzhiyun 		debug("dp: Failed to set lane count\n");
974*4882a593Smuzhiyun 		return ret;
975*4882a593Smuzhiyun 	}
976*4882a593Smuzhiyun 	tegra_dc_sor_set_dp_linkctl(dp->sor, 1, training_pattern_none,
977*4882a593Smuzhiyun 				    link_cfg);
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	return 0;
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun 
tegra_dp_lower_link_config(struct tegra_dp_priv * dp,const struct display_timing * timing,struct tegra_dp_link_config * cfg)982*4882a593Smuzhiyun static int tegra_dp_lower_link_config(struct tegra_dp_priv *dp,
983*4882a593Smuzhiyun 				      const struct display_timing *timing,
984*4882a593Smuzhiyun 				      struct tegra_dp_link_config *cfg)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun 	struct tegra_dp_link_config tmp_cfg;
987*4882a593Smuzhiyun 	int ret;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	tmp_cfg = *cfg;
990*4882a593Smuzhiyun 	cfg->is_valid = 0;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	ret = _tegra_dp_lower_link_config(dp, cfg);
993*4882a593Smuzhiyun 	if (!ret)
994*4882a593Smuzhiyun 		ret = tegra_dc_dp_calc_config(dp, timing, cfg);
995*4882a593Smuzhiyun 	if (!ret)
996*4882a593Smuzhiyun 		ret = tegra_dp_link_config(dp, cfg);
997*4882a593Smuzhiyun 	if (ret)
998*4882a593Smuzhiyun 		goto fail;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	return 0;
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun fail:
1003*4882a593Smuzhiyun 	*cfg = tmp_cfg;
1004*4882a593Smuzhiyun 	tegra_dp_link_config(dp, &tmp_cfg);
1005*4882a593Smuzhiyun 	return ret;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun 
tegra_dp_lt_config(struct tegra_dp_priv * dp,u32 pe[4],u32 vs[4],u32 pc[4],const struct tegra_dp_link_config * cfg)1008*4882a593Smuzhiyun static int tegra_dp_lt_config(struct tegra_dp_priv *dp, u32 pe[4], u32 vs[4],
1009*4882a593Smuzhiyun 			      u32 pc[4], const struct tegra_dp_link_config *cfg)
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun 	struct udevice *sor = dp->sor;
1012*4882a593Smuzhiyun 	u32 n_lanes = cfg->lane_count;
1013*4882a593Smuzhiyun 	u8 pc_supported = cfg->tps3_supported;
1014*4882a593Smuzhiyun 	u32 cnt;
1015*4882a593Smuzhiyun 	u32 val;
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	for (cnt = 0; cnt < n_lanes; cnt++) {
1018*4882a593Smuzhiyun 		u32 mask = 0;
1019*4882a593Smuzhiyun 		u32 pe_reg, vs_reg, pc_reg;
1020*4882a593Smuzhiyun 		u32 shift = 0;
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 		switch (cnt) {
1023*4882a593Smuzhiyun 		case 0:
1024*4882a593Smuzhiyun 			mask = PR_LANE2_DP_LANE0_MASK;
1025*4882a593Smuzhiyun 			shift = PR_LANE2_DP_LANE0_SHIFT;
1026*4882a593Smuzhiyun 			break;
1027*4882a593Smuzhiyun 		case 1:
1028*4882a593Smuzhiyun 			mask = PR_LANE1_DP_LANE1_MASK;
1029*4882a593Smuzhiyun 			shift = PR_LANE1_DP_LANE1_SHIFT;
1030*4882a593Smuzhiyun 			break;
1031*4882a593Smuzhiyun 		case 2:
1032*4882a593Smuzhiyun 			mask = PR_LANE0_DP_LANE2_MASK;
1033*4882a593Smuzhiyun 			shift = PR_LANE0_DP_LANE2_SHIFT;
1034*4882a593Smuzhiyun 			break;
1035*4882a593Smuzhiyun 		case 3:
1036*4882a593Smuzhiyun 			mask = PR_LANE3_DP_LANE3_MASK;
1037*4882a593Smuzhiyun 			shift = PR_LANE3_DP_LANE3_SHIFT;
1038*4882a593Smuzhiyun 			break;
1039*4882a593Smuzhiyun 		default:
1040*4882a593Smuzhiyun 			debug("dp: incorrect lane cnt\n");
1041*4882a593Smuzhiyun 			return -EINVAL;
1042*4882a593Smuzhiyun 		}
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 		pe_reg = tegra_dp_pe_regs[pc[cnt]][vs[cnt]][pe[cnt]];
1045*4882a593Smuzhiyun 		vs_reg = tegra_dp_vs_regs[pc[cnt]][vs[cnt]][pe[cnt]];
1046*4882a593Smuzhiyun 		pc_reg = tegra_dp_pc_regs[pc[cnt]][vs[cnt]][pe[cnt]];
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 		tegra_dp_set_pe_vs_pc(sor, mask, pe_reg << shift,
1049*4882a593Smuzhiyun 				      vs_reg << shift, pc_reg << shift,
1050*4882a593Smuzhiyun 				      pc_supported);
1051*4882a593Smuzhiyun 	}
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	tegra_dp_disable_tx_pu(dp->sor);
1054*4882a593Smuzhiyun 	udelay(20);
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	for (cnt = 0; cnt < n_lanes; cnt++) {
1057*4882a593Smuzhiyun 		u32 max_vs_flag = tegra_dp_is_max_vs(pe[cnt], vs[cnt]);
1058*4882a593Smuzhiyun 		u32 max_pe_flag = tegra_dp_is_max_pe(pe[cnt], vs[cnt]);
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 		val = (vs[cnt] << NV_DPCD_TRAINING_LANEX_SET_DC_SHIFT) |
1061*4882a593Smuzhiyun 			(max_vs_flag ?
1062*4882a593Smuzhiyun 			NV_DPCD_TRAINING_LANEX_SET_DC_MAX_REACHED_T :
1063*4882a593Smuzhiyun 			NV_DPCD_TRAINING_LANEX_SET_DC_MAX_REACHED_F) |
1064*4882a593Smuzhiyun 			(pe[cnt] << NV_DPCD_TRAINING_LANEX_SET_PE_SHIFT) |
1065*4882a593Smuzhiyun 			(max_pe_flag ?
1066*4882a593Smuzhiyun 			NV_DPCD_TRAINING_LANEX_SET_PE_MAX_REACHED_T :
1067*4882a593Smuzhiyun 			NV_DPCD_TRAINING_LANEX_SET_PE_MAX_REACHED_F);
1068*4882a593Smuzhiyun 		tegra_dc_dp_dpcd_write(dp, (DP_TRAINING_LANE0_SET + cnt), val);
1069*4882a593Smuzhiyun 	}
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	if (pc_supported) {
1072*4882a593Smuzhiyun 		for (cnt = 0; cnt < n_lanes / 2; cnt++) {
1073*4882a593Smuzhiyun 			u32 max_pc_flag0 = tegra_dp_is_max_pc(pc[cnt]);
1074*4882a593Smuzhiyun 			u32 max_pc_flag1 = tegra_dp_is_max_pc(pc[cnt + 1]);
1075*4882a593Smuzhiyun 			val = (pc[cnt] << NV_DPCD_LANEX_SET2_PC2_SHIFT) |
1076*4882a593Smuzhiyun 				(max_pc_flag0 ?
1077*4882a593Smuzhiyun 				NV_DPCD_LANEX_SET2_PC2_MAX_REACHED_T :
1078*4882a593Smuzhiyun 				NV_DPCD_LANEX_SET2_PC2_MAX_REACHED_F) |
1079*4882a593Smuzhiyun 				(pc[cnt + 1] <<
1080*4882a593Smuzhiyun 				NV_DPCD_LANEXPLUS1_SET2_PC2_SHIFT) |
1081*4882a593Smuzhiyun 				(max_pc_flag1 ?
1082*4882a593Smuzhiyun 				NV_DPCD_LANEXPLUS1_SET2_PC2_MAX_REACHED_T :
1083*4882a593Smuzhiyun 				NV_DPCD_LANEXPLUS1_SET2_PC2_MAX_REACHED_F);
1084*4882a593Smuzhiyun 			tegra_dc_dp_dpcd_write(dp,
1085*4882a593Smuzhiyun 					       NV_DPCD_TRAINING_LANE0_1_SET2 +
1086*4882a593Smuzhiyun 					       cnt, val);
1087*4882a593Smuzhiyun 		}
1088*4882a593Smuzhiyun 	}
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	return 0;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun 
_tegra_dp_channel_eq(struct tegra_dp_priv * dp,u32 pe[4],u32 vs[4],u32 pc[4],u8 pc_supported,u32 n_lanes,const struct tegra_dp_link_config * cfg)1093*4882a593Smuzhiyun static int _tegra_dp_channel_eq(struct tegra_dp_priv *dp, u32 pe[4],
1094*4882a593Smuzhiyun 				u32 vs[4], u32 pc[4], u8 pc_supported,
1095*4882a593Smuzhiyun 				u32 n_lanes,
1096*4882a593Smuzhiyun 				const struct tegra_dp_link_config *cfg)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun 	u32 retry_cnt;
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	for (retry_cnt = 0; retry_cnt < 4; retry_cnt++) {
1101*4882a593Smuzhiyun 		int ret;
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 		if (retry_cnt) {
1104*4882a593Smuzhiyun 			ret = tegra_dp_lt_adjust(dp, pe, vs, pc, pc_supported,
1105*4882a593Smuzhiyun 						 cfg);
1106*4882a593Smuzhiyun 			if (ret)
1107*4882a593Smuzhiyun 				return ret;
1108*4882a593Smuzhiyun 			tegra_dp_lt_config(dp, pe, vs, pc, cfg);
1109*4882a593Smuzhiyun 		}
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 		tegra_dp_wait_aux_training(dp, false, cfg);
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 		if (!tegra_dp_clock_recovery_status(dp, cfg)) {
1114*4882a593Smuzhiyun 			debug("dp: CR failed in channel EQ sequence!\n");
1115*4882a593Smuzhiyun 			break;
1116*4882a593Smuzhiyun 		}
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 		if (!tegra_dp_channel_eq_status(dp, cfg))
1119*4882a593Smuzhiyun 			return 0;
1120*4882a593Smuzhiyun 	}
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	return -EIO;
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun 
tegra_dp_channel_eq(struct tegra_dp_priv * dp,u32 pe[4],u32 vs[4],u32 pc[4],const struct tegra_dp_link_config * cfg)1125*4882a593Smuzhiyun static int tegra_dp_channel_eq(struct tegra_dp_priv *dp, u32 pe[4], u32 vs[4],
1126*4882a593Smuzhiyun 			       u32 pc[4],
1127*4882a593Smuzhiyun 			       const struct tegra_dp_link_config *cfg)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun 	u32 n_lanes = cfg->lane_count;
1130*4882a593Smuzhiyun 	u8 pc_supported = cfg->tps3_supported;
1131*4882a593Smuzhiyun 	int ret;
1132*4882a593Smuzhiyun 	u32 tp_src = training_pattern_2;
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	if (pc_supported)
1135*4882a593Smuzhiyun 		tp_src = training_pattern_3;
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	tegra_dp_tpg(dp, tp_src, n_lanes, cfg);
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	ret = _tegra_dp_channel_eq(dp, pe, vs, pc, pc_supported, n_lanes, cfg);
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	tegra_dp_tpg(dp, training_pattern_disabled, n_lanes, cfg);
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	return ret;
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun 
_tegra_dp_clk_recovery(struct tegra_dp_priv * dp,u32 pe[4],u32 vs[4],u32 pc[4],u8 pc_supported,u32 n_lanes,const struct tegra_dp_link_config * cfg)1146*4882a593Smuzhiyun static int _tegra_dp_clk_recovery(struct tegra_dp_priv *dp, u32 pe[4],
1147*4882a593Smuzhiyun 				  u32 vs[4], u32 pc[4], u8 pc_supported,
1148*4882a593Smuzhiyun 				  u32 n_lanes,
1149*4882a593Smuzhiyun 				  const struct tegra_dp_link_config *cfg)
1150*4882a593Smuzhiyun {
1151*4882a593Smuzhiyun 	u32 vs_temp[4];
1152*4882a593Smuzhiyun 	u32 retry_cnt = 0;
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	do {
1155*4882a593Smuzhiyun 		tegra_dp_lt_config(dp, pe, vs, pc, cfg);
1156*4882a593Smuzhiyun 		tegra_dp_wait_aux_training(dp, true, cfg);
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 		if (tegra_dp_clock_recovery_status(dp, cfg))
1159*4882a593Smuzhiyun 			return 0;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 		memcpy(vs_temp, vs, sizeof(vs_temp));
1162*4882a593Smuzhiyun 		tegra_dp_lt_adjust(dp, pe, vs, pc, pc_supported, cfg);
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 		if (memcmp(vs_temp, vs, sizeof(vs_temp)))
1165*4882a593Smuzhiyun 			retry_cnt = 0;
1166*4882a593Smuzhiyun 		else
1167*4882a593Smuzhiyun 			++retry_cnt;
1168*4882a593Smuzhiyun 	} while (retry_cnt < 5);
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	return -EIO;
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun 
tegra_dp_clk_recovery(struct tegra_dp_priv * dp,u32 pe[4],u32 vs[4],u32 pc[4],const struct tegra_dp_link_config * cfg)1173*4882a593Smuzhiyun static int tegra_dp_clk_recovery(struct tegra_dp_priv *dp, u32 pe[4],
1174*4882a593Smuzhiyun 				 u32 vs[4], u32 pc[4],
1175*4882a593Smuzhiyun 				 const struct tegra_dp_link_config *cfg)
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun 	u32 n_lanes = cfg->lane_count;
1178*4882a593Smuzhiyun 	u8 pc_supported = cfg->tps3_supported;
1179*4882a593Smuzhiyun 	int err;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	tegra_dp_tpg(dp, training_pattern_1, n_lanes, cfg);
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	err = _tegra_dp_clk_recovery(dp, pe, vs, pc, pc_supported, n_lanes,
1184*4882a593Smuzhiyun 				     cfg);
1185*4882a593Smuzhiyun 	if (err < 0)
1186*4882a593Smuzhiyun 		tegra_dp_tpg(dp, training_pattern_disabled, n_lanes, cfg);
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	return err;
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun 
tegra_dc_dp_full_link_training(struct tegra_dp_priv * dp,const struct display_timing * timing,struct tegra_dp_link_config * cfg)1191*4882a593Smuzhiyun static int tegra_dc_dp_full_link_training(struct tegra_dp_priv *dp,
1192*4882a593Smuzhiyun 					  const struct display_timing *timing,
1193*4882a593Smuzhiyun 					  struct tegra_dp_link_config *cfg)
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun 	struct udevice *sor = dp->sor;
1196*4882a593Smuzhiyun 	int err;
1197*4882a593Smuzhiyun 	u32 pe[4], vs[4], pc[4];
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	tegra_sor_precharge_lanes(sor, cfg);
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun retry_cr:
1202*4882a593Smuzhiyun 	memset(pe, PREEMPHASIS_DISABLED, sizeof(pe));
1203*4882a593Smuzhiyun 	memset(vs, DRIVECURRENT_LEVEL0, sizeof(vs));
1204*4882a593Smuzhiyun 	memset(pc, POSTCURSOR2_LEVEL0, sizeof(pc));
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	err = tegra_dp_clk_recovery(dp, pe, vs, pc, cfg);
1207*4882a593Smuzhiyun 	if (err) {
1208*4882a593Smuzhiyun 		if (!tegra_dp_lower_link_config(dp, timing, cfg))
1209*4882a593Smuzhiyun 			goto retry_cr;
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 		debug("dp: clk recovery failed\n");
1212*4882a593Smuzhiyun 		goto fail;
1213*4882a593Smuzhiyun 	}
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	err = tegra_dp_channel_eq(dp, pe, vs, pc, cfg);
1216*4882a593Smuzhiyun 	if (err) {
1217*4882a593Smuzhiyun 		if (!tegra_dp_lower_link_config(dp, timing, cfg))
1218*4882a593Smuzhiyun 			goto retry_cr;
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 		debug("dp: channel equalization failed\n");
1221*4882a593Smuzhiyun 		goto fail;
1222*4882a593Smuzhiyun 	}
1223*4882a593Smuzhiyun #ifdef DEBUG
1224*4882a593Smuzhiyun 	tegra_dc_dp_dump_link_cfg(dp, cfg);
1225*4882a593Smuzhiyun #endif
1226*4882a593Smuzhiyun 	return 0;
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun fail:
1229*4882a593Smuzhiyun 	return err;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun /*
1233*4882a593Smuzhiyun  * All link training functions are ported from kernel dc driver.
1234*4882a593Smuzhiyun  * See more details at drivers/video/tegra/dc/dp.c
1235*4882a593Smuzhiyun  */
tegra_dc_dp_fast_link_training(struct tegra_dp_priv * dp,const struct tegra_dp_link_config * link_cfg,struct udevice * sor)1236*4882a593Smuzhiyun static int tegra_dc_dp_fast_link_training(struct tegra_dp_priv *dp,
1237*4882a593Smuzhiyun 		const struct tegra_dp_link_config *link_cfg,
1238*4882a593Smuzhiyun 		struct udevice *sor)
1239*4882a593Smuzhiyun {
1240*4882a593Smuzhiyun 	u8	link_bw;
1241*4882a593Smuzhiyun 	u8	lane_count;
1242*4882a593Smuzhiyun 	u16	data16;
1243*4882a593Smuzhiyun 	u32	data32;
1244*4882a593Smuzhiyun 	u32	size;
1245*4882a593Smuzhiyun 	u32	status;
1246*4882a593Smuzhiyun 	int	j;
1247*4882a593Smuzhiyun 	u32	mask = 0xffff >> ((4 - link_cfg->lane_count) * 4);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	tegra_dc_sor_set_lane_parm(sor, link_cfg);
1250*4882a593Smuzhiyun 	tegra_dc_dp_dpcd_write(dp, DP_MAIN_LINK_CHANNEL_CODING_SET,
1251*4882a593Smuzhiyun 			       DP_SET_ANSI_8B10B);
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	/* Send TP1 */
1254*4882a593Smuzhiyun 	tegra_dc_sor_set_dp_linkctl(sor, 1, training_pattern_1, link_cfg);
1255*4882a593Smuzhiyun 	tegra_dc_dp_dpcd_write(dp, DP_TRAINING_PATTERN_SET,
1256*4882a593Smuzhiyun 			       DP_TRAINING_PATTERN_1);
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 	for (j = 0; j < link_cfg->lane_count; ++j)
1259*4882a593Smuzhiyun 		tegra_dc_dp_dpcd_write(dp, DP_TRAINING_LANE0_SET + j, 0x24);
1260*4882a593Smuzhiyun 	udelay(520);
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	size = sizeof(data16);
1263*4882a593Smuzhiyun 	tegra_dc_dpaux_read(dp, DPAUX_DP_AUXCTL_CMD_AUXRD,
1264*4882a593Smuzhiyun 			    DP_LANE0_1_STATUS, (u8 *)&data16, &size, &status);
1265*4882a593Smuzhiyun 	status = mask & 0x1111;
1266*4882a593Smuzhiyun 	if ((data16 & status) != status) {
1267*4882a593Smuzhiyun 		debug("dp: Link training error for TP1 (%#x, status %#x)\n",
1268*4882a593Smuzhiyun 		      data16, status);
1269*4882a593Smuzhiyun 		return -EFAULT;
1270*4882a593Smuzhiyun 	}
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	/* enable ASSR */
1273*4882a593Smuzhiyun 	tegra_dc_dp_set_assr(dp, sor, link_cfg->scramble_ena);
1274*4882a593Smuzhiyun 	tegra_dc_sor_set_dp_linkctl(sor, 1, training_pattern_3, link_cfg);
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	tegra_dc_dp_dpcd_write(dp, DP_TRAINING_PATTERN_SET,
1277*4882a593Smuzhiyun 			       link_cfg->link_bw == 20 ? 0x23 : 0x22);
1278*4882a593Smuzhiyun 	for (j = 0; j < link_cfg->lane_count; ++j)
1279*4882a593Smuzhiyun 		tegra_dc_dp_dpcd_write(dp, DP_TRAINING_LANE0_SET + j, 0x24);
1280*4882a593Smuzhiyun 	udelay(520);
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	size = sizeof(data32);
1283*4882a593Smuzhiyun 	tegra_dc_dpaux_read(dp, DPAUX_DP_AUXCTL_CMD_AUXRD, DP_LANE0_1_STATUS,
1284*4882a593Smuzhiyun 			    (u8 *)&data32, &size, &status);
1285*4882a593Smuzhiyun 	if ((data32 & mask) != (0x7777 & mask)) {
1286*4882a593Smuzhiyun 		debug("dp: Link training error for TP2/3 (0x%x)\n", data32);
1287*4882a593Smuzhiyun 		return -EFAULT;
1288*4882a593Smuzhiyun 	}
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	tegra_dc_sor_set_dp_linkctl(sor, 1, training_pattern_disabled,
1291*4882a593Smuzhiyun 				    link_cfg);
1292*4882a593Smuzhiyun 	tegra_dc_dp_dpcd_write(dp, DP_TRAINING_PATTERN_SET, 0);
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	if (tegra_dc_dp_link_trained(dp, link_cfg)) {
1295*4882a593Smuzhiyun 		tegra_dc_sor_read_link_config(sor, &link_bw, &lane_count);
1296*4882a593Smuzhiyun 		debug("Fast link training failed, link bw %d, lane # %d\n",
1297*4882a593Smuzhiyun 		      link_bw, lane_count);
1298*4882a593Smuzhiyun 		return -EFAULT;
1299*4882a593Smuzhiyun 	}
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	debug("Fast link training succeeded, link bw %d, lane %d\n",
1302*4882a593Smuzhiyun 	      link_cfg->link_bw, link_cfg->lane_count);
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 	return 0;
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun 
tegra_dp_do_link_training(struct tegra_dp_priv * dp,struct tegra_dp_link_config * link_cfg,const struct display_timing * timing,struct udevice * sor)1307*4882a593Smuzhiyun static int tegra_dp_do_link_training(struct tegra_dp_priv *dp,
1308*4882a593Smuzhiyun 		struct tegra_dp_link_config *link_cfg,
1309*4882a593Smuzhiyun 		const struct display_timing *timing,
1310*4882a593Smuzhiyun 		struct udevice *sor)
1311*4882a593Smuzhiyun {
1312*4882a593Smuzhiyun 	u8	link_bw;
1313*4882a593Smuzhiyun 	u8	lane_count;
1314*4882a593Smuzhiyun 	int	ret;
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	if (DO_FAST_LINK_TRAINING) {
1317*4882a593Smuzhiyun 		ret = tegra_dc_dp_fast_link_training(dp, link_cfg, sor);
1318*4882a593Smuzhiyun 		if (ret) {
1319*4882a593Smuzhiyun 			debug("dp: fast link training failed\n");
1320*4882a593Smuzhiyun 		} else {
1321*4882a593Smuzhiyun 			/*
1322*4882a593Smuzhiyun 			* set to a known-good drive setting if fast link
1323*4882a593Smuzhiyun 			* succeeded. Ignore any error.
1324*4882a593Smuzhiyun 			*/
1325*4882a593Smuzhiyun 			ret = tegra_dc_sor_set_voltage_swing(dp->sor, link_cfg);
1326*4882a593Smuzhiyun 			if (ret)
1327*4882a593Smuzhiyun 				debug("Failed to set voltage swing\n");
1328*4882a593Smuzhiyun 		}
1329*4882a593Smuzhiyun 	} else {
1330*4882a593Smuzhiyun 		ret = -ENOSYS;
1331*4882a593Smuzhiyun 	}
1332*4882a593Smuzhiyun 	if (ret) {
1333*4882a593Smuzhiyun 		/* Try full link training then */
1334*4882a593Smuzhiyun 		ret = tegra_dc_dp_full_link_training(dp, timing, link_cfg);
1335*4882a593Smuzhiyun 		if (ret) {
1336*4882a593Smuzhiyun 			debug("dp: full link training failed\n");
1337*4882a593Smuzhiyun 			return ret;
1338*4882a593Smuzhiyun 		}
1339*4882a593Smuzhiyun 	}
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	/* Everything is good; double check the link config */
1342*4882a593Smuzhiyun 	tegra_dc_sor_read_link_config(sor, &link_bw, &lane_count);
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	if ((link_cfg->link_bw == link_bw) &&
1345*4882a593Smuzhiyun 	    (link_cfg->lane_count == lane_count))
1346*4882a593Smuzhiyun 		return 0;
1347*4882a593Smuzhiyun 	else
1348*4882a593Smuzhiyun 		return -EFAULT;
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun 
tegra_dc_dp_explore_link_cfg(struct tegra_dp_priv * dp,struct tegra_dp_link_config * link_cfg,struct udevice * sor,const struct display_timing * timing)1351*4882a593Smuzhiyun static int tegra_dc_dp_explore_link_cfg(struct tegra_dp_priv *dp,
1352*4882a593Smuzhiyun 			struct tegra_dp_link_config *link_cfg,
1353*4882a593Smuzhiyun 			struct udevice *sor,
1354*4882a593Smuzhiyun 			const struct display_timing *timing)
1355*4882a593Smuzhiyun {
1356*4882a593Smuzhiyun 	struct tegra_dp_link_config temp_cfg;
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	if (!timing->pixelclock.typ || !timing->hactive.typ ||
1359*4882a593Smuzhiyun 	    !timing->vactive.typ) {
1360*4882a593Smuzhiyun 		debug("dp: error mode configuration");
1361*4882a593Smuzhiyun 		return -EINVAL;
1362*4882a593Smuzhiyun 	}
1363*4882a593Smuzhiyun 	if (!link_cfg->max_link_bw || !link_cfg->max_lane_count) {
1364*4882a593Smuzhiyun 		debug("dp: error link configuration");
1365*4882a593Smuzhiyun 		return -EINVAL;
1366*4882a593Smuzhiyun 	}
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	link_cfg->is_valid = 0;
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	memcpy(&temp_cfg, link_cfg, sizeof(temp_cfg));
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 	temp_cfg.link_bw = temp_cfg.max_link_bw;
1373*4882a593Smuzhiyun 	temp_cfg.lane_count = temp_cfg.max_lane_count;
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	/*
1376*4882a593Smuzhiyun 	 * set to max link config
1377*4882a593Smuzhiyun 	 */
1378*4882a593Smuzhiyun 	if ((!tegra_dc_dp_calc_config(dp, timing, &temp_cfg)) &&
1379*4882a593Smuzhiyun 	    (!tegra_dp_link_config(dp, &temp_cfg)) &&
1380*4882a593Smuzhiyun 		(!tegra_dp_do_link_training(dp, &temp_cfg, timing, sor)))
1381*4882a593Smuzhiyun 		/* the max link cfg is doable */
1382*4882a593Smuzhiyun 		memcpy(link_cfg, &temp_cfg, sizeof(temp_cfg));
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	return link_cfg->is_valid ? 0 : -EFAULT;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun 
tegra_dp_hpd_plug(struct tegra_dp_priv * dp)1387*4882a593Smuzhiyun static int tegra_dp_hpd_plug(struct tegra_dp_priv *dp)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun 	const int vdd_to_hpd_delay_ms = 200;
1390*4882a593Smuzhiyun 	u32 val;
1391*4882a593Smuzhiyun 	ulong start;
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	start = get_timer(0);
1394*4882a593Smuzhiyun 	do {
1395*4882a593Smuzhiyun 		val = tegra_dpaux_readl(dp, DPAUX_DP_AUXSTAT);
1396*4882a593Smuzhiyun 		if (val & DPAUX_DP_AUXSTAT_HPD_STATUS_PLUGGED)
1397*4882a593Smuzhiyun 			return 0;
1398*4882a593Smuzhiyun 		udelay(100);
1399*4882a593Smuzhiyun 	} while (get_timer(start) < vdd_to_hpd_delay_ms);
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 	return -EIO;
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun 
tegra_dc_dp_sink_out_of_sync(struct tegra_dp_priv * dp,u32 delay_ms)1404*4882a593Smuzhiyun static int tegra_dc_dp_sink_out_of_sync(struct tegra_dp_priv *dp, u32 delay_ms)
1405*4882a593Smuzhiyun {
1406*4882a593Smuzhiyun 	u8 dpcd_data;
1407*4882a593Smuzhiyun 	int out_of_sync;
1408*4882a593Smuzhiyun 	int ret;
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	debug("%s: delay=%d\n", __func__, delay_ms);
1411*4882a593Smuzhiyun 	mdelay(delay_ms);
1412*4882a593Smuzhiyun 	ret = tegra_dc_dp_dpcd_read(dp, DP_SINK_STATUS, &dpcd_data);
1413*4882a593Smuzhiyun 	if (ret)
1414*4882a593Smuzhiyun 		return ret;
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	out_of_sync = !(dpcd_data & DP_SINK_STATUS_PORT0_IN_SYNC);
1417*4882a593Smuzhiyun 	if (out_of_sync)
1418*4882a593Smuzhiyun 		debug("SINK receive port 0 out of sync, data=%x\n", dpcd_data);
1419*4882a593Smuzhiyun 	else
1420*4882a593Smuzhiyun 		debug("SINK is in synchronization\n");
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	return out_of_sync;
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun 
tegra_dc_dp_check_sink(struct tegra_dp_priv * dp,struct tegra_dp_link_config * link_cfg,const struct display_timing * timing)1425*4882a593Smuzhiyun static int tegra_dc_dp_check_sink(struct tegra_dp_priv *dp,
1426*4882a593Smuzhiyun 				  struct tegra_dp_link_config *link_cfg,
1427*4882a593Smuzhiyun 				  const struct display_timing *timing)
1428*4882a593Smuzhiyun {
1429*4882a593Smuzhiyun 	const int max_retry = 5;
1430*4882a593Smuzhiyun 	int delay_frame;
1431*4882a593Smuzhiyun 	int retries;
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun 	/*
1434*4882a593Smuzhiyun 	 * DP TCON may skip some main stream frames, thus we need to wait
1435*4882a593Smuzhiyun 	 * some delay before reading the DPCD SINK STATUS register, starting
1436*4882a593Smuzhiyun 	 * from 5
1437*4882a593Smuzhiyun 	 */
1438*4882a593Smuzhiyun 	delay_frame = 5;
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	retries = max_retry;
1441*4882a593Smuzhiyun 	do {
1442*4882a593Smuzhiyun 		int ret;
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 		if (!tegra_dc_dp_sink_out_of_sync(dp, link_cfg->frame_in_ms *
1445*4882a593Smuzhiyun 						  delay_frame))
1446*4882a593Smuzhiyun 			return 0;
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 		debug("%s: retries left %d\n", __func__, retries);
1449*4882a593Smuzhiyun 		if (!retries--) {
1450*4882a593Smuzhiyun 			printf("DP: Out of sync after %d retries\n", max_retry);
1451*4882a593Smuzhiyun 			return -EIO;
1452*4882a593Smuzhiyun 		}
1453*4882a593Smuzhiyun 		ret = tegra_dc_sor_detach(dp->dc_dev, dp->sor);
1454*4882a593Smuzhiyun 		if (ret)
1455*4882a593Smuzhiyun 			return ret;
1456*4882a593Smuzhiyun 		if (tegra_dc_dp_explore_link_cfg(dp, link_cfg, dp->sor,
1457*4882a593Smuzhiyun 						 timing)) {
1458*4882a593Smuzhiyun 			debug("dp: %s: error to configure link\n", __func__);
1459*4882a593Smuzhiyun 			continue;
1460*4882a593Smuzhiyun 		}
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun 		tegra_dc_sor_set_power_state(dp->sor, 1);
1463*4882a593Smuzhiyun 		tegra_dc_sor_attach(dp->dc_dev, dp->sor, link_cfg, timing);
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 		/* Increase delay_frame for next try in case the sink is
1466*4882a593Smuzhiyun 		   skipping more frames */
1467*4882a593Smuzhiyun 		delay_frame += 10;
1468*4882a593Smuzhiyun 	} while (1);
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun 
tegra_dp_enable(struct udevice * dev,int panel_bpp,const struct display_timing * timing)1471*4882a593Smuzhiyun int tegra_dp_enable(struct udevice *dev, int panel_bpp,
1472*4882a593Smuzhiyun 		    const struct display_timing *timing)
1473*4882a593Smuzhiyun {
1474*4882a593Smuzhiyun 	struct tegra_dp_priv *priv = dev_get_priv(dev);
1475*4882a593Smuzhiyun 	struct tegra_dp_link_config slink_cfg, *link_cfg = &slink_cfg;
1476*4882a593Smuzhiyun 	struct udevice *sor;
1477*4882a593Smuzhiyun 	int data;
1478*4882a593Smuzhiyun 	int retry;
1479*4882a593Smuzhiyun 	int ret;
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	memset(link_cfg, '\0', sizeof(*link_cfg));
1482*4882a593Smuzhiyun 	link_cfg->is_valid = 0;
1483*4882a593Smuzhiyun 	link_cfg->scramble_ena = 1;
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	tegra_dc_dpaux_enable(priv);
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 	if (tegra_dp_hpd_plug(priv) < 0) {
1488*4882a593Smuzhiyun 		debug("dp: hpd plug failed\n");
1489*4882a593Smuzhiyun 		return -EIO;
1490*4882a593Smuzhiyun 	}
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	link_cfg->bits_per_pixel = panel_bpp;
1493*4882a593Smuzhiyun 	if (tegra_dc_dp_init_max_link_cfg(timing, priv, link_cfg)) {
1494*4882a593Smuzhiyun 		debug("dp: failed to init link configuration\n");
1495*4882a593Smuzhiyun 		return -ENOLINK;
1496*4882a593Smuzhiyun 	}
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	ret = uclass_first_device(UCLASS_VIDEO_BRIDGE, &sor);
1499*4882a593Smuzhiyun 	if (ret || !sor) {
1500*4882a593Smuzhiyun 		debug("dp: failed to find SOR device: ret=%d\n", ret);
1501*4882a593Smuzhiyun 		return ret;
1502*4882a593Smuzhiyun 	}
1503*4882a593Smuzhiyun 	priv->sor = sor;
1504*4882a593Smuzhiyun 	ret = tegra_dc_sor_enable_dp(sor, link_cfg);
1505*4882a593Smuzhiyun 	if (ret)
1506*4882a593Smuzhiyun 		return ret;
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	tegra_dc_sor_set_panel_power(sor, 1);
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	/* Write power on to DPCD */
1511*4882a593Smuzhiyun 	data = DP_SET_POWER_D0;
1512*4882a593Smuzhiyun 	retry = 0;
1513*4882a593Smuzhiyun 	do {
1514*4882a593Smuzhiyun 		ret = tegra_dc_dp_dpcd_write(priv, DP_SET_POWER, data);
1515*4882a593Smuzhiyun 	} while ((retry++ < DP_POWER_ON_MAX_TRIES) && ret);
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun 	if (ret || retry >= DP_POWER_ON_MAX_TRIES) {
1518*4882a593Smuzhiyun 		debug("dp: failed to power on panel (0x%x)\n", ret);
1519*4882a593Smuzhiyun 		return -ENETUNREACH;
1520*4882a593Smuzhiyun 		goto error_enable;
1521*4882a593Smuzhiyun 	}
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 	/* Confirm DP plugging status */
1524*4882a593Smuzhiyun 	if (!(tegra_dpaux_readl(priv, DPAUX_DP_AUXSTAT) &
1525*4882a593Smuzhiyun 			DPAUX_DP_AUXSTAT_HPD_STATUS_PLUGGED)) {
1526*4882a593Smuzhiyun 		debug("dp: could not detect HPD\n");
1527*4882a593Smuzhiyun 		return -ENXIO;
1528*4882a593Smuzhiyun 	}
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	/* Check DP version */
1531*4882a593Smuzhiyun 	if (tegra_dc_dp_dpcd_read(priv, DP_DPCD_REV, &priv->revision)) {
1532*4882a593Smuzhiyun 		debug("dp: failed to read the revision number from sink\n");
1533*4882a593Smuzhiyun 		return -EIO;
1534*4882a593Smuzhiyun 	}
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	if (tegra_dc_dp_explore_link_cfg(priv, link_cfg, sor, timing)) {
1537*4882a593Smuzhiyun 		debug("dp: error configuring link\n");
1538*4882a593Smuzhiyun 		return -ENOMEDIUM;
1539*4882a593Smuzhiyun 	}
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun 	tegra_dc_sor_set_power_state(sor, 1);
1542*4882a593Smuzhiyun 	ret = tegra_dc_sor_attach(priv->dc_dev, sor, link_cfg, timing);
1543*4882a593Smuzhiyun 	if (ret && ret != -EEXIST)
1544*4882a593Smuzhiyun 		return ret;
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	/*
1547*4882a593Smuzhiyun 	 * This takes a long time, but can apparently resolve a failure to
1548*4882a593Smuzhiyun 	 * bring up the display correctly.
1549*4882a593Smuzhiyun 	 */
1550*4882a593Smuzhiyun 	if (0) {
1551*4882a593Smuzhiyun 		ret = tegra_dc_dp_check_sink(priv, link_cfg, timing);
1552*4882a593Smuzhiyun 		if (ret)
1553*4882a593Smuzhiyun 			return ret;
1554*4882a593Smuzhiyun 	}
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	/* Power down the unused lanes to save power - a few hundred mW */
1557*4882a593Smuzhiyun 	tegra_dc_sor_power_down_unused_lanes(sor, link_cfg);
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	ret = video_bridge_set_backlight(sor, 80);
1560*4882a593Smuzhiyun 	if (ret) {
1561*4882a593Smuzhiyun 		debug("dp: failed to set backlight\n");
1562*4882a593Smuzhiyun 		return ret;
1563*4882a593Smuzhiyun 	}
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 	priv->enabled = true;
1566*4882a593Smuzhiyun error_enable:
1567*4882a593Smuzhiyun 	return 0;
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun 
tegra_dp_ofdata_to_platdata(struct udevice * dev)1570*4882a593Smuzhiyun static int tegra_dp_ofdata_to_platdata(struct udevice *dev)
1571*4882a593Smuzhiyun {
1572*4882a593Smuzhiyun 	struct tegra_dp_plat *plat = dev_get_platdata(dev);
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	plat->base = dev_read_addr(dev);
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	return 0;
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun 
tegra_dp_read_edid(struct udevice * dev,u8 * buf,int buf_size)1579*4882a593Smuzhiyun static int tegra_dp_read_edid(struct udevice *dev, u8 *buf, int buf_size)
1580*4882a593Smuzhiyun {
1581*4882a593Smuzhiyun 	struct tegra_dp_priv *priv = dev_get_priv(dev);
1582*4882a593Smuzhiyun 	const int tegra_edid_i2c_address = 0x50;
1583*4882a593Smuzhiyun 	u32 aux_stat = 0;
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	tegra_dc_dpaux_enable(priv);
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	return tegra_dc_i2c_aux_read(priv, tegra_edid_i2c_address, 0, buf,
1588*4882a593Smuzhiyun 				     buf_size, &aux_stat);
1589*4882a593Smuzhiyun }
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun static const struct dm_display_ops dp_tegra_ops = {
1592*4882a593Smuzhiyun 	.read_edid = tegra_dp_read_edid,
1593*4882a593Smuzhiyun 	.enable = tegra_dp_enable,
1594*4882a593Smuzhiyun };
1595*4882a593Smuzhiyun 
dp_tegra_probe(struct udevice * dev)1596*4882a593Smuzhiyun static int dp_tegra_probe(struct udevice *dev)
1597*4882a593Smuzhiyun {
1598*4882a593Smuzhiyun 	struct tegra_dp_plat *plat = dev_get_platdata(dev);
1599*4882a593Smuzhiyun 	struct tegra_dp_priv *priv = dev_get_priv(dev);
1600*4882a593Smuzhiyun 	struct display_plat *disp_uc_plat = dev_get_uclass_platdata(dev);
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun 	priv->regs = (struct dpaux_ctlr *)plat->base;
1603*4882a593Smuzhiyun 	priv->enabled = false;
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 	/* Remember the display controller that is sending us video */
1606*4882a593Smuzhiyun 	priv->dc_dev = disp_uc_plat->src_dev;
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	return 0;
1609*4882a593Smuzhiyun }
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun static const struct udevice_id tegra_dp_ids[] = {
1612*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra124-dpaux" },
1613*4882a593Smuzhiyun 	{ }
1614*4882a593Smuzhiyun };
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun U_BOOT_DRIVER(dp_tegra) = {
1617*4882a593Smuzhiyun 	.name	= "dpaux_tegra",
1618*4882a593Smuzhiyun 	.id	= UCLASS_DISPLAY,
1619*4882a593Smuzhiyun 	.of_match = tegra_dp_ids,
1620*4882a593Smuzhiyun 	.ofdata_to_platdata = tegra_dp_ofdata_to_platdata,
1621*4882a593Smuzhiyun 	.probe	= dp_tegra_probe,
1622*4882a593Smuzhiyun 	.ops	= &dp_tegra_ops,
1623*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct tegra_dp_priv),
1624*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct tegra_dp_plat),
1625*4882a593Smuzhiyun };
1626