xref: /OK3568_Linux_fs/u-boot/drivers/video/tegra124/displayport.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2014, NVIDIA Corporation.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef _TEGRA_DISPLAYPORT_H
8*4882a593Smuzhiyun #define _TEGRA_DISPLAYPORT_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/drm_dp_helper.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun struct dpaux_ctlr {
13*4882a593Smuzhiyun 	u32 reserved0;
14*4882a593Smuzhiyun 	u32 intr_en_aux;
15*4882a593Smuzhiyun 	u32 reserved2_4;
16*4882a593Smuzhiyun 	u32 intr_aux;
17*4882a593Smuzhiyun };
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define DPAUX_INTR_EN_AUX				0x1
20*4882a593Smuzhiyun #define DPAUX_INTR_AUX					0x5
21*4882a593Smuzhiyun #define DPAUX_DP_AUXDATA_WRITE_W(i)			(0x9 + 4 * (i))
22*4882a593Smuzhiyun #define DPAUX_DP_AUXDATA_READ_W(i)			(0x19 + 4 * (i))
23*4882a593Smuzhiyun #define DPAUX_DP_AUXADDR				0x29
24*4882a593Smuzhiyun #define DPAUX_DP_AUXCTL					0x2d
25*4882a593Smuzhiyun #define DPAUX_DP_AUXCTL_CMDLEN_SHIFT			0
26*4882a593Smuzhiyun #define DPAUX_DP_AUXCTL_CMDLEN_FIELD			0xff
27*4882a593Smuzhiyun #define DPAUX_DP_AUXCTL_CMD_SHIFT			12
28*4882a593Smuzhiyun #define DPAUX_DP_AUXCTL_CMD_MASK			(0xf << 12)
29*4882a593Smuzhiyun #define DPAUX_DP_AUXCTL_CMD_I2CWR			(0 << 12)
30*4882a593Smuzhiyun #define DPAUX_DP_AUXCTL_CMD_I2CRD			(1 << 12)
31*4882a593Smuzhiyun #define DPAUX_DP_AUXCTL_CMD_I2CREQWSTAT			(2 << 12)
32*4882a593Smuzhiyun #define DPAUX_DP_AUXCTL_CMD_MOTWR			(4 << 12)
33*4882a593Smuzhiyun #define DPAUX_DP_AUXCTL_CMD_MOTRD			(5 << 12)
34*4882a593Smuzhiyun #define DPAUX_DP_AUXCTL_CMD_MOTREQWSTAT			(6 << 12)
35*4882a593Smuzhiyun #define DPAUX_DP_AUXCTL_CMD_AUXWR			(8 << 12)
36*4882a593Smuzhiyun #define DPAUX_DP_AUXCTL_CMD_AUXRD			(9 << 12)
37*4882a593Smuzhiyun #define DPAUX_DP_AUXCTL_TRANSACTREQ_SHIFT		16
38*4882a593Smuzhiyun #define DPAUX_DP_AUXCTL_TRANSACTREQ_MASK		(0x1 << 16)
39*4882a593Smuzhiyun #define DPAUX_DP_AUXCTL_TRANSACTREQ_DONE		(0 << 16)
40*4882a593Smuzhiyun #define DPAUX_DP_AUXCTL_TRANSACTREQ_PENDING		(1 << 16)
41*4882a593Smuzhiyun #define DPAUX_DP_AUXCTL_RST_SHIFT			31
42*4882a593Smuzhiyun #define DPAUX_DP_AUXCTL_RST_DEASSERT			(0 << 31)
43*4882a593Smuzhiyun #define DPAUX_DP_AUXCTL_RST_ASSERT			(1 << 31)
44*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT				0x31
45*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_HPD_STATUS_SHIFT		28
46*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_HPD_STATUS_UNPLUG		(0 << 28)
47*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_HPD_STATUS_PLUGGED		(1 << 28)
48*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_AUXCTL_STATE_SHIFT		20
49*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_AUXCTL_STATE_MASK		(0xf << 20)
50*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_AUXCTL_STATE_IDLE		(0 << 20)
51*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_AUXCTL_STATE_SYNC		(1 << 20)
52*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_AUXCTL_STATE_START1		(2 << 20)
53*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_AUXCTL_STATE_COMMAND		(3 << 20)
54*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_AUXCTL_STATE_ADDRESS		(4 << 20)
55*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_AUXCTL_STATE_LENGTH		(5 << 20)
56*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_AUXCTL_STATE_WRITE1		(6 << 20)
57*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_AUXCTL_STATE_READ1		(7 << 20)
58*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_AUXCTL_STATE_GET_M		(8 << 20)
59*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_AUXCTL_STATE_STOP1		(9 << 20)
60*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_AUXCTL_STATE_STOP2		(10 << 20)
61*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_AUXCTL_STATE_REPLY		(11 << 20)
62*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_AUXCTL_STATE_CLEANUP		(12 << 20)
63*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_REPLYTYPE_SHIFT		16
64*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_REPLYTYPE_MASK			(0xf << 16)
65*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_REPLYTYPE_ACK			(0 << 16)
66*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_REPLYTYPE_NACK			(1 << 16)
67*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_REPLYTYPE_DEFER		(2 << 16)
68*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_REPLYTYPE_I2CNACK		(4 << 16)
69*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_REPLYTYPE_I2CDEFER		(8 << 16)
70*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_NO_STOP_ERROR_SHIFT		11
71*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_NO_STOP_ERROR_NOT_PENDING	(0 << 11)
72*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_NO_STOP_ERROR_PENDING		(1 << 11)
73*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_SINKSTAT_ERROR_SHIFT		10
74*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_SINKSTAT_ERROR_NOT_PENDING	(0 << 10)
75*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_SINKSTAT_ERROR_PENDING		(1 << 10)
76*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_RX_ERROR_SHIFT			9
77*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_RX_ERROR_NOT_PENDING		(0 << 9)
78*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_RX_ERROR_PENDING		(1 << 9)
79*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_TIMEOUT_ERROR_SHIFT		8
80*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_TIMEOUT_ERROR_NOT_PENDING	(0 << 8)
81*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_TIMEOUT_ERROR_PENDING		(1 << 8)
82*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_REPLY_M_SHIFT			0
83*4882a593Smuzhiyun #define DPAUX_DP_AUXSTAT_REPLY_M_MASK			(0xff << 0)
84*4882a593Smuzhiyun #define DPAUX_HPD_CONFIG				(0x3d)
85*4882a593Smuzhiyun #define DPAUX_HPD_IRQ_CONFIG				0x41
86*4882a593Smuzhiyun #define DPAUX_DP_AUX_CONFIG				0x45
87*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL				0x49
88*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_I2C_SDA_INPUT_RCV_SHIFT	15
89*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_I2C_SDA_INPUT_RCV_DISABLE	(0 << 15)
90*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_I2C_SDA_INPUT_RCV_ENABLE	(1 << 15)
91*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_I2C_SCL_INPUT_RCV_SHIFT	14
92*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_I2C_SCL_INPUT_RCV_DISABLE	(0 << 14)
93*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_I2C_SCL_INPUT_RCV_ENABLE	(1 << 14)
94*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_AUX_CMH_SHIFT		12
95*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_AUX_CMH_DEFAULT_MASK	(0x3 << 12)
96*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_AUX_CMH_V0_60		(0 << 12)
97*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_AUX_CMH_V0_64		(1 << 12)
98*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_AUX_CMH_V0_70		(2 << 12)
99*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_AUX_CMH_V0_56		(3 << 12)
100*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_AUX_DRVZ_SHIFT		8
101*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_AUX_DRVZ_DEFAULT_MASK	(0x7 << 8)
102*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_AUX_DRVZ_OHM_78		(0 << 8)
103*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_AUX_DRVZ_OHM_60		(1 << 8)
104*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_AUX_DRVZ_OHM_54		(2 << 8)
105*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_AUX_DRVZ_OHM_45		(3 << 8)
106*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_AUX_DRVZ_OHM_50		(4 << 8)
107*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_AUX_DRVZ_OHM_42		(5 << 8)
108*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_AUX_DRVZ_OHM_39		(6 << 8)
109*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_AUX_DRVZ_OHM_34		(7 << 8)
110*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_AUX_DRVI_SHIFT		2
111*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_AUX_DRVI_DEFAULT_MASK	(0x3f << 2)
112*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_AUX_INPUT_RCV_SHIFT		1
113*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_AUX_INPUT_RCV_DISABLE	(0 << 1)
114*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_AUX_INPUT_RCV_ENABLE	(1 << 1)
115*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_MODE_SHIFT			0
116*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_MODE_AUX			0
117*4882a593Smuzhiyun #define DPAUX_HYBRID_PADCTL_MODE_I2C			1
118*4882a593Smuzhiyun #define DPAUX_HYBRID_SPARE				0x4d
119*4882a593Smuzhiyun #define DPAUX_HYBRID_SPARE_PAD_PWR_POWERUP		0
120*4882a593Smuzhiyun #define DPAUX_HYBRID_SPARE_PAD_PWR_POWERDOWN		1
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define DP_AUX_DEFER_MAX_TRIES		7
123*4882a593Smuzhiyun #define DP_AUX_TIMEOUT_MAX_TRIES	2
124*4882a593Smuzhiyun #define DP_POWER_ON_MAX_TRIES		3
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define DP_AUX_MAX_BYTES		16
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define DP_AUX_TIMEOUT_MS		40
129*4882a593Smuzhiyun #define DP_DPCP_RETRY_SLEEP_NS		400
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun static const u32 tegra_dp_vs_regs[][4][4] = {
132*4882a593Smuzhiyun 	/* postcursor2 L0 */
133*4882a593Smuzhiyun 	{
134*4882a593Smuzhiyun 		/* pre-emphasis: L0, L1, L2, L3 */
135*4882a593Smuzhiyun 		{0x13, 0x19, 0x1e, 0x28}, /* voltage swing: L0 */
136*4882a593Smuzhiyun 		{0x1e, 0x25, 0x2d}, /* L1 */
137*4882a593Smuzhiyun 		{0x28, 0x32}, /* L2 */
138*4882a593Smuzhiyun 		{0x3c}, /* L3 */
139*4882a593Smuzhiyun 	},
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	/* postcursor2 L1 */
142*4882a593Smuzhiyun 	{
143*4882a593Smuzhiyun 		{0x12, 0x17, 0x1b, 0x25},
144*4882a593Smuzhiyun 		{0x1c, 0x23, 0x2a},
145*4882a593Smuzhiyun 		{0x25, 0x2f},
146*4882a593Smuzhiyun 		{0x39},
147*4882a593Smuzhiyun 	},
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* postcursor2 L2 */
150*4882a593Smuzhiyun 	{
151*4882a593Smuzhiyun 		{0x12, 0x16, 0x1a, 0x22},
152*4882a593Smuzhiyun 		{0x1b, 0x20, 0x27},
153*4882a593Smuzhiyun 		{0x24, 0x2d},
154*4882a593Smuzhiyun 		{0x36},
155*4882a593Smuzhiyun 	},
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/* postcursor2 L3 */
158*4882a593Smuzhiyun 	{
159*4882a593Smuzhiyun 		{0x11, 0x14, 0x17, 0x1f},
160*4882a593Smuzhiyun 		{0x19, 0x1e, 0x24},
161*4882a593Smuzhiyun 		{0x22, 0x2a},
162*4882a593Smuzhiyun 		{0x32},
163*4882a593Smuzhiyun 	},
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun static const u32 tegra_dp_pe_regs[][4][4] = {
167*4882a593Smuzhiyun 	/* postcursor2 L0 */
168*4882a593Smuzhiyun 	{
169*4882a593Smuzhiyun 		/* pre-emphasis: L0, L1, L2, L3 */
170*4882a593Smuzhiyun 		{0x00, 0x09, 0x13, 0x25}, /* voltage swing: L0 */
171*4882a593Smuzhiyun 		{0x00, 0x0f, 0x1e}, /* L1 */
172*4882a593Smuzhiyun 		{0x00, 0x14}, /* L2 */
173*4882a593Smuzhiyun 		{0x00}, /* L3 */
174*4882a593Smuzhiyun 	},
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/* postcursor2 L1 */
177*4882a593Smuzhiyun 	{
178*4882a593Smuzhiyun 		{0x00, 0x0a, 0x14, 0x28},
179*4882a593Smuzhiyun 		{0x00, 0x0f, 0x1e},
180*4882a593Smuzhiyun 		{0x00, 0x14},
181*4882a593Smuzhiyun 		{0x00},
182*4882a593Smuzhiyun 	},
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	/* postcursor2 L2 */
185*4882a593Smuzhiyun 	{
186*4882a593Smuzhiyun 		{0x00, 0x0a, 0x14, 0x28},
187*4882a593Smuzhiyun 		{0x00, 0x0f, 0x1e},
188*4882a593Smuzhiyun 		{0x00, 0x14},
189*4882a593Smuzhiyun 		{0x00},
190*4882a593Smuzhiyun 	},
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* postcursor2 L3 */
193*4882a593Smuzhiyun 	{
194*4882a593Smuzhiyun 		{0x00, 0x0a, 0x14, 0x28},
195*4882a593Smuzhiyun 		{0x00, 0x0f, 0x1e},
196*4882a593Smuzhiyun 		{0x00, 0x14},
197*4882a593Smuzhiyun 		{0x00},
198*4882a593Smuzhiyun 	},
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun static const u32 tegra_dp_pc_regs[][4][4] = {
202*4882a593Smuzhiyun 	/* postcursor2 L0 */
203*4882a593Smuzhiyun 	{
204*4882a593Smuzhiyun 		/* pre-emphasis: L0, L1, L2, L3 */
205*4882a593Smuzhiyun 		{0x00, 0x00, 0x00, 0x00}, /* voltage swing: L0 */
206*4882a593Smuzhiyun 		{0x00, 0x00, 0x00}, /* L1 */
207*4882a593Smuzhiyun 		{0x00, 0x00}, /* L2 */
208*4882a593Smuzhiyun 		{0x00}, /* L3 */
209*4882a593Smuzhiyun 	},
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	/* postcursor2 L1 */
212*4882a593Smuzhiyun 	{
213*4882a593Smuzhiyun 		{0x02, 0x02, 0x04, 0x05},
214*4882a593Smuzhiyun 		{0x02, 0x04, 0x05},
215*4882a593Smuzhiyun 		{0x04, 0x05},
216*4882a593Smuzhiyun 		{0x05},
217*4882a593Smuzhiyun 	},
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/* postcursor2 L2 */
220*4882a593Smuzhiyun 	{
221*4882a593Smuzhiyun 		{0x04, 0x05, 0x08, 0x0b},
222*4882a593Smuzhiyun 		{0x05, 0x09, 0x0b},
223*4882a593Smuzhiyun 		{0x08, 0x0a},
224*4882a593Smuzhiyun 		{0x0b},
225*4882a593Smuzhiyun 	},
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	/* postcursor2 L3 */
228*4882a593Smuzhiyun 	{
229*4882a593Smuzhiyun 		{0x05, 0x09, 0x0b, 0x12},
230*4882a593Smuzhiyun 		{0x09, 0x0d, 0x12},
231*4882a593Smuzhiyun 		{0x0b, 0x0f},
232*4882a593Smuzhiyun 		{0x12},
233*4882a593Smuzhiyun 	},
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun static const u32 tegra_dp_tx_pu[][4][4] = {
237*4882a593Smuzhiyun 	/* postcursor2 L0 */
238*4882a593Smuzhiyun 	{
239*4882a593Smuzhiyun 		/* pre-emphasis: L0, L1, L2, L3 */
240*4882a593Smuzhiyun 		{0x20, 0x30, 0x40, 0x60}, /* voltage swing: L0 */
241*4882a593Smuzhiyun 		{0x30, 0x40, 0x60}, /* L1 */
242*4882a593Smuzhiyun 		{0x40, 0x60}, /* L2 */
243*4882a593Smuzhiyun 		{0x60}, /* L3 */
244*4882a593Smuzhiyun 	},
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/* postcursor2 L1 */
247*4882a593Smuzhiyun 	{
248*4882a593Smuzhiyun 		{0x20, 0x20, 0x30, 0x50},
249*4882a593Smuzhiyun 		{0x30, 0x40, 0x50},
250*4882a593Smuzhiyun 		{0x40, 0x50},
251*4882a593Smuzhiyun 		{0x60},
252*4882a593Smuzhiyun 	},
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/* postcursor2 L2 */
255*4882a593Smuzhiyun 	{
256*4882a593Smuzhiyun 		{0x20, 0x20, 0x30, 0x40},
257*4882a593Smuzhiyun 		{0x30, 0x30, 0x40},
258*4882a593Smuzhiyun 		{0x40, 0x50},
259*4882a593Smuzhiyun 		{0x60},
260*4882a593Smuzhiyun 	},
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* postcursor2 L3 */
263*4882a593Smuzhiyun 	{
264*4882a593Smuzhiyun 		{0x20, 0x20, 0x20, 0x40},
265*4882a593Smuzhiyun 		{0x30, 0x30, 0x40},
266*4882a593Smuzhiyun 		{0x40, 0x40},
267*4882a593Smuzhiyun 		{0x60},
268*4882a593Smuzhiyun 	},
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun enum {
272*4882a593Smuzhiyun 	DRIVECURRENT_LEVEL0 = 0,
273*4882a593Smuzhiyun 	DRIVECURRENT_LEVEL1 = 1,
274*4882a593Smuzhiyun 	DRIVECURRENT_LEVEL2 = 2,
275*4882a593Smuzhiyun 	DRIVECURRENT_LEVEL3 = 3,
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun enum {
279*4882a593Smuzhiyun 	PREEMPHASIS_DISABLED = 0,
280*4882a593Smuzhiyun 	PREEMPHASIS_LEVEL1   = 1,
281*4882a593Smuzhiyun 	PREEMPHASIS_LEVEL2   = 2,
282*4882a593Smuzhiyun 	PREEMPHASIS_LEVEL3   = 3,
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun enum {
286*4882a593Smuzhiyun 	POSTCURSOR2_LEVEL0 = 0,
287*4882a593Smuzhiyun 	POSTCURSOR2_LEVEL1 = 1,
288*4882a593Smuzhiyun 	POSTCURSOR2_LEVEL2 = 2,
289*4882a593Smuzhiyun 	POSTCURSOR2_LEVEL3 = 3,
290*4882a593Smuzhiyun 	POSTCURSOR2_SUPPORTED
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
tegra_dp_is_max_vs(u32 pe,u32 vs)293*4882a593Smuzhiyun static inline int tegra_dp_is_max_vs(u32 pe, u32 vs)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	return (vs < (DRIVECURRENT_LEVEL3 - pe)) ? 0 : 1;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
tegra_dp_is_max_pe(u32 pe,u32 vs)298*4882a593Smuzhiyun static inline int tegra_dp_is_max_pe(u32 pe, u32 vs)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	return (pe < (PREEMPHASIS_LEVEL3 - vs)) ? 0 : 1;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
tegra_dp_is_max_pc(u32 pc)303*4882a593Smuzhiyun static inline int tegra_dp_is_max_pc(u32 pc)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	return (pc < POSTCURSOR2_LEVEL3) ? 0 : 1;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun /* DPCD definitions which are not defined in drm_dp_helper.h */
309*4882a593Smuzhiyun #define DP_DPCD_REV_MAJOR_SHIFT				4
310*4882a593Smuzhiyun #define DP_DPCD_REV_MAJOR_MASK				(0xf << 4)
311*4882a593Smuzhiyun #define DP_DPCD_REV_MINOR_SHIFT				0
312*4882a593Smuzhiyun #define DP_DPCD_REV_MINOR_MASK				0xf
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun #define DP_MAX_LINK_RATE_VAL_1_62_GPBS			0x6
315*4882a593Smuzhiyun #define DP_MAX_LINK_RATE_VAL_2_70_GPBS			0xa
316*4882a593Smuzhiyun #define DP_MAX_LINK_RATE_VAL_5_40_GPBS			0x4
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun #define DP_MAX_LANE_COUNT_LANE_1			0x1
319*4882a593Smuzhiyun #define DP_MAX_LANE_COUNT_LANE_2			0x2
320*4882a593Smuzhiyun #define DP_MAX_LANE_COUNT_LANE_4			0x4
321*4882a593Smuzhiyun #define DP_MAX_LANE_COUNT_TPS3_SUPPORTED_YES		(1 << 6)
322*4882a593Smuzhiyun #define DP_MAX_LANE_COUNT_ENHANCED_FRAMING_YES		(1 << 7)
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun #define NV_DPCD_TRAINING_LANEX_SET_DC_SHIFT		0
325*4882a593Smuzhiyun #define NV_DPCD_TRAINING_LANEX_SET_DC_MAX_REACHED_T	(0x00000001 << 2)
326*4882a593Smuzhiyun #define NV_DPCD_TRAINING_LANEX_SET_DC_MAX_REACHED_F     (0x00000000 << 2)
327*4882a593Smuzhiyun #define NV_DPCD_TRAINING_LANEX_SET_PE_SHIFT		3
328*4882a593Smuzhiyun #define NV_DPCD_TRAINING_LANEX_SET_PE_MAX_REACHED_T	(0x00000001 << 5)
329*4882a593Smuzhiyun #define NV_DPCD_TRAINING_LANEX_SET_PE_MAX_REACHED_F	(0x00000000 << 5)
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun #define DP_MAX_DOWNSPREAD_VAL_NONE			0
332*4882a593Smuzhiyun #define DP_MAX_DOWNSPREAD_VAL_0_5_PCT			1
333*4882a593Smuzhiyun #define DP_MAX_DOWNSPREAD_NO_AUX_HANDSHAKE_LT_T		(1 << 6)
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun #define DP_EDP_CONFIGURATION_CAP_ASC_RESET_YES		1
336*4882a593Smuzhiyun #define DP_EDP_CONFIGURATION_CAP_FRAMING_CHANGE_YES	(1 << 1)
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun #define DP_LANE_COUNT_SET_ENHANCEDFRAMING_T		(1 << 7)
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun #define DP_TRAINING_PATTERN_SET_SC_DISABLED_T		(1 << 5)
341*4882a593Smuzhiyun #define NV_DPCD_TRAINING_PATTERN_SET_SC_DISABLED_F	(0x00000000 << 5)
342*4882a593Smuzhiyun #define NV_DPCD_TRAINING_PATTERN_SET_SC_DISABLED_T	(0x00000001 << 5)
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun #define DP_MAIN_LINK_CHANNEL_CODING_SET_ASC_RESET_DISABLE	0
345*4882a593Smuzhiyun #define DP_MAIN_LINK_CHANNEL_CODING_SET_ASC_RESET_ENABLE	1
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun #define NV_DPCD_TRAINING_LANE0_1_SET2			0x10f
348*4882a593Smuzhiyun #define NV_DPCD_TRAINING_LANE2_3_SET2			0x110
349*4882a593Smuzhiyun #define NV_DPCD_LANEX_SET2_PC2_MAX_REACHED_T		(1 << 2)
350*4882a593Smuzhiyun #define NV_DPCD_LANEX_SET2_PC2_MAX_REACHED_F		(0 << 2)
351*4882a593Smuzhiyun #define NV_DPCD_LANEXPLUS1_SET2_PC2_MAX_REACHED_T	(1 << 6)
352*4882a593Smuzhiyun #define NV_DPCD_LANEXPLUS1_SET2_PC2_MAX_REACHED_F	(0 << 6)
353*4882a593Smuzhiyun #define NV_DPCD_LANEX_SET2_PC2_SHIFT			0
354*4882a593Smuzhiyun #define NV_DPCD_LANEXPLUS1_SET2_PC2_SHIFT		4
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEX_CR_DONE_SHIFT		0
357*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEX_CR_DONE_NO			(0x00000000)
358*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEX_CR_DONE_YES		(0x00000001)
359*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEX_CHN_EQ_DONE_SHIFT		1
360*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEX_CHN_EQ_DONE_NO		(0x00000000 << 1)
361*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEX_CHN_EQ_DONE_YES		(0x00000001 << 1)
362*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEX_SYMBOL_LOCKED_SHFIT	2
363*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEX_SYMBOL_LOCKED_NO		(0x00000000 << 2)
364*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEX_SYMBOL_LOCKED_YES		(0x00000001 << 2)
365*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEXPLUS1_CR_DONE_SHIFT		4
366*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEXPLUS1_CR_DONE_NO		(0x00000000 << 4)
367*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEXPLUS1_CR_DONE_YES		(0x00000001 << 4)
368*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEXPLUS1_CHN_EQ_DONE_SHIFT	5
369*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEXPLUS1_CHN_EQ_DONE_NO	(0x00000000 << 5)
370*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEXPLUS1_CHN_EQ_DONE_YES	(0x00000001 << 5)
371*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEXPLUS1_SYMBOL_LOCKED_SHIFT	6
372*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEXPLUS1_SYMBOL_LOCKED_NO	(0x00000000 << 6)
373*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEXPLUS1_SYMBOL_LOCKED_YES	(0x00000001 << 6)
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun #define NV_DPCD_LANE_ALIGN_STATUS_UPDATED		(0x00000204)
376*4882a593Smuzhiyun #define NV_DPCD_LANE_ALIGN_STATUS_UPDATED_DONE_NO	(0x00000000)
377*4882a593Smuzhiyun #define NV_DPCD_LANE_ALIGN_STATUS_UPDATED_DONE_YES	(0x00000001)
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEX_CR_DONE_SHIFT		0
380*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEX_CR_DONE_NO			(0x00000000)
381*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEX_CR_DONE_YES		(0x00000001)
382*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEX_CHN_EQ_DONE_SHIFT		1
383*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEX_CHN_EQ_DONE_NO		(0x00000000 << 1)
384*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEX_CHN_EQ_DONE_YES		(0x00000001 << 1)
385*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEX_SYMBOL_LOCKED_SHFIT	2
386*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEX_SYMBOL_LOCKED_NO		(0x00000000 << 2)
387*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEX_SYMBOL_LOCKED_YES		(0x00000001 << 2)
388*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEXPLUS1_CR_DONE_SHIFT		4
389*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEXPLUS1_CR_DONE_NO		(0x00000000 << 4)
390*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEXPLUS1_CR_DONE_YES		(0x00000001 << 4)
391*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEXPLUS1_CHN_EQ_DONE_SHIFT	5
392*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEXPLUS1_CHN_EQ_DONE_NO	(0x00000000 << 5)
393*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEXPLUS1_CHN_EQ_DONE_YES	(0x00000001 << 5)
394*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEXPLUS1_SYMBOL_LOCKED_SHIFT	6
395*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEXPLUS1_SYMBOL_LOCKED_NO	(0x00000000 << 6)
396*4882a593Smuzhiyun #define NV_DPCD_STATUS_LANEXPLUS1_SYMBOL_LOCKED_YES	(0x00000001 << 6)
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun #define NV_DPCD_ADJUST_REQ_LANEX_DC_SHIFT		0
399*4882a593Smuzhiyun #define NV_DPCD_ADJUST_REQ_LANEX_DC_MASK		0x3
400*4882a593Smuzhiyun #define NV_DPCD_ADJUST_REQ_LANEX_PE_SHIFT		2
401*4882a593Smuzhiyun #define NV_DPCD_ADJUST_REQ_LANEX_PE_MASK		(0x3 << 2)
402*4882a593Smuzhiyun #define NV_DPCD_ADJUST_REQ_LANEXPLUS1_DC_SHIFT		4
403*4882a593Smuzhiyun #define NV_DPCD_ADJUST_REQ_LANEXPLUS1_DC_MASK		(0x3 << 4)
404*4882a593Smuzhiyun #define NV_DPCD_ADJUST_REQ_LANEXPLUS1_PE_SHIFT		6
405*4882a593Smuzhiyun #define NV_DPCD_ADJUST_REQ_LANEXPLUS1_PE_MASK		(0x3 << 6)
406*4882a593Smuzhiyun #define NV_DPCD_ADJUST_REQ_POST_CURSOR2			(0x0000020C)
407*4882a593Smuzhiyun #define NV_DPCD_ADJUST_REQ_POST_CURSOR2_LANE_MASK	0x3
408*4882a593Smuzhiyun #define NV_DPCD_ADJUST_REQ_POST_CURSOR2_LANE_SHIFT(i)	(i*2)
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun #define NV_DPCD_TRAINING_AUX_RD_INTERVAL		(0x0000000E)
411*4882a593Smuzhiyun #define NV_DPCD_TRAINING_LANEX_SET_DC_MAX_REACHED_F     (0x00000000 << 2)
412*4882a593Smuzhiyun #endif
413