1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Allwinner DW HDMI bridge
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2017 Jernej Skrabec <jernej.skrabec@siol.net>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <display.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <dw_hdmi.h>
13*4882a593Smuzhiyun #include <edid.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <asm/arch/clock.h>
16*4882a593Smuzhiyun #include <asm/arch/lcdc.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun struct sunxi_dw_hdmi_priv {
19*4882a593Smuzhiyun struct dw_hdmi hdmi;
20*4882a593Smuzhiyun int mux;
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun struct sunxi_hdmi_phy {
24*4882a593Smuzhiyun u32 pol;
25*4882a593Smuzhiyun u32 res1[3];
26*4882a593Smuzhiyun u32 read_en;
27*4882a593Smuzhiyun u32 unscramble;
28*4882a593Smuzhiyun u32 res2[2];
29*4882a593Smuzhiyun u32 ctrl;
30*4882a593Smuzhiyun u32 unk1;
31*4882a593Smuzhiyun u32 unk2;
32*4882a593Smuzhiyun u32 pll;
33*4882a593Smuzhiyun u32 clk;
34*4882a593Smuzhiyun u32 unk3;
35*4882a593Smuzhiyun u32 status;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define HDMI_PHY_OFFS 0x10000
39*4882a593Smuzhiyun
sunxi_dw_hdmi_get_divider(uint clock)40*4882a593Smuzhiyun static int sunxi_dw_hdmi_get_divider(uint clock)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * Due to missing documentaion of HDMI PHY, we know correct
44*4882a593Smuzhiyun * settings only for following four PHY dividers. Select one
45*4882a593Smuzhiyun * based on clock speed.
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun if (clock <= 27000000)
48*4882a593Smuzhiyun return 11;
49*4882a593Smuzhiyun else if (clock <= 74250000)
50*4882a593Smuzhiyun return 4;
51*4882a593Smuzhiyun else if (clock <= 148500000)
52*4882a593Smuzhiyun return 2;
53*4882a593Smuzhiyun else
54*4882a593Smuzhiyun return 1;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
sunxi_dw_hdmi_phy_init(void)57*4882a593Smuzhiyun static void sunxi_dw_hdmi_phy_init(void)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun struct sunxi_hdmi_phy * const phy =
60*4882a593Smuzhiyun (struct sunxi_hdmi_phy *)(SUNXI_HDMI_BASE + HDMI_PHY_OFFS);
61*4882a593Smuzhiyun unsigned long tmo;
62*4882a593Smuzhiyun u32 tmp;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun * HDMI PHY settings are taken as-is from Allwinner BSP code.
66*4882a593Smuzhiyun * There is no documentation.
67*4882a593Smuzhiyun */
68*4882a593Smuzhiyun writel(0, &phy->ctrl);
69*4882a593Smuzhiyun setbits_le32(&phy->ctrl, BIT(0));
70*4882a593Smuzhiyun udelay(5);
71*4882a593Smuzhiyun setbits_le32(&phy->ctrl, BIT(16));
72*4882a593Smuzhiyun setbits_le32(&phy->ctrl, BIT(1));
73*4882a593Smuzhiyun udelay(10);
74*4882a593Smuzhiyun setbits_le32(&phy->ctrl, BIT(2));
75*4882a593Smuzhiyun udelay(5);
76*4882a593Smuzhiyun setbits_le32(&phy->ctrl, BIT(3));
77*4882a593Smuzhiyun udelay(40);
78*4882a593Smuzhiyun setbits_le32(&phy->ctrl, BIT(19));
79*4882a593Smuzhiyun udelay(100);
80*4882a593Smuzhiyun setbits_le32(&phy->ctrl, BIT(18));
81*4882a593Smuzhiyun setbits_le32(&phy->ctrl, 7 << 4);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Note that Allwinner code doesn't fail in case of timeout */
84*4882a593Smuzhiyun tmo = timer_get_us() + 2000;
85*4882a593Smuzhiyun while ((readl(&phy->status) & 0x80) == 0) {
86*4882a593Smuzhiyun if (timer_get_us() > tmo) {
87*4882a593Smuzhiyun printf("Warning: HDMI PHY init timeout!\n");
88*4882a593Smuzhiyun break;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun setbits_le32(&phy->ctrl, 0xf << 8);
93*4882a593Smuzhiyun setbits_le32(&phy->ctrl, BIT(7));
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun writel(0x39dc5040, &phy->pll);
96*4882a593Smuzhiyun writel(0x80084343, &phy->clk);
97*4882a593Smuzhiyun udelay(10000);
98*4882a593Smuzhiyun writel(1, &phy->unk3);
99*4882a593Smuzhiyun setbits_le32(&phy->pll, BIT(25));
100*4882a593Smuzhiyun udelay(100000);
101*4882a593Smuzhiyun tmp = (readl(&phy->status) & 0x1f800) >> 11;
102*4882a593Smuzhiyun setbits_le32(&phy->pll, BIT(31) | BIT(30));
103*4882a593Smuzhiyun setbits_le32(&phy->pll, tmp);
104*4882a593Smuzhiyun writel(0x01FF0F7F, &phy->ctrl);
105*4882a593Smuzhiyun writel(0x80639000, &phy->unk1);
106*4882a593Smuzhiyun writel(0x0F81C405, &phy->unk2);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* enable read access to HDMI controller */
109*4882a593Smuzhiyun writel(0x54524545, &phy->read_en);
110*4882a593Smuzhiyun /* descramble register offsets */
111*4882a593Smuzhiyun writel(0x42494E47, &phy->unscramble);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
sunxi_dw_hdmi_get_plug_in_status(void)114*4882a593Smuzhiyun static int sunxi_dw_hdmi_get_plug_in_status(void)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun struct sunxi_hdmi_phy * const phy =
117*4882a593Smuzhiyun (struct sunxi_hdmi_phy *)(SUNXI_HDMI_BASE + HDMI_PHY_OFFS);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return !!(readl(&phy->status) & (1 << 19));
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
sunxi_dw_hdmi_wait_for_hpd(void)122*4882a593Smuzhiyun static int sunxi_dw_hdmi_wait_for_hpd(void)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun ulong start;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun start = get_timer(0);
127*4882a593Smuzhiyun do {
128*4882a593Smuzhiyun if (sunxi_dw_hdmi_get_plug_in_status())
129*4882a593Smuzhiyun return 0;
130*4882a593Smuzhiyun udelay(100);
131*4882a593Smuzhiyun } while (get_timer(start) < 300);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return -1;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
sunxi_dw_hdmi_phy_set(uint clock)136*4882a593Smuzhiyun static void sunxi_dw_hdmi_phy_set(uint clock)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun struct sunxi_hdmi_phy * const phy =
139*4882a593Smuzhiyun (struct sunxi_hdmi_phy *)(SUNXI_HDMI_BASE + HDMI_PHY_OFFS);
140*4882a593Smuzhiyun int div = sunxi_dw_hdmi_get_divider(clock);
141*4882a593Smuzhiyun u32 tmp;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /*
144*4882a593Smuzhiyun * Unfortunately, we don't know much about those magic
145*4882a593Smuzhiyun * numbers. They are taken from Allwinner BSP driver.
146*4882a593Smuzhiyun */
147*4882a593Smuzhiyun switch (div) {
148*4882a593Smuzhiyun case 1:
149*4882a593Smuzhiyun writel(0x30dc5fc0, &phy->pll);
150*4882a593Smuzhiyun writel(0x800863C0, &phy->clk);
151*4882a593Smuzhiyun mdelay(10);
152*4882a593Smuzhiyun writel(0x00000001, &phy->unk3);
153*4882a593Smuzhiyun setbits_le32(&phy->pll, BIT(25));
154*4882a593Smuzhiyun mdelay(200);
155*4882a593Smuzhiyun tmp = (readl(&phy->status) & 0x1f800) >> 11;
156*4882a593Smuzhiyun setbits_le32(&phy->pll, BIT(31) | BIT(30));
157*4882a593Smuzhiyun if (tmp < 0x3d)
158*4882a593Smuzhiyun setbits_le32(&phy->pll, tmp + 2);
159*4882a593Smuzhiyun else
160*4882a593Smuzhiyun setbits_le32(&phy->pll, 0x3f);
161*4882a593Smuzhiyun mdelay(100);
162*4882a593Smuzhiyun writel(0x01FFFF7F, &phy->ctrl);
163*4882a593Smuzhiyun writel(0x8063b000, &phy->unk1);
164*4882a593Smuzhiyun writel(0x0F8246B5, &phy->unk2);
165*4882a593Smuzhiyun break;
166*4882a593Smuzhiyun case 2:
167*4882a593Smuzhiyun writel(0x39dc5040, &phy->pll);
168*4882a593Smuzhiyun writel(0x80084381, &phy->clk);
169*4882a593Smuzhiyun mdelay(10);
170*4882a593Smuzhiyun writel(0x00000001, &phy->unk3);
171*4882a593Smuzhiyun setbits_le32(&phy->pll, BIT(25));
172*4882a593Smuzhiyun mdelay(100);
173*4882a593Smuzhiyun tmp = (readl(&phy->status) & 0x1f800) >> 11;
174*4882a593Smuzhiyun setbits_le32(&phy->pll, BIT(31) | BIT(30));
175*4882a593Smuzhiyun setbits_le32(&phy->pll, tmp);
176*4882a593Smuzhiyun writel(0x01FFFF7F, &phy->ctrl);
177*4882a593Smuzhiyun writel(0x8063a800, &phy->unk1);
178*4882a593Smuzhiyun writel(0x0F81C485, &phy->unk2);
179*4882a593Smuzhiyun break;
180*4882a593Smuzhiyun case 4:
181*4882a593Smuzhiyun writel(0x39dc5040, &phy->pll);
182*4882a593Smuzhiyun writel(0x80084343, &phy->clk);
183*4882a593Smuzhiyun mdelay(10);
184*4882a593Smuzhiyun writel(0x00000001, &phy->unk3);
185*4882a593Smuzhiyun setbits_le32(&phy->pll, BIT(25));
186*4882a593Smuzhiyun mdelay(100);
187*4882a593Smuzhiyun tmp = (readl(&phy->status) & 0x1f800) >> 11;
188*4882a593Smuzhiyun setbits_le32(&phy->pll, BIT(31) | BIT(30));
189*4882a593Smuzhiyun setbits_le32(&phy->pll, tmp);
190*4882a593Smuzhiyun writel(0x01FFFF7F, &phy->ctrl);
191*4882a593Smuzhiyun writel(0x8063b000, &phy->unk1);
192*4882a593Smuzhiyun writel(0x0F81C405, &phy->unk2);
193*4882a593Smuzhiyun break;
194*4882a593Smuzhiyun case 11:
195*4882a593Smuzhiyun writel(0x39dc5040, &phy->pll);
196*4882a593Smuzhiyun writel(0x8008430a, &phy->clk);
197*4882a593Smuzhiyun mdelay(10);
198*4882a593Smuzhiyun writel(0x00000001, &phy->unk3);
199*4882a593Smuzhiyun setbits_le32(&phy->pll, BIT(25));
200*4882a593Smuzhiyun mdelay(100);
201*4882a593Smuzhiyun tmp = (readl(&phy->status) & 0x1f800) >> 11;
202*4882a593Smuzhiyun setbits_le32(&phy->pll, BIT(31) | BIT(30));
203*4882a593Smuzhiyun setbits_le32(&phy->pll, tmp);
204*4882a593Smuzhiyun writel(0x01FFFF7F, &phy->ctrl);
205*4882a593Smuzhiyun writel(0x8063b000, &phy->unk1);
206*4882a593Smuzhiyun writel(0x0F81C405, &phy->unk2);
207*4882a593Smuzhiyun break;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
sunxi_dw_hdmi_pll_set(uint clk_khz)211*4882a593Smuzhiyun static void sunxi_dw_hdmi_pll_set(uint clk_khz)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun int value, n, m, div = 0, diff;
214*4882a593Smuzhiyun int best_n = 0, best_m = 0, best_diff = 0x0FFFFFFF;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun div = sunxi_dw_hdmi_get_divider(clk_khz * 1000);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /*
219*4882a593Smuzhiyun * Find the lowest divider resulting in a matching clock. If there
220*4882a593Smuzhiyun * is no match, pick the closest lower clock, as monitors tend to
221*4882a593Smuzhiyun * not sync to higher frequencies.
222*4882a593Smuzhiyun */
223*4882a593Smuzhiyun for (m = 1; m <= 16; m++) {
224*4882a593Smuzhiyun n = (m * div * clk_khz) / 24000;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if ((n >= 1) && (n <= 128)) {
227*4882a593Smuzhiyun value = (24000 * n) / m / div;
228*4882a593Smuzhiyun diff = clk_khz - value;
229*4882a593Smuzhiyun if (diff < best_diff) {
230*4882a593Smuzhiyun best_diff = diff;
231*4882a593Smuzhiyun best_m = m;
232*4882a593Smuzhiyun best_n = n;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun clock_set_pll3_factors(best_m, best_n);
238*4882a593Smuzhiyun debug("dotclock: %dkHz = %dkHz: (24MHz * %d) / %d / %d\n",
239*4882a593Smuzhiyun clk_khz, (clock_get_pll3() / 1000) / div,
240*4882a593Smuzhiyun best_n, best_m, div);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
sunxi_dw_hdmi_lcdc_init(int mux,const struct display_timing * edid,int bpp)243*4882a593Smuzhiyun static void sunxi_dw_hdmi_lcdc_init(int mux, const struct display_timing *edid,
244*4882a593Smuzhiyun int bpp)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
247*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
248*4882a593Smuzhiyun int div = sunxi_dw_hdmi_get_divider(edid->pixelclock.typ);
249*4882a593Smuzhiyun struct sunxi_lcdc_reg *lcdc;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun if (mux == 0) {
252*4882a593Smuzhiyun lcdc = (struct sunxi_lcdc_reg *)SUNXI_LCD0_BASE;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* Reset off */
255*4882a593Smuzhiyun setbits_le32(&ccm->ahb_reset1_cfg, 1 << AHB_RESET_OFFSET_LCD0);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* Clock on */
258*4882a593Smuzhiyun setbits_le32(&ccm->ahb_gate1, 1 << AHB_GATE_OFFSET_LCD0);
259*4882a593Smuzhiyun writel(CCM_LCD0_CTRL_GATE | CCM_LCD0_CTRL_M(div),
260*4882a593Smuzhiyun &ccm->lcd0_clk_cfg);
261*4882a593Smuzhiyun } else {
262*4882a593Smuzhiyun lcdc = (struct sunxi_lcdc_reg *)SUNXI_LCD1_BASE;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* Reset off */
265*4882a593Smuzhiyun setbits_le32(&ccm->ahb_reset1_cfg, 1 << AHB_RESET_OFFSET_LCD1);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* Clock on */
268*4882a593Smuzhiyun setbits_le32(&ccm->ahb_gate1, 1 << AHB_GATE_OFFSET_LCD1);
269*4882a593Smuzhiyun writel(CCM_LCD1_CTRL_GATE | CCM_LCD1_CTRL_M(div),
270*4882a593Smuzhiyun &ccm->lcd1_clk_cfg);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun lcdc_init(lcdc);
274*4882a593Smuzhiyun lcdc_tcon1_mode_set(lcdc, edid, false, false);
275*4882a593Smuzhiyun lcdc_enable(lcdc, bpp);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
sunxi_dw_hdmi_phy_cfg(struct dw_hdmi * hdmi,uint mpixelclock)278*4882a593Smuzhiyun static int sunxi_dw_hdmi_phy_cfg(struct dw_hdmi *hdmi, uint mpixelclock)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun sunxi_dw_hdmi_pll_set(mpixelclock/1000);
281*4882a593Smuzhiyun sunxi_dw_hdmi_phy_set(mpixelclock);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun return 0;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
sunxi_dw_hdmi_read_edid(struct udevice * dev,u8 * buf,int buf_size)286*4882a593Smuzhiyun static int sunxi_dw_hdmi_read_edid(struct udevice *dev, u8 *buf, int buf_size)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun struct sunxi_dw_hdmi_priv *priv = dev_get_priv(dev);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun return dw_hdmi_read_edid(&priv->hdmi, buf, buf_size);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
sunxi_dw_hdmi_enable(struct udevice * dev,int panel_bpp,const struct display_timing * edid)293*4882a593Smuzhiyun static int sunxi_dw_hdmi_enable(struct udevice *dev, int panel_bpp,
294*4882a593Smuzhiyun const struct display_timing *edid)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun struct sunxi_hdmi_phy * const phy =
297*4882a593Smuzhiyun (struct sunxi_hdmi_phy *)(SUNXI_HDMI_BASE + HDMI_PHY_OFFS);
298*4882a593Smuzhiyun struct sunxi_dw_hdmi_priv *priv = dev_get_priv(dev);
299*4882a593Smuzhiyun int ret;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun ret = dw_hdmi_enable(&priv->hdmi, edid);
302*4882a593Smuzhiyun if (ret)
303*4882a593Smuzhiyun return ret;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun sunxi_dw_hdmi_lcdc_init(priv->mux, edid, panel_bpp);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /*
308*4882a593Smuzhiyun * Condition in original code is a bit weird. This is attempt
309*4882a593Smuzhiyun * to make it more reasonable and it works. It could be that
310*4882a593Smuzhiyun * bits and conditions are related and should be separated.
311*4882a593Smuzhiyun */
312*4882a593Smuzhiyun if (!((edid->flags & DISPLAY_FLAGS_HSYNC_HIGH) &&
313*4882a593Smuzhiyun (edid->flags & DISPLAY_FLAGS_VSYNC_HIGH))) {
314*4882a593Smuzhiyun setbits_le32(&phy->pol, 0x300);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun setbits_le32(&phy->ctrl, 0xf << 12);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /*
320*4882a593Smuzhiyun * This is last hdmi access before boot, so scramble addresses
321*4882a593Smuzhiyun * again or othwerwise BSP driver won't work. Dummy read is
322*4882a593Smuzhiyun * needed or otherwise last write doesn't get written correctly.
323*4882a593Smuzhiyun */
324*4882a593Smuzhiyun (void)readb(SUNXI_HDMI_BASE);
325*4882a593Smuzhiyun writel(0, &phy->unscramble);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun return 0;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
sunxi_dw_hdmi_probe(struct udevice * dev)330*4882a593Smuzhiyun static int sunxi_dw_hdmi_probe(struct udevice *dev)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun struct display_plat *uc_plat = dev_get_uclass_platdata(dev);
333*4882a593Smuzhiyun struct sunxi_dw_hdmi_priv *priv = dev_get_priv(dev);
334*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
335*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
336*4882a593Smuzhiyun int ret;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* Set pll3 to 297 MHz */
339*4882a593Smuzhiyun clock_set_pll3(297000000);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* Set hdmi parent to pll3 */
342*4882a593Smuzhiyun clrsetbits_le32(&ccm->hdmi_clk_cfg, CCM_HDMI_CTRL_PLL_MASK,
343*4882a593Smuzhiyun CCM_HDMI_CTRL_PLL3);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* Set ahb gating to pass */
346*4882a593Smuzhiyun setbits_le32(&ccm->ahb_reset1_cfg, 1 << AHB_RESET_OFFSET_HDMI);
347*4882a593Smuzhiyun setbits_le32(&ccm->ahb_reset1_cfg, 1 << AHB_RESET_OFFSET_HDMI2);
348*4882a593Smuzhiyun setbits_le32(&ccm->ahb_gate1, 1 << AHB_GATE_OFFSET_HDMI);
349*4882a593Smuzhiyun setbits_le32(&ccm->hdmi_slow_clk_cfg, CCM_HDMI_SLOW_CTRL_DDC_GATE);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* Clock on */
352*4882a593Smuzhiyun setbits_le32(&ccm->hdmi_clk_cfg, CCM_HDMI_CTRL_GATE);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun sunxi_dw_hdmi_phy_init();
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun ret = sunxi_dw_hdmi_wait_for_hpd();
357*4882a593Smuzhiyun if (ret < 0) {
358*4882a593Smuzhiyun debug("hdmi can not get hpd signal\n");
359*4882a593Smuzhiyun return -1;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun priv->hdmi.ioaddr = SUNXI_HDMI_BASE;
363*4882a593Smuzhiyun priv->hdmi.i2c_clk_high = 0xd8;
364*4882a593Smuzhiyun priv->hdmi.i2c_clk_low = 0xfe;
365*4882a593Smuzhiyun priv->hdmi.reg_io_width = 1;
366*4882a593Smuzhiyun priv->hdmi.phy_set = sunxi_dw_hdmi_phy_cfg;
367*4882a593Smuzhiyun priv->mux = uc_plat->source_id;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun dw_hdmi_init(&priv->hdmi);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun return 0;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun static const struct dm_display_ops sunxi_dw_hdmi_ops = {
375*4882a593Smuzhiyun .read_edid = sunxi_dw_hdmi_read_edid,
376*4882a593Smuzhiyun .enable = sunxi_dw_hdmi_enable,
377*4882a593Smuzhiyun };
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun U_BOOT_DRIVER(sunxi_dw_hdmi) = {
380*4882a593Smuzhiyun .name = "sunxi_dw_hdmi",
381*4882a593Smuzhiyun .id = UCLASS_DISPLAY,
382*4882a593Smuzhiyun .ops = &sunxi_dw_hdmi_ops,
383*4882a593Smuzhiyun .probe = sunxi_dw_hdmi_probe,
384*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct sunxi_dw_hdmi_priv),
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun U_BOOT_DEVICE(sunxi_dw_hdmi) = {
388*4882a593Smuzhiyun .name = "sunxi_dw_hdmi"
389*4882a593Smuzhiyun };
390