1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Display driver for Allwinner SoCs.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2013-2014 Luc Verhaegen <libv@skynet.be>
5*4882a593Smuzhiyun * (C) Copyright 2014-2015 Hans de Goede <hdegoede@redhat.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <asm/arch/clock.h>
13*4882a593Smuzhiyun #include <asm/arch/display.h>
14*4882a593Smuzhiyun #include <asm/arch/gpio.h>
15*4882a593Smuzhiyun #include <asm/arch/lcdc.h>
16*4882a593Smuzhiyun #include <asm/arch/pwm.h>
17*4882a593Smuzhiyun #include <asm/arch/tve.h>
18*4882a593Smuzhiyun #include <asm/global_data.h>
19*4882a593Smuzhiyun #include <asm/gpio.h>
20*4882a593Smuzhiyun #include <asm/io.h>
21*4882a593Smuzhiyun #include <axp_pmic.h>
22*4882a593Smuzhiyun #include <errno.h>
23*4882a593Smuzhiyun #include <fdtdec.h>
24*4882a593Smuzhiyun #include <fdt_support.h>
25*4882a593Smuzhiyun #include <i2c.h>
26*4882a593Smuzhiyun #include <malloc.h>
27*4882a593Smuzhiyun #include <video_fb.h>
28*4882a593Smuzhiyun #include "../videomodes.h"
29*4882a593Smuzhiyun #include "../anx9804.h"
30*4882a593Smuzhiyun #include "../hitachi_tx18d42vm_lcd.h"
31*4882a593Smuzhiyun #include "../ssd2828.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_LCD_BL_PWM_ACTIVE_LOW
34*4882a593Smuzhiyun #define PWM_ON 0
35*4882a593Smuzhiyun #define PWM_OFF 1
36*4882a593Smuzhiyun #else
37*4882a593Smuzhiyun #define PWM_ON 1
38*4882a593Smuzhiyun #define PWM_OFF 0
39*4882a593Smuzhiyun #endif
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun enum sunxi_monitor {
44*4882a593Smuzhiyun sunxi_monitor_none,
45*4882a593Smuzhiyun sunxi_monitor_dvi,
46*4882a593Smuzhiyun sunxi_monitor_hdmi,
47*4882a593Smuzhiyun sunxi_monitor_lcd,
48*4882a593Smuzhiyun sunxi_monitor_vga,
49*4882a593Smuzhiyun sunxi_monitor_composite_pal,
50*4882a593Smuzhiyun sunxi_monitor_composite_ntsc,
51*4882a593Smuzhiyun sunxi_monitor_composite_pal_m,
52*4882a593Smuzhiyun sunxi_monitor_composite_pal_nc,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun #define SUNXI_MONITOR_LAST sunxi_monitor_composite_pal_nc
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun struct sunxi_display {
57*4882a593Smuzhiyun GraphicDevice graphic_device;
58*4882a593Smuzhiyun enum sunxi_monitor monitor;
59*4882a593Smuzhiyun unsigned int depth;
60*4882a593Smuzhiyun unsigned int fb_addr;
61*4882a593Smuzhiyun unsigned int fb_size;
62*4882a593Smuzhiyun } sunxi_display;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun const struct ctfb_res_modes composite_video_modes[2] = {
65*4882a593Smuzhiyun /* x y hz pixclk ps/kHz le ri up lo hs vs s vmode */
66*4882a593Smuzhiyun { 720, 576, 50, 37037, 27000, 137, 5, 20, 27, 2, 2, 0, FB_VMODE_INTERLACED },
67*4882a593Smuzhiyun { 720, 480, 60, 37037, 27000, 116, 20, 16, 27, 2, 2, 0, FB_VMODE_INTERLACED },
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_HDMI
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /*
73*4882a593Smuzhiyun * Wait up to 200ms for value to be set in given part of reg.
74*4882a593Smuzhiyun */
await_completion(u32 * reg,u32 mask,u32 val)75*4882a593Smuzhiyun static int await_completion(u32 *reg, u32 mask, u32 val)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun unsigned long tmo = timer_get_us() + 200000;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun while ((readl(reg) & mask) != val) {
80*4882a593Smuzhiyun if (timer_get_us() > tmo) {
81*4882a593Smuzhiyun printf("DDC: timeout reading EDID\n");
82*4882a593Smuzhiyun return -ETIME;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun return 0;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
sunxi_hdmi_hpd_detect(int hpd_delay)88*4882a593Smuzhiyun static int sunxi_hdmi_hpd_detect(int hpd_delay)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
91*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
92*4882a593Smuzhiyun struct sunxi_hdmi_reg * const hdmi =
93*4882a593Smuzhiyun (struct sunxi_hdmi_reg *)SUNXI_HDMI_BASE;
94*4882a593Smuzhiyun unsigned long tmo = timer_get_us() + hpd_delay * 1000;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* Set pll3 to 300MHz */
97*4882a593Smuzhiyun clock_set_pll3(300000000);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* Set hdmi parent to pll3 */
100*4882a593Smuzhiyun clrsetbits_le32(&ccm->hdmi_clk_cfg, CCM_HDMI_CTRL_PLL_MASK,
101*4882a593Smuzhiyun CCM_HDMI_CTRL_PLL3);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Set ahb gating to pass */
104*4882a593Smuzhiyun #ifdef CONFIG_SUNXI_GEN_SUN6I
105*4882a593Smuzhiyun setbits_le32(&ccm->ahb_reset1_cfg, 1 << AHB_RESET_OFFSET_HDMI);
106*4882a593Smuzhiyun #endif
107*4882a593Smuzhiyun setbits_le32(&ccm->ahb_gate1, 1 << AHB_GATE_OFFSET_HDMI);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* Clock on */
110*4882a593Smuzhiyun setbits_le32(&ccm->hdmi_clk_cfg, CCM_HDMI_CTRL_GATE);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun writel(SUNXI_HDMI_CTRL_ENABLE, &hdmi->ctrl);
113*4882a593Smuzhiyun writel(SUNXI_HDMI_PAD_CTRL0_HDP, &hdmi->pad_ctrl0);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun while (timer_get_us() < tmo) {
116*4882a593Smuzhiyun if (readl(&hdmi->hpd) & SUNXI_HDMI_HPD_DETECT)
117*4882a593Smuzhiyun return 1;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun return 0;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
sunxi_hdmi_shutdown(void)123*4882a593Smuzhiyun static void sunxi_hdmi_shutdown(void)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
126*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
127*4882a593Smuzhiyun struct sunxi_hdmi_reg * const hdmi =
128*4882a593Smuzhiyun (struct sunxi_hdmi_reg *)SUNXI_HDMI_BASE;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun clrbits_le32(&hdmi->ctrl, SUNXI_HDMI_CTRL_ENABLE);
131*4882a593Smuzhiyun clrbits_le32(&ccm->hdmi_clk_cfg, CCM_HDMI_CTRL_GATE);
132*4882a593Smuzhiyun clrbits_le32(&ccm->ahb_gate1, 1 << AHB_GATE_OFFSET_HDMI);
133*4882a593Smuzhiyun #ifdef CONFIG_SUNXI_GEN_SUN6I
134*4882a593Smuzhiyun clrbits_le32(&ccm->ahb_reset1_cfg, 1 << AHB_RESET_OFFSET_HDMI);
135*4882a593Smuzhiyun #endif
136*4882a593Smuzhiyun clock_set_pll3(0);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
sunxi_hdmi_ddc_do_command(u32 cmnd,int offset,int n)139*4882a593Smuzhiyun static int sunxi_hdmi_ddc_do_command(u32 cmnd, int offset, int n)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun struct sunxi_hdmi_reg * const hdmi =
142*4882a593Smuzhiyun (struct sunxi_hdmi_reg *)SUNXI_HDMI_BASE;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun setbits_le32(&hdmi->ddc_fifo_ctrl, SUNXI_HDMI_DDC_FIFO_CTRL_CLEAR);
145*4882a593Smuzhiyun writel(SUNXI_HMDI_DDC_ADDR_EDDC_SEGMENT(offset >> 8) |
146*4882a593Smuzhiyun SUNXI_HMDI_DDC_ADDR_EDDC_ADDR |
147*4882a593Smuzhiyun SUNXI_HMDI_DDC_ADDR_OFFSET(offset) |
148*4882a593Smuzhiyun SUNXI_HMDI_DDC_ADDR_SLAVE_ADDR, &hdmi->ddc_addr);
149*4882a593Smuzhiyun #ifndef CONFIG_MACH_SUN6I
150*4882a593Smuzhiyun writel(n, &hdmi->ddc_byte_count);
151*4882a593Smuzhiyun writel(cmnd, &hdmi->ddc_cmnd);
152*4882a593Smuzhiyun #else
153*4882a593Smuzhiyun writel(n << 16 | cmnd, &hdmi->ddc_cmnd);
154*4882a593Smuzhiyun #endif
155*4882a593Smuzhiyun setbits_le32(&hdmi->ddc_ctrl, SUNXI_HMDI_DDC_CTRL_START);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return await_completion(&hdmi->ddc_ctrl, SUNXI_HMDI_DDC_CTRL_START, 0);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
sunxi_hdmi_ddc_read(int offset,u8 * buf,int count)160*4882a593Smuzhiyun static int sunxi_hdmi_ddc_read(int offset, u8 *buf, int count)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun struct sunxi_hdmi_reg * const hdmi =
163*4882a593Smuzhiyun (struct sunxi_hdmi_reg *)SUNXI_HDMI_BASE;
164*4882a593Smuzhiyun int i, n;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun while (count > 0) {
167*4882a593Smuzhiyun if (count > 16)
168*4882a593Smuzhiyun n = 16;
169*4882a593Smuzhiyun else
170*4882a593Smuzhiyun n = count;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun if (sunxi_hdmi_ddc_do_command(
173*4882a593Smuzhiyun SUNXI_HDMI_DDC_CMND_EXPLICIT_EDDC_READ,
174*4882a593Smuzhiyun offset, n))
175*4882a593Smuzhiyun return -ETIME;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun for (i = 0; i < n; i++)
178*4882a593Smuzhiyun *buf++ = readb(&hdmi->ddc_fifo_data);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun offset += n;
181*4882a593Smuzhiyun count -= n;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun return 0;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
sunxi_hdmi_edid_get_block(int block,u8 * buf)187*4882a593Smuzhiyun static int sunxi_hdmi_edid_get_block(int block, u8 *buf)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun int r, retries = 2;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun do {
192*4882a593Smuzhiyun r = sunxi_hdmi_ddc_read(block * 128, buf, 128);
193*4882a593Smuzhiyun if (r)
194*4882a593Smuzhiyun continue;
195*4882a593Smuzhiyun r = edid_check_checksum(buf);
196*4882a593Smuzhiyun if (r) {
197*4882a593Smuzhiyun printf("EDID block %d: checksum error%s\n",
198*4882a593Smuzhiyun block, retries ? ", retrying" : "");
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun } while (r && retries--);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun return r;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
sunxi_hdmi_edid_get_mode(struct ctfb_res_modes * mode)205*4882a593Smuzhiyun static int sunxi_hdmi_edid_get_mode(struct ctfb_res_modes *mode)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun struct edid1_info edid1;
208*4882a593Smuzhiyun struct edid_cea861_info cea681[4];
209*4882a593Smuzhiyun struct edid_detailed_timing *t =
210*4882a593Smuzhiyun (struct edid_detailed_timing *)edid1.monitor_details.timing;
211*4882a593Smuzhiyun struct sunxi_hdmi_reg * const hdmi =
212*4882a593Smuzhiyun (struct sunxi_hdmi_reg *)SUNXI_HDMI_BASE;
213*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
214*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
215*4882a593Smuzhiyun int i, r, ext_blocks = 0;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* SUNXI_HDMI_CTRL_ENABLE & PAD_CTRL0 are already set by hpd_detect */
218*4882a593Smuzhiyun writel(SUNXI_HDMI_PAD_CTRL1 | SUNXI_HDMI_PAD_CTRL1_HALVE,
219*4882a593Smuzhiyun &hdmi->pad_ctrl1);
220*4882a593Smuzhiyun writel(SUNXI_HDMI_PLL_CTRL | SUNXI_HDMI_PLL_CTRL_DIV(15),
221*4882a593Smuzhiyun &hdmi->pll_ctrl);
222*4882a593Smuzhiyun writel(SUNXI_HDMI_PLL_DBG0_PLL3, &hdmi->pll_dbg0);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* Reset i2c controller */
225*4882a593Smuzhiyun setbits_le32(&ccm->hdmi_clk_cfg, CCM_HDMI_CTRL_DDC_GATE);
226*4882a593Smuzhiyun writel(SUNXI_HMDI_DDC_CTRL_ENABLE |
227*4882a593Smuzhiyun SUNXI_HMDI_DDC_CTRL_SDA_ENABLE |
228*4882a593Smuzhiyun SUNXI_HMDI_DDC_CTRL_SCL_ENABLE |
229*4882a593Smuzhiyun SUNXI_HMDI_DDC_CTRL_RESET, &hdmi->ddc_ctrl);
230*4882a593Smuzhiyun if (await_completion(&hdmi->ddc_ctrl, SUNXI_HMDI_DDC_CTRL_RESET, 0))
231*4882a593Smuzhiyun return -EIO;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun writel(SUNXI_HDMI_DDC_CLOCK, &hdmi->ddc_clock);
234*4882a593Smuzhiyun #ifndef CONFIG_MACH_SUN6I
235*4882a593Smuzhiyun writel(SUNXI_HMDI_DDC_LINE_CTRL_SDA_ENABLE |
236*4882a593Smuzhiyun SUNXI_HMDI_DDC_LINE_CTRL_SCL_ENABLE, &hdmi->ddc_line_ctrl);
237*4882a593Smuzhiyun #endif
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun r = sunxi_hdmi_edid_get_block(0, (u8 *)&edid1);
240*4882a593Smuzhiyun if (r == 0) {
241*4882a593Smuzhiyun r = edid_check_info(&edid1);
242*4882a593Smuzhiyun if (r) {
243*4882a593Smuzhiyun printf("EDID: invalid EDID data\n");
244*4882a593Smuzhiyun r = -EINVAL;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun if (r == 0) {
248*4882a593Smuzhiyun ext_blocks = edid1.extension_flag;
249*4882a593Smuzhiyun if (ext_blocks > 4)
250*4882a593Smuzhiyun ext_blocks = 4;
251*4882a593Smuzhiyun for (i = 0; i < ext_blocks; i++) {
252*4882a593Smuzhiyun if (sunxi_hdmi_edid_get_block(1 + i,
253*4882a593Smuzhiyun (u8 *)&cea681[i]) != 0) {
254*4882a593Smuzhiyun ext_blocks = i;
255*4882a593Smuzhiyun break;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* Disable DDC engine, no longer needed */
261*4882a593Smuzhiyun clrbits_le32(&hdmi->ddc_ctrl, SUNXI_HMDI_DDC_CTRL_ENABLE);
262*4882a593Smuzhiyun clrbits_le32(&ccm->hdmi_clk_cfg, CCM_HDMI_CTRL_DDC_GATE);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun if (r)
265*4882a593Smuzhiyun return r;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* We want version 1.3 or 1.2 with detailed timing info */
268*4882a593Smuzhiyun if (edid1.version != 1 || (edid1.revision < 3 &&
269*4882a593Smuzhiyun !EDID1_INFO_FEATURE_PREFERRED_TIMING_MODE(edid1))) {
270*4882a593Smuzhiyun printf("EDID: unsupported version %d.%d\n",
271*4882a593Smuzhiyun edid1.version, edid1.revision);
272*4882a593Smuzhiyun return -EINVAL;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /* Take the first usable detailed timing */
276*4882a593Smuzhiyun for (i = 0; i < 4; i++, t++) {
277*4882a593Smuzhiyun r = video_edid_dtd_to_ctfb_res_modes(t, mode);
278*4882a593Smuzhiyun if (r == 0)
279*4882a593Smuzhiyun break;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun if (i == 4) {
282*4882a593Smuzhiyun printf("EDID: no usable detailed timing found\n");
283*4882a593Smuzhiyun return -ENOENT;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* Check for basic audio support, if found enable hdmi output */
287*4882a593Smuzhiyun sunxi_display.monitor = sunxi_monitor_dvi;
288*4882a593Smuzhiyun for (i = 0; i < ext_blocks; i++) {
289*4882a593Smuzhiyun if (cea681[i].extension_tag != EDID_CEA861_EXTENSION_TAG ||
290*4882a593Smuzhiyun cea681[i].revision < 2)
291*4882a593Smuzhiyun continue;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (EDID_CEA861_SUPPORTS_BASIC_AUDIO(cea681[i]))
294*4882a593Smuzhiyun sunxi_display.monitor = sunxi_monitor_hdmi;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun return 0;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun #endif /* CONFIG_VIDEO_HDMI */
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun #ifdef CONFIG_MACH_SUN4I
303*4882a593Smuzhiyun /*
304*4882a593Smuzhiyun * Testing has shown that on sun4i the display backend engine does not have
305*4882a593Smuzhiyun * deep enough fifo-s causing flickering / tearing in full-hd mode due to
306*4882a593Smuzhiyun * fifo underruns. So on sun4i we use the display frontend engine to do the
307*4882a593Smuzhiyun * dma from memory, as the frontend does have deep enough fifo-s.
308*4882a593Smuzhiyun */
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun static const u32 sun4i_vert_coef[32] = {
311*4882a593Smuzhiyun 0x00004000, 0x000140ff, 0x00033ffe, 0x00043ffd,
312*4882a593Smuzhiyun 0x00063efc, 0xff083dfc, 0x000a3bfb, 0xff0d39fb,
313*4882a593Smuzhiyun 0xff0f37fb, 0xff1136fa, 0xfe1433fb, 0xfe1631fb,
314*4882a593Smuzhiyun 0xfd192ffb, 0xfd1c2cfb, 0xfd1f29fb, 0xfc2127fc,
315*4882a593Smuzhiyun 0xfc2424fc, 0xfc2721fc, 0xfb291ffd, 0xfb2c1cfd,
316*4882a593Smuzhiyun 0xfb2f19fd, 0xfb3116fe, 0xfb3314fe, 0xfa3611ff,
317*4882a593Smuzhiyun 0xfb370fff, 0xfb390dff, 0xfb3b0a00, 0xfc3d08ff,
318*4882a593Smuzhiyun 0xfc3e0600, 0xfd3f0400, 0xfe3f0300, 0xff400100,
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun static const u32 sun4i_horz_coef[64] = {
322*4882a593Smuzhiyun 0x40000000, 0x00000000, 0x40fe0000, 0x0000ff03,
323*4882a593Smuzhiyun 0x3ffd0000, 0x0000ff05, 0x3ffc0000, 0x0000ff06,
324*4882a593Smuzhiyun 0x3efb0000, 0x0000ff08, 0x3dfb0000, 0x0000ff09,
325*4882a593Smuzhiyun 0x3bfa0000, 0x0000fe0d, 0x39fa0000, 0x0000fe0f,
326*4882a593Smuzhiyun 0x38fa0000, 0x0000fe10, 0x36fa0000, 0x0000fe12,
327*4882a593Smuzhiyun 0x33fa0000, 0x0000fd16, 0x31fa0000, 0x0000fd18,
328*4882a593Smuzhiyun 0x2ffa0000, 0x0000fd1a, 0x2cfa0000, 0x0000fc1e,
329*4882a593Smuzhiyun 0x29fa0000, 0x0000fc21, 0x27fb0000, 0x0000fb23,
330*4882a593Smuzhiyun 0x24fb0000, 0x0000fb26, 0x21fb0000, 0x0000fb29,
331*4882a593Smuzhiyun 0x1ffc0000, 0x0000fa2b, 0x1cfc0000, 0x0000fa2e,
332*4882a593Smuzhiyun 0x19fd0000, 0x0000fa30, 0x16fd0000, 0x0000fa33,
333*4882a593Smuzhiyun 0x14fd0000, 0x0000fa35, 0x11fe0000, 0x0000fa37,
334*4882a593Smuzhiyun 0x0ffe0000, 0x0000fa39, 0x0dfe0000, 0x0000fa3b,
335*4882a593Smuzhiyun 0x0afe0000, 0x0000fa3e, 0x08ff0000, 0x0000fb3e,
336*4882a593Smuzhiyun 0x06ff0000, 0x0000fb40, 0x05ff0000, 0x0000fc40,
337*4882a593Smuzhiyun 0x03ff0000, 0x0000fd41, 0x01ff0000, 0x0000fe42,
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun
sunxi_frontend_init(void)340*4882a593Smuzhiyun static void sunxi_frontend_init(void)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
343*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
344*4882a593Smuzhiyun struct sunxi_de_fe_reg * const de_fe =
345*4882a593Smuzhiyun (struct sunxi_de_fe_reg *)SUNXI_DE_FE0_BASE;
346*4882a593Smuzhiyun int i;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /* Clocks on */
349*4882a593Smuzhiyun setbits_le32(&ccm->ahb_gate1, 1 << AHB_GATE_OFFSET_DE_FE0);
350*4882a593Smuzhiyun setbits_le32(&ccm->dram_clk_gate, 1 << CCM_DRAM_GATE_OFFSET_DE_FE0);
351*4882a593Smuzhiyun clock_set_de_mod_clock(&ccm->fe0_clk_cfg, 300000000);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun setbits_le32(&de_fe->enable, SUNXI_DE_FE_ENABLE_EN);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun for (i = 0; i < 32; i++) {
356*4882a593Smuzhiyun writel(sun4i_horz_coef[2 * i], &de_fe->ch0_horzcoef0[i]);
357*4882a593Smuzhiyun writel(sun4i_horz_coef[2 * i + 1], &de_fe->ch0_horzcoef1[i]);
358*4882a593Smuzhiyun writel(sun4i_vert_coef[i], &de_fe->ch0_vertcoef[i]);
359*4882a593Smuzhiyun writel(sun4i_horz_coef[2 * i], &de_fe->ch1_horzcoef0[i]);
360*4882a593Smuzhiyun writel(sun4i_horz_coef[2 * i + 1], &de_fe->ch1_horzcoef1[i]);
361*4882a593Smuzhiyun writel(sun4i_vert_coef[i], &de_fe->ch1_vertcoef[i]);
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun setbits_le32(&de_fe->frame_ctrl, SUNXI_DE_FE_FRAME_CTRL_COEF_RDY);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
sunxi_frontend_mode_set(const struct ctfb_res_modes * mode,unsigned int address)367*4882a593Smuzhiyun static void sunxi_frontend_mode_set(const struct ctfb_res_modes *mode,
368*4882a593Smuzhiyun unsigned int address)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun struct sunxi_de_fe_reg * const de_fe =
371*4882a593Smuzhiyun (struct sunxi_de_fe_reg *)SUNXI_DE_FE0_BASE;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun setbits_le32(&de_fe->bypass, SUNXI_DE_FE_BYPASS_CSC_BYPASS);
374*4882a593Smuzhiyun writel(CONFIG_SYS_SDRAM_BASE + address, &de_fe->ch0_addr);
375*4882a593Smuzhiyun writel(mode->xres * 4, &de_fe->ch0_stride);
376*4882a593Smuzhiyun writel(SUNXI_DE_FE_INPUT_FMT_ARGB8888, &de_fe->input_fmt);
377*4882a593Smuzhiyun writel(SUNXI_DE_FE_OUTPUT_FMT_ARGB8888, &de_fe->output_fmt);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun writel(SUNXI_DE_FE_HEIGHT(mode->yres) | SUNXI_DE_FE_WIDTH(mode->xres),
380*4882a593Smuzhiyun &de_fe->ch0_insize);
381*4882a593Smuzhiyun writel(SUNXI_DE_FE_HEIGHT(mode->yres) | SUNXI_DE_FE_WIDTH(mode->xres),
382*4882a593Smuzhiyun &de_fe->ch0_outsize);
383*4882a593Smuzhiyun writel(SUNXI_DE_FE_FACTOR_INT(1), &de_fe->ch0_horzfact);
384*4882a593Smuzhiyun writel(SUNXI_DE_FE_FACTOR_INT(1), &de_fe->ch0_vertfact);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun writel(SUNXI_DE_FE_HEIGHT(mode->yres) | SUNXI_DE_FE_WIDTH(mode->xres),
387*4882a593Smuzhiyun &de_fe->ch1_insize);
388*4882a593Smuzhiyun writel(SUNXI_DE_FE_HEIGHT(mode->yres) | SUNXI_DE_FE_WIDTH(mode->xres),
389*4882a593Smuzhiyun &de_fe->ch1_outsize);
390*4882a593Smuzhiyun writel(SUNXI_DE_FE_FACTOR_INT(1), &de_fe->ch1_horzfact);
391*4882a593Smuzhiyun writel(SUNXI_DE_FE_FACTOR_INT(1), &de_fe->ch1_vertfact);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun setbits_le32(&de_fe->frame_ctrl, SUNXI_DE_FE_FRAME_CTRL_REG_RDY);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
sunxi_frontend_enable(void)396*4882a593Smuzhiyun static void sunxi_frontend_enable(void)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun struct sunxi_de_fe_reg * const de_fe =
399*4882a593Smuzhiyun (struct sunxi_de_fe_reg *)SUNXI_DE_FE0_BASE;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun setbits_le32(&de_fe->frame_ctrl, SUNXI_DE_FE_FRAME_CTRL_FRM_START);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun #else
sunxi_frontend_init(void)404*4882a593Smuzhiyun static void sunxi_frontend_init(void) {}
sunxi_frontend_mode_set(const struct ctfb_res_modes * mode,unsigned int address)405*4882a593Smuzhiyun static void sunxi_frontend_mode_set(const struct ctfb_res_modes *mode,
406*4882a593Smuzhiyun unsigned int address) {}
sunxi_frontend_enable(void)407*4882a593Smuzhiyun static void sunxi_frontend_enable(void) {}
408*4882a593Smuzhiyun #endif
409*4882a593Smuzhiyun
sunxi_is_composite(void)410*4882a593Smuzhiyun static bool sunxi_is_composite(void)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun switch (sunxi_display.monitor) {
413*4882a593Smuzhiyun case sunxi_monitor_none:
414*4882a593Smuzhiyun case sunxi_monitor_dvi:
415*4882a593Smuzhiyun case sunxi_monitor_hdmi:
416*4882a593Smuzhiyun case sunxi_monitor_lcd:
417*4882a593Smuzhiyun case sunxi_monitor_vga:
418*4882a593Smuzhiyun return false;
419*4882a593Smuzhiyun case sunxi_monitor_composite_pal:
420*4882a593Smuzhiyun case sunxi_monitor_composite_ntsc:
421*4882a593Smuzhiyun case sunxi_monitor_composite_pal_m:
422*4882a593Smuzhiyun case sunxi_monitor_composite_pal_nc:
423*4882a593Smuzhiyun return true;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun return false; /* Never reached */
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /*
430*4882a593Smuzhiyun * This is the entity that mixes and matches the different layers and inputs.
431*4882a593Smuzhiyun * Allwinner calls it the back-end, but i like composer better.
432*4882a593Smuzhiyun */
sunxi_composer_init(void)433*4882a593Smuzhiyun static void sunxi_composer_init(void)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
436*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
437*4882a593Smuzhiyun struct sunxi_de_be_reg * const de_be =
438*4882a593Smuzhiyun (struct sunxi_de_be_reg *)SUNXI_DE_BE0_BASE;
439*4882a593Smuzhiyun int i;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun sunxi_frontend_init();
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun #ifdef CONFIG_SUNXI_GEN_SUN6I
444*4882a593Smuzhiyun /* Reset off */
445*4882a593Smuzhiyun setbits_le32(&ccm->ahb_reset1_cfg, 1 << AHB_RESET_OFFSET_DE_BE0);
446*4882a593Smuzhiyun #endif
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /* Clocks on */
449*4882a593Smuzhiyun setbits_le32(&ccm->ahb_gate1, 1 << AHB_GATE_OFFSET_DE_BE0);
450*4882a593Smuzhiyun #ifndef CONFIG_MACH_SUN4I /* On sun4i the frontend does the dma */
451*4882a593Smuzhiyun setbits_le32(&ccm->dram_clk_gate, 1 << CCM_DRAM_GATE_OFFSET_DE_BE0);
452*4882a593Smuzhiyun #endif
453*4882a593Smuzhiyun clock_set_de_mod_clock(&ccm->be0_clk_cfg, 300000000);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /* Engine bug, clear registers after reset */
456*4882a593Smuzhiyun for (i = 0x0800; i < 0x1000; i += 4)
457*4882a593Smuzhiyun writel(0, SUNXI_DE_BE0_BASE + i);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun setbits_le32(&de_be->mode, SUNXI_DE_BE_MODE_ENABLE);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun static u32 sunxi_rgb2yuv_coef[12] = {
463*4882a593Smuzhiyun 0x00000107, 0x00000204, 0x00000064, 0x00000108,
464*4882a593Smuzhiyun 0x00003f69, 0x00003ed6, 0x000001c1, 0x00000808,
465*4882a593Smuzhiyun 0x000001c1, 0x00003e88, 0x00003fb8, 0x00000808
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun
sunxi_composer_mode_set(const struct ctfb_res_modes * mode,unsigned int address)468*4882a593Smuzhiyun static void sunxi_composer_mode_set(const struct ctfb_res_modes *mode,
469*4882a593Smuzhiyun unsigned int address)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun struct sunxi_de_be_reg * const de_be =
472*4882a593Smuzhiyun (struct sunxi_de_be_reg *)SUNXI_DE_BE0_BASE;
473*4882a593Smuzhiyun int i;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun sunxi_frontend_mode_set(mode, address);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun writel(SUNXI_DE_BE_HEIGHT(mode->yres) | SUNXI_DE_BE_WIDTH(mode->xres),
478*4882a593Smuzhiyun &de_be->disp_size);
479*4882a593Smuzhiyun writel(SUNXI_DE_BE_HEIGHT(mode->yres) | SUNXI_DE_BE_WIDTH(mode->xres),
480*4882a593Smuzhiyun &de_be->layer0_size);
481*4882a593Smuzhiyun #ifndef CONFIG_MACH_SUN4I /* On sun4i the frontend does the dma */
482*4882a593Smuzhiyun writel(SUNXI_DE_BE_LAYER_STRIDE(mode->xres), &de_be->layer0_stride);
483*4882a593Smuzhiyun writel(address << 3, &de_be->layer0_addr_low32b);
484*4882a593Smuzhiyun writel(address >> 29, &de_be->layer0_addr_high4b);
485*4882a593Smuzhiyun #else
486*4882a593Smuzhiyun writel(SUNXI_DE_BE_LAYER_ATTR0_SRC_FE0, &de_be->layer0_attr0_ctrl);
487*4882a593Smuzhiyun #endif
488*4882a593Smuzhiyun writel(SUNXI_DE_BE_LAYER_ATTR1_FMT_XRGB8888, &de_be->layer0_attr1_ctrl);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun setbits_le32(&de_be->mode, SUNXI_DE_BE_MODE_LAYER0_ENABLE);
491*4882a593Smuzhiyun if (mode->vmode == FB_VMODE_INTERLACED)
492*4882a593Smuzhiyun setbits_le32(&de_be->mode,
493*4882a593Smuzhiyun #ifndef CONFIG_MACH_SUN5I
494*4882a593Smuzhiyun SUNXI_DE_BE_MODE_DEFLICKER_ENABLE |
495*4882a593Smuzhiyun #endif
496*4882a593Smuzhiyun SUNXI_DE_BE_MODE_INTERLACE_ENABLE);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun if (sunxi_is_composite()) {
499*4882a593Smuzhiyun writel(SUNXI_DE_BE_OUTPUT_COLOR_CTRL_ENABLE,
500*4882a593Smuzhiyun &de_be->output_color_ctrl);
501*4882a593Smuzhiyun for (i = 0; i < 12; i++)
502*4882a593Smuzhiyun writel(sunxi_rgb2yuv_coef[i],
503*4882a593Smuzhiyun &de_be->output_color_coef[i]);
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
sunxi_composer_enable(void)507*4882a593Smuzhiyun static void sunxi_composer_enable(void)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun struct sunxi_de_be_reg * const de_be =
510*4882a593Smuzhiyun (struct sunxi_de_be_reg *)SUNXI_DE_BE0_BASE;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun sunxi_frontend_enable();
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun setbits_le32(&de_be->reg_ctrl, SUNXI_DE_BE_REG_CTRL_LOAD_REGS);
515*4882a593Smuzhiyun setbits_le32(&de_be->mode, SUNXI_DE_BE_MODE_START);
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /*
519*4882a593Smuzhiyun * LCDC, what allwinner calls a CRTC, so timing controller and serializer.
520*4882a593Smuzhiyun */
sunxi_lcdc_pll_set(int tcon,int dotclock,int * clk_div,int * clk_double)521*4882a593Smuzhiyun static void sunxi_lcdc_pll_set(int tcon, int dotclock,
522*4882a593Smuzhiyun int *clk_div, int *clk_double)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
525*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
526*4882a593Smuzhiyun int value, n, m, min_m, max_m, diff;
527*4882a593Smuzhiyun int best_n = 0, best_m = 0, best_diff = 0x0FFFFFFF;
528*4882a593Smuzhiyun int best_double = 0;
529*4882a593Smuzhiyun bool use_mipi_pll = false;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun if (tcon == 0) {
532*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_LCD_IF_PARALLEL
533*4882a593Smuzhiyun min_m = 6;
534*4882a593Smuzhiyun max_m = 127;
535*4882a593Smuzhiyun #endif
536*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_LCD_IF_LVDS
537*4882a593Smuzhiyun min_m = max_m = 7;
538*4882a593Smuzhiyun #endif
539*4882a593Smuzhiyun } else {
540*4882a593Smuzhiyun min_m = 1;
541*4882a593Smuzhiyun max_m = 15;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /*
545*4882a593Smuzhiyun * Find the lowest divider resulting in a matching clock, if there
546*4882a593Smuzhiyun * is no match, pick the closest lower clock, as monitors tend to
547*4882a593Smuzhiyun * not sync to higher frequencies.
548*4882a593Smuzhiyun */
549*4882a593Smuzhiyun for (m = min_m; m <= max_m; m++) {
550*4882a593Smuzhiyun n = (m * dotclock) / 3000;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun if ((n >= 9) && (n <= 127)) {
553*4882a593Smuzhiyun value = (3000 * n) / m;
554*4882a593Smuzhiyun diff = dotclock - value;
555*4882a593Smuzhiyun if (diff < best_diff) {
556*4882a593Smuzhiyun best_diff = diff;
557*4882a593Smuzhiyun best_m = m;
558*4882a593Smuzhiyun best_n = n;
559*4882a593Smuzhiyun best_double = 0;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* These are just duplicates */
564*4882a593Smuzhiyun if (!(m & 1))
565*4882a593Smuzhiyun continue;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun n = (m * dotclock) / 6000;
568*4882a593Smuzhiyun if ((n >= 9) && (n <= 127)) {
569*4882a593Smuzhiyun value = (6000 * n) / m;
570*4882a593Smuzhiyun diff = dotclock - value;
571*4882a593Smuzhiyun if (diff < best_diff) {
572*4882a593Smuzhiyun best_diff = diff;
573*4882a593Smuzhiyun best_m = m;
574*4882a593Smuzhiyun best_n = n;
575*4882a593Smuzhiyun best_double = 1;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun #ifdef CONFIG_MACH_SUN6I
581*4882a593Smuzhiyun /*
582*4882a593Smuzhiyun * Use the MIPI pll if we've been unable to find any matching setting
583*4882a593Smuzhiyun * for PLL3, this happens with high dotclocks because of min_m = 6.
584*4882a593Smuzhiyun */
585*4882a593Smuzhiyun if (tcon == 0 && best_n == 0) {
586*4882a593Smuzhiyun use_mipi_pll = true;
587*4882a593Smuzhiyun best_m = 6; /* Minimum m for tcon0 */
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun if (use_mipi_pll) {
591*4882a593Smuzhiyun clock_set_pll3(297000000); /* Fix the video pll at 297 MHz */
592*4882a593Smuzhiyun clock_set_mipi_pll(best_m * dotclock * 1000);
593*4882a593Smuzhiyun debug("dotclock: %dkHz = %dkHz via mipi pll\n",
594*4882a593Smuzhiyun dotclock, clock_get_mipi_pll() / best_m / 1000);
595*4882a593Smuzhiyun } else
596*4882a593Smuzhiyun #endif
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun clock_set_pll3(best_n * 3000000);
599*4882a593Smuzhiyun debug("dotclock: %dkHz = %dkHz: (%d * 3MHz * %d) / %d\n",
600*4882a593Smuzhiyun dotclock,
601*4882a593Smuzhiyun (best_double + 1) * clock_get_pll3() / best_m / 1000,
602*4882a593Smuzhiyun best_double + 1, best_n, best_m);
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun if (tcon == 0) {
606*4882a593Smuzhiyun u32 pll;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun if (use_mipi_pll)
609*4882a593Smuzhiyun pll = CCM_LCD_CH0_CTRL_MIPI_PLL;
610*4882a593Smuzhiyun else if (best_double)
611*4882a593Smuzhiyun pll = CCM_LCD_CH0_CTRL_PLL3_2X;
612*4882a593Smuzhiyun else
613*4882a593Smuzhiyun pll = CCM_LCD_CH0_CTRL_PLL3;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun writel(CCM_LCD_CH0_CTRL_GATE | CCM_LCD_CH0_CTRL_RST | pll,
616*4882a593Smuzhiyun &ccm->lcd0_ch0_clk_cfg);
617*4882a593Smuzhiyun } else {
618*4882a593Smuzhiyun writel(CCM_LCD_CH1_CTRL_GATE |
619*4882a593Smuzhiyun (best_double ? CCM_LCD_CH1_CTRL_PLL3_2X :
620*4882a593Smuzhiyun CCM_LCD_CH1_CTRL_PLL3) |
621*4882a593Smuzhiyun CCM_LCD_CH1_CTRL_M(best_m), &ccm->lcd0_ch1_clk_cfg);
622*4882a593Smuzhiyun if (sunxi_is_composite())
623*4882a593Smuzhiyun setbits_le32(&ccm->lcd0_ch1_clk_cfg,
624*4882a593Smuzhiyun CCM_LCD_CH1_CTRL_HALF_SCLK1);
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun *clk_div = best_m;
628*4882a593Smuzhiyun *clk_double = best_double;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
sunxi_lcdc_init(void)631*4882a593Smuzhiyun static void sunxi_lcdc_init(void)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
634*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
635*4882a593Smuzhiyun struct sunxi_lcdc_reg * const lcdc =
636*4882a593Smuzhiyun (struct sunxi_lcdc_reg *)SUNXI_LCD0_BASE;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun /* Reset off */
639*4882a593Smuzhiyun #ifdef CONFIG_SUNXI_GEN_SUN6I
640*4882a593Smuzhiyun setbits_le32(&ccm->ahb_reset1_cfg, 1 << AHB_RESET_OFFSET_LCD0);
641*4882a593Smuzhiyun #else
642*4882a593Smuzhiyun setbits_le32(&ccm->lcd0_ch0_clk_cfg, CCM_LCD_CH0_CTRL_RST);
643*4882a593Smuzhiyun #endif
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun /* Clock on */
646*4882a593Smuzhiyun setbits_le32(&ccm->ahb_gate1, 1 << AHB_GATE_OFFSET_LCD0);
647*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_LCD_IF_LVDS
648*4882a593Smuzhiyun #ifdef CONFIG_SUNXI_GEN_SUN6I
649*4882a593Smuzhiyun setbits_le32(&ccm->ahb_reset2_cfg, 1 << AHB_RESET_OFFSET_LVDS);
650*4882a593Smuzhiyun #else
651*4882a593Smuzhiyun setbits_le32(&ccm->lvds_clk_cfg, CCM_LVDS_CTRL_RST);
652*4882a593Smuzhiyun #endif
653*4882a593Smuzhiyun #endif
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun lcdc_init(lcdc);
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
sunxi_lcdc_panel_enable(void)658*4882a593Smuzhiyun static void sunxi_lcdc_panel_enable(void)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun int pin, reset_pin;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun /*
663*4882a593Smuzhiyun * Start with backlight disabled to avoid the screen flashing to
664*4882a593Smuzhiyun * white while the lcd inits.
665*4882a593Smuzhiyun */
666*4882a593Smuzhiyun pin = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_BL_EN);
667*4882a593Smuzhiyun if (pin >= 0) {
668*4882a593Smuzhiyun gpio_request(pin, "lcd_backlight_enable");
669*4882a593Smuzhiyun gpio_direction_output(pin, 0);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun pin = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_BL_PWM);
673*4882a593Smuzhiyun if (pin >= 0) {
674*4882a593Smuzhiyun gpio_request(pin, "lcd_backlight_pwm");
675*4882a593Smuzhiyun gpio_direction_output(pin, PWM_OFF);
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun reset_pin = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_RESET);
679*4882a593Smuzhiyun if (reset_pin >= 0) {
680*4882a593Smuzhiyun gpio_request(reset_pin, "lcd_reset");
681*4882a593Smuzhiyun gpio_direction_output(reset_pin, 0); /* Assert reset */
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /* Give the backlight some time to turn off and power up the panel. */
685*4882a593Smuzhiyun mdelay(40);
686*4882a593Smuzhiyun pin = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_POWER);
687*4882a593Smuzhiyun if (pin >= 0) {
688*4882a593Smuzhiyun gpio_request(pin, "lcd_power");
689*4882a593Smuzhiyun gpio_direction_output(pin, 1);
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun if (reset_pin >= 0)
693*4882a593Smuzhiyun gpio_direction_output(reset_pin, 1); /* De-assert reset */
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
sunxi_lcdc_backlight_enable(void)696*4882a593Smuzhiyun static void sunxi_lcdc_backlight_enable(void)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun int pin;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun /*
701*4882a593Smuzhiyun * We want to have scanned out at least one frame before enabling the
702*4882a593Smuzhiyun * backlight to avoid the screen flashing to white when we enable it.
703*4882a593Smuzhiyun */
704*4882a593Smuzhiyun mdelay(40);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun pin = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_BL_EN);
707*4882a593Smuzhiyun if (pin >= 0)
708*4882a593Smuzhiyun gpio_direction_output(pin, 1);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun pin = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_BL_PWM);
711*4882a593Smuzhiyun #ifdef SUNXI_PWM_PIN0
712*4882a593Smuzhiyun if (pin == SUNXI_PWM_PIN0) {
713*4882a593Smuzhiyun writel(SUNXI_PWM_CTRL_POLARITY0(PWM_ON) |
714*4882a593Smuzhiyun SUNXI_PWM_CTRL_ENABLE0 |
715*4882a593Smuzhiyun SUNXI_PWM_CTRL_PRESCALE0(0xf), SUNXI_PWM_CTRL_REG);
716*4882a593Smuzhiyun writel(SUNXI_PWM_PERIOD_80PCT, SUNXI_PWM_CH0_PERIOD);
717*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUNXI_PWM_MUX);
718*4882a593Smuzhiyun return;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun #endif
721*4882a593Smuzhiyun if (pin >= 0)
722*4882a593Smuzhiyun gpio_direction_output(pin, PWM_ON);
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
sunxi_ctfb_mode_to_display_timing(const struct ctfb_res_modes * mode,struct display_timing * timing)725*4882a593Smuzhiyun static void sunxi_ctfb_mode_to_display_timing(const struct ctfb_res_modes *mode,
726*4882a593Smuzhiyun struct display_timing *timing)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun timing->pixelclock.typ = mode->pixclock_khz * 1000;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun timing->hactive.typ = mode->xres;
731*4882a593Smuzhiyun timing->hfront_porch.typ = mode->right_margin;
732*4882a593Smuzhiyun timing->hback_porch.typ = mode->left_margin;
733*4882a593Smuzhiyun timing->hsync_len.typ = mode->hsync_len;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun timing->vactive.typ = mode->yres;
736*4882a593Smuzhiyun timing->vfront_porch.typ = mode->lower_margin;
737*4882a593Smuzhiyun timing->vback_porch.typ = mode->upper_margin;
738*4882a593Smuzhiyun timing->vsync_len.typ = mode->vsync_len;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun if (mode->sync & FB_SYNC_HOR_HIGH_ACT)
741*4882a593Smuzhiyun timing->flags |= DISPLAY_FLAGS_HSYNC_HIGH;
742*4882a593Smuzhiyun else
743*4882a593Smuzhiyun timing->flags |= DISPLAY_FLAGS_HSYNC_LOW;
744*4882a593Smuzhiyun if (mode->sync & FB_SYNC_VERT_HIGH_ACT)
745*4882a593Smuzhiyun timing->flags |= DISPLAY_FLAGS_VSYNC_HIGH;
746*4882a593Smuzhiyun else
747*4882a593Smuzhiyun timing->flags |= DISPLAY_FLAGS_VSYNC_LOW;
748*4882a593Smuzhiyun if (mode->vmode == FB_VMODE_INTERLACED)
749*4882a593Smuzhiyun timing->flags |= DISPLAY_FLAGS_INTERLACED;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
sunxi_lcdc_tcon0_mode_set(const struct ctfb_res_modes * mode,bool for_ext_vga_dac)752*4882a593Smuzhiyun static void sunxi_lcdc_tcon0_mode_set(const struct ctfb_res_modes *mode,
753*4882a593Smuzhiyun bool for_ext_vga_dac)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun struct sunxi_lcdc_reg * const lcdc =
756*4882a593Smuzhiyun (struct sunxi_lcdc_reg *)SUNXI_LCD0_BASE;
757*4882a593Smuzhiyun int clk_div, clk_double, pin;
758*4882a593Smuzhiyun struct display_timing timing;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun #if defined CONFIG_MACH_SUN8I && defined CONFIG_VIDEO_LCD_IF_LVDS
761*4882a593Smuzhiyun for (pin = SUNXI_GPD(18); pin <= SUNXI_GPD(27); pin++) {
762*4882a593Smuzhiyun #else
763*4882a593Smuzhiyun for (pin = SUNXI_GPD(0); pin <= SUNXI_GPD(27); pin++) {
764*4882a593Smuzhiyun #endif
765*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_LCD_IF_PARALLEL
766*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUNXI_GPD_LCD0);
767*4882a593Smuzhiyun #endif
768*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_LCD_IF_LVDS
769*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUNXI_GPD_LVDS0);
770*4882a593Smuzhiyun #endif
771*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
772*4882a593Smuzhiyun sunxi_gpio_set_drv(pin, 3);
773*4882a593Smuzhiyun #endif
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun sunxi_lcdc_pll_set(0, mode->pixclock_khz, &clk_div, &clk_double);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun sunxi_ctfb_mode_to_display_timing(mode, &timing);
779*4882a593Smuzhiyun lcdc_tcon0_mode_set(lcdc, &timing, clk_div, for_ext_vga_dac,
780*4882a593Smuzhiyun sunxi_display.depth, CONFIG_VIDEO_LCD_DCLK_PHASE);
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun #if defined CONFIG_VIDEO_HDMI || defined CONFIG_VIDEO_VGA || defined CONFIG_VIDEO_COMPOSITE
784*4882a593Smuzhiyun static void sunxi_lcdc_tcon1_mode_set(const struct ctfb_res_modes *mode,
785*4882a593Smuzhiyun int *clk_div, int *clk_double,
786*4882a593Smuzhiyun bool use_portd_hvsync)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun struct sunxi_lcdc_reg * const lcdc =
789*4882a593Smuzhiyun (struct sunxi_lcdc_reg *)SUNXI_LCD0_BASE;
790*4882a593Smuzhiyun struct display_timing timing;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun sunxi_ctfb_mode_to_display_timing(mode, &timing);
793*4882a593Smuzhiyun lcdc_tcon1_mode_set(lcdc, &timing, use_portd_hvsync,
794*4882a593Smuzhiyun sunxi_is_composite());
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun if (use_portd_hvsync) {
797*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPD(26), SUNXI_GPD_LCD0);
798*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPD(27), SUNXI_GPD_LCD0);
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun sunxi_lcdc_pll_set(1, mode->pixclock_khz, clk_div, clk_double);
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun #endif /* CONFIG_VIDEO_HDMI || defined CONFIG_VIDEO_VGA || CONFIG_VIDEO_COMPOSITE */
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_HDMI
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun static void sunxi_hdmi_setup_info_frames(const struct ctfb_res_modes *mode)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun struct sunxi_hdmi_reg * const hdmi =
810*4882a593Smuzhiyun (struct sunxi_hdmi_reg *)SUNXI_HDMI_BASE;
811*4882a593Smuzhiyun u8 checksum = 0;
812*4882a593Smuzhiyun u8 avi_info_frame[17] = {
813*4882a593Smuzhiyun 0x82, 0x02, 0x0d, 0x00, 0x12, 0x00, 0x88, 0x00,
814*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
815*4882a593Smuzhiyun 0x00
816*4882a593Smuzhiyun };
817*4882a593Smuzhiyun u8 vendor_info_frame[19] = {
818*4882a593Smuzhiyun 0x81, 0x01, 0x06, 0x29, 0x03, 0x0c, 0x00, 0x40,
819*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
820*4882a593Smuzhiyun 0x00, 0x00, 0x00
821*4882a593Smuzhiyun };
822*4882a593Smuzhiyun int i;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun if (mode->pixclock_khz <= 27000)
825*4882a593Smuzhiyun avi_info_frame[5] = 0x40; /* SD-modes, ITU601 colorspace */
826*4882a593Smuzhiyun else
827*4882a593Smuzhiyun avi_info_frame[5] = 0x80; /* HD-modes, ITU709 colorspace */
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun if (mode->xres * 100 / mode->yres < 156)
830*4882a593Smuzhiyun avi_info_frame[5] |= 0x18; /* 4 : 3 */
831*4882a593Smuzhiyun else
832*4882a593Smuzhiyun avi_info_frame[5] |= 0x28; /* 16 : 9 */
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(avi_info_frame); i++)
835*4882a593Smuzhiyun checksum += avi_info_frame[i];
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun avi_info_frame[3] = 0x100 - checksum;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(avi_info_frame); i++)
840*4882a593Smuzhiyun writeb(avi_info_frame[i], &hdmi->avi_info_frame[i]);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun writel(SUNXI_HDMI_QCP_PACKET0, &hdmi->qcp_packet0);
843*4882a593Smuzhiyun writel(SUNXI_HDMI_QCP_PACKET1, &hdmi->qcp_packet1);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(vendor_info_frame); i++)
846*4882a593Smuzhiyun writeb(vendor_info_frame[i], &hdmi->vendor_info_frame[i]);
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun writel(SUNXI_HDMI_PKT_CTRL0, &hdmi->pkt_ctrl0);
849*4882a593Smuzhiyun writel(SUNXI_HDMI_PKT_CTRL1, &hdmi->pkt_ctrl1);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun setbits_le32(&hdmi->video_ctrl, SUNXI_HDMI_VIDEO_CTRL_HDMI);
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun static void sunxi_hdmi_mode_set(const struct ctfb_res_modes *mode,
855*4882a593Smuzhiyun int clk_div, int clk_double)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun struct sunxi_hdmi_reg * const hdmi =
858*4882a593Smuzhiyun (struct sunxi_hdmi_reg *)SUNXI_HDMI_BASE;
859*4882a593Smuzhiyun int x, y;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun /* Write clear interrupt status bits */
862*4882a593Smuzhiyun writel(SUNXI_HDMI_IRQ_STATUS_BITS, &hdmi->irq);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun if (sunxi_display.monitor == sunxi_monitor_hdmi)
865*4882a593Smuzhiyun sunxi_hdmi_setup_info_frames(mode);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun /* Set input sync enable */
868*4882a593Smuzhiyun writel(SUNXI_HDMI_UNKNOWN_INPUT_SYNC, &hdmi->unknown);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun /* Init various registers, select pll3 as clock source */
871*4882a593Smuzhiyun writel(SUNXI_HDMI_VIDEO_POL_TX_CLK, &hdmi->video_polarity);
872*4882a593Smuzhiyun writel(SUNXI_HDMI_PAD_CTRL0_RUN, &hdmi->pad_ctrl0);
873*4882a593Smuzhiyun writel(SUNXI_HDMI_PAD_CTRL1, &hdmi->pad_ctrl1);
874*4882a593Smuzhiyun writel(SUNXI_HDMI_PLL_CTRL, &hdmi->pll_ctrl);
875*4882a593Smuzhiyun writel(SUNXI_HDMI_PLL_DBG0_PLL3, &hdmi->pll_dbg0);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun /* Setup clk div and doubler */
878*4882a593Smuzhiyun clrsetbits_le32(&hdmi->pll_ctrl, SUNXI_HDMI_PLL_CTRL_DIV_MASK,
879*4882a593Smuzhiyun SUNXI_HDMI_PLL_CTRL_DIV(clk_div));
880*4882a593Smuzhiyun if (!clk_double)
881*4882a593Smuzhiyun setbits_le32(&hdmi->pad_ctrl1, SUNXI_HDMI_PAD_CTRL1_HALVE);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun /* Setup timing registers */
884*4882a593Smuzhiyun writel(SUNXI_HDMI_Y(mode->yres) | SUNXI_HDMI_X(mode->xres),
885*4882a593Smuzhiyun &hdmi->video_size);
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun x = mode->hsync_len + mode->left_margin;
888*4882a593Smuzhiyun y = mode->vsync_len + mode->upper_margin;
889*4882a593Smuzhiyun writel(SUNXI_HDMI_Y(y) | SUNXI_HDMI_X(x), &hdmi->video_bp);
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun x = mode->right_margin;
892*4882a593Smuzhiyun y = mode->lower_margin;
893*4882a593Smuzhiyun writel(SUNXI_HDMI_Y(y) | SUNXI_HDMI_X(x), &hdmi->video_fp);
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun x = mode->hsync_len;
896*4882a593Smuzhiyun y = mode->vsync_len;
897*4882a593Smuzhiyun writel(SUNXI_HDMI_Y(y) | SUNXI_HDMI_X(x), &hdmi->video_spw);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun if (mode->sync & FB_SYNC_HOR_HIGH_ACT)
900*4882a593Smuzhiyun setbits_le32(&hdmi->video_polarity, SUNXI_HDMI_VIDEO_POL_HOR);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun if (mode->sync & FB_SYNC_VERT_HIGH_ACT)
903*4882a593Smuzhiyun setbits_le32(&hdmi->video_polarity, SUNXI_HDMI_VIDEO_POL_VER);
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun static void sunxi_hdmi_enable(void)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun struct sunxi_hdmi_reg * const hdmi =
909*4882a593Smuzhiyun (struct sunxi_hdmi_reg *)SUNXI_HDMI_BASE;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun udelay(100);
912*4882a593Smuzhiyun setbits_le32(&hdmi->video_ctrl, SUNXI_HDMI_VIDEO_CTRL_ENABLE);
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun #endif /* CONFIG_VIDEO_HDMI */
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun #if defined CONFIG_VIDEO_VGA || defined CONFIG_VIDEO_COMPOSITE
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun static void sunxi_tvencoder_mode_set(void)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
922*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
923*4882a593Smuzhiyun struct sunxi_tve_reg * const tve =
924*4882a593Smuzhiyun (struct sunxi_tve_reg *)SUNXI_TVE0_BASE;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun /* Reset off */
927*4882a593Smuzhiyun setbits_le32(&ccm->lcd0_ch0_clk_cfg, CCM_LCD_CH0_CTRL_TVE_RST);
928*4882a593Smuzhiyun /* Clock on */
929*4882a593Smuzhiyun setbits_le32(&ccm->ahb_gate1, 1 << AHB_GATE_OFFSET_TVE0);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun switch (sunxi_display.monitor) {
932*4882a593Smuzhiyun case sunxi_monitor_vga:
933*4882a593Smuzhiyun tvencoder_mode_set(tve, tve_mode_vga);
934*4882a593Smuzhiyun break;
935*4882a593Smuzhiyun case sunxi_monitor_composite_pal_nc:
936*4882a593Smuzhiyun tvencoder_mode_set(tve, tve_mode_composite_pal_nc);
937*4882a593Smuzhiyun break;
938*4882a593Smuzhiyun case sunxi_monitor_composite_pal:
939*4882a593Smuzhiyun tvencoder_mode_set(tve, tve_mode_composite_pal);
940*4882a593Smuzhiyun break;
941*4882a593Smuzhiyun case sunxi_monitor_composite_pal_m:
942*4882a593Smuzhiyun tvencoder_mode_set(tve, tve_mode_composite_pal_m);
943*4882a593Smuzhiyun break;
944*4882a593Smuzhiyun case sunxi_monitor_composite_ntsc:
945*4882a593Smuzhiyun tvencoder_mode_set(tve, tve_mode_composite_ntsc);
946*4882a593Smuzhiyun break;
947*4882a593Smuzhiyun case sunxi_monitor_none:
948*4882a593Smuzhiyun case sunxi_monitor_dvi:
949*4882a593Smuzhiyun case sunxi_monitor_hdmi:
950*4882a593Smuzhiyun case sunxi_monitor_lcd:
951*4882a593Smuzhiyun break;
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun #endif /* CONFIG_VIDEO_VGA || defined CONFIG_VIDEO_COMPOSITE */
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun static void sunxi_drc_init(void)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun #ifdef CONFIG_SUNXI_GEN_SUN6I
960*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
961*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun /* On sun6i the drc must be clocked even when in pass-through mode */
964*4882a593Smuzhiyun #ifdef CONFIG_MACH_SUN8I_A33
965*4882a593Smuzhiyun setbits_le32(&ccm->ahb_reset1_cfg, 1 << AHB_RESET_OFFSET_SAT);
966*4882a593Smuzhiyun #endif
967*4882a593Smuzhiyun setbits_le32(&ccm->ahb_reset1_cfg, 1 << AHB_RESET_OFFSET_DRC0);
968*4882a593Smuzhiyun clock_set_de_mod_clock(&ccm->iep_drc0_clk_cfg, 300000000);
969*4882a593Smuzhiyun #endif
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_VGA_VIA_LCD
973*4882a593Smuzhiyun static void sunxi_vga_external_dac_enable(void)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun int pin;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun pin = sunxi_name_to_gpio(CONFIG_VIDEO_VGA_EXTERNAL_DAC_EN);
978*4882a593Smuzhiyun if (pin >= 0) {
979*4882a593Smuzhiyun gpio_request(pin, "vga_enable");
980*4882a593Smuzhiyun gpio_direction_output(pin, 1);
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun #endif /* CONFIG_VIDEO_VGA_VIA_LCD */
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_LCD_SSD2828
986*4882a593Smuzhiyun static int sunxi_ssd2828_init(const struct ctfb_res_modes *mode)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun struct ssd2828_config cfg = {
989*4882a593Smuzhiyun .csx_pin = name_to_gpio(CONFIG_VIDEO_LCD_SPI_CS),
990*4882a593Smuzhiyun .sck_pin = name_to_gpio(CONFIG_VIDEO_LCD_SPI_SCLK),
991*4882a593Smuzhiyun .sdi_pin = name_to_gpio(CONFIG_VIDEO_LCD_SPI_MOSI),
992*4882a593Smuzhiyun .sdo_pin = name_to_gpio(CONFIG_VIDEO_LCD_SPI_MISO),
993*4882a593Smuzhiyun .reset_pin = name_to_gpio(CONFIG_VIDEO_LCD_SSD2828_RESET),
994*4882a593Smuzhiyun .ssd2828_tx_clk_khz = CONFIG_VIDEO_LCD_SSD2828_TX_CLK * 1000,
995*4882a593Smuzhiyun .ssd2828_color_depth = 24,
996*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
997*4882a593Smuzhiyun .mipi_dsi_number_of_data_lanes = 4,
998*4882a593Smuzhiyun .mipi_dsi_bitrate_per_data_lane_mbps = 513,
999*4882a593Smuzhiyun .mipi_dsi_delay_after_exit_sleep_mode_ms = 100,
1000*4882a593Smuzhiyun .mipi_dsi_delay_after_set_display_on_ms = 200
1001*4882a593Smuzhiyun #else
1002*4882a593Smuzhiyun #error MIPI LCD panel needs configuration parameters
1003*4882a593Smuzhiyun #endif
1004*4882a593Smuzhiyun };
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun if (cfg.csx_pin == -1 || cfg.sck_pin == -1 || cfg.sdi_pin == -1) {
1007*4882a593Smuzhiyun printf("SSD2828: SPI pins are not properly configured\n");
1008*4882a593Smuzhiyun return 1;
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun if (cfg.reset_pin == -1) {
1011*4882a593Smuzhiyun printf("SSD2828: Reset pin is not properly configured\n");
1012*4882a593Smuzhiyun return 1;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun return ssd2828_init(&cfg, mode);
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun #endif /* CONFIG_VIDEO_LCD_SSD2828 */
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun static void sunxi_engines_init(void)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun sunxi_composer_init();
1022*4882a593Smuzhiyun sunxi_lcdc_init();
1023*4882a593Smuzhiyun sunxi_drc_init();
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun static void sunxi_mode_set(const struct ctfb_res_modes *mode,
1027*4882a593Smuzhiyun unsigned int address)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun int __maybe_unused clk_div, clk_double;
1030*4882a593Smuzhiyun struct sunxi_lcdc_reg * const lcdc =
1031*4882a593Smuzhiyun (struct sunxi_lcdc_reg *)SUNXI_LCD0_BASE;
1032*4882a593Smuzhiyun struct sunxi_tve_reg * __maybe_unused const tve =
1033*4882a593Smuzhiyun (struct sunxi_tve_reg *)SUNXI_TVE0_BASE;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun switch (sunxi_display.monitor) {
1036*4882a593Smuzhiyun case sunxi_monitor_none:
1037*4882a593Smuzhiyun break;
1038*4882a593Smuzhiyun case sunxi_monitor_dvi:
1039*4882a593Smuzhiyun case sunxi_monitor_hdmi:
1040*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_HDMI
1041*4882a593Smuzhiyun sunxi_composer_mode_set(mode, address);
1042*4882a593Smuzhiyun sunxi_lcdc_tcon1_mode_set(mode, &clk_div, &clk_double, 0);
1043*4882a593Smuzhiyun sunxi_hdmi_mode_set(mode, clk_div, clk_double);
1044*4882a593Smuzhiyun sunxi_composer_enable();
1045*4882a593Smuzhiyun lcdc_enable(lcdc, sunxi_display.depth);
1046*4882a593Smuzhiyun sunxi_hdmi_enable();
1047*4882a593Smuzhiyun #endif
1048*4882a593Smuzhiyun break;
1049*4882a593Smuzhiyun case sunxi_monitor_lcd:
1050*4882a593Smuzhiyun sunxi_lcdc_panel_enable();
1051*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804)) {
1052*4882a593Smuzhiyun /*
1053*4882a593Smuzhiyun * The anx9804 needs 1.8V from eldo3, we do this here
1054*4882a593Smuzhiyun * and not via CONFIG_AXP_ELDO3_VOLT from board_init()
1055*4882a593Smuzhiyun * to avoid turning this on when using hdmi output.
1056*4882a593Smuzhiyun */
1057*4882a593Smuzhiyun axp_set_eldo(3, 1800);
1058*4882a593Smuzhiyun anx9804_init(CONFIG_VIDEO_LCD_I2C_BUS, 4,
1059*4882a593Smuzhiyun ANX9804_DATA_RATE_1620M,
1060*4882a593Smuzhiyun sunxi_display.depth);
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_VIDEO_LCD_HITACHI_TX18D42VM)) {
1063*4882a593Smuzhiyun mdelay(50); /* Wait for lcd controller power on */
1064*4882a593Smuzhiyun hitachi_tx18d42vm_init();
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_VIDEO_LCD_TL059WV5C0)) {
1067*4882a593Smuzhiyun unsigned int orig_i2c_bus = i2c_get_bus_num();
1068*4882a593Smuzhiyun i2c_set_bus_num(CONFIG_VIDEO_LCD_I2C_BUS);
1069*4882a593Smuzhiyun i2c_reg_write(0x5c, 0x04, 0x42); /* Turn on the LCD */
1070*4882a593Smuzhiyun i2c_set_bus_num(orig_i2c_bus);
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun sunxi_composer_mode_set(mode, address);
1073*4882a593Smuzhiyun sunxi_lcdc_tcon0_mode_set(mode, false);
1074*4882a593Smuzhiyun sunxi_composer_enable();
1075*4882a593Smuzhiyun lcdc_enable(lcdc, sunxi_display.depth);
1076*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_LCD_SSD2828
1077*4882a593Smuzhiyun sunxi_ssd2828_init(mode);
1078*4882a593Smuzhiyun #endif
1079*4882a593Smuzhiyun sunxi_lcdc_backlight_enable();
1080*4882a593Smuzhiyun break;
1081*4882a593Smuzhiyun case sunxi_monitor_vga:
1082*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_VGA
1083*4882a593Smuzhiyun sunxi_composer_mode_set(mode, address);
1084*4882a593Smuzhiyun sunxi_lcdc_tcon1_mode_set(mode, &clk_div, &clk_double, 1);
1085*4882a593Smuzhiyun sunxi_tvencoder_mode_set();
1086*4882a593Smuzhiyun sunxi_composer_enable();
1087*4882a593Smuzhiyun lcdc_enable(lcdc, sunxi_display.depth);
1088*4882a593Smuzhiyun tvencoder_enable(tve);
1089*4882a593Smuzhiyun #elif defined CONFIG_VIDEO_VGA_VIA_LCD
1090*4882a593Smuzhiyun sunxi_composer_mode_set(mode, address);
1091*4882a593Smuzhiyun sunxi_lcdc_tcon0_mode_set(mode, true);
1092*4882a593Smuzhiyun sunxi_composer_enable();
1093*4882a593Smuzhiyun lcdc_enable(lcdc, sunxi_display.depth);
1094*4882a593Smuzhiyun sunxi_vga_external_dac_enable();
1095*4882a593Smuzhiyun #endif
1096*4882a593Smuzhiyun break;
1097*4882a593Smuzhiyun case sunxi_monitor_composite_pal:
1098*4882a593Smuzhiyun case sunxi_monitor_composite_ntsc:
1099*4882a593Smuzhiyun case sunxi_monitor_composite_pal_m:
1100*4882a593Smuzhiyun case sunxi_monitor_composite_pal_nc:
1101*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_COMPOSITE
1102*4882a593Smuzhiyun sunxi_composer_mode_set(mode, address);
1103*4882a593Smuzhiyun sunxi_lcdc_tcon1_mode_set(mode, &clk_div, &clk_double, 0);
1104*4882a593Smuzhiyun sunxi_tvencoder_mode_set();
1105*4882a593Smuzhiyun sunxi_composer_enable();
1106*4882a593Smuzhiyun lcdc_enable(lcdc, sunxi_display.depth);
1107*4882a593Smuzhiyun tvencoder_enable(tve);
1108*4882a593Smuzhiyun #endif
1109*4882a593Smuzhiyun break;
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun static const char *sunxi_get_mon_desc(enum sunxi_monitor monitor)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun switch (monitor) {
1116*4882a593Smuzhiyun case sunxi_monitor_none: return "none";
1117*4882a593Smuzhiyun case sunxi_monitor_dvi: return "dvi";
1118*4882a593Smuzhiyun case sunxi_monitor_hdmi: return "hdmi";
1119*4882a593Smuzhiyun case sunxi_monitor_lcd: return "lcd";
1120*4882a593Smuzhiyun case sunxi_monitor_vga: return "vga";
1121*4882a593Smuzhiyun case sunxi_monitor_composite_pal: return "composite-pal";
1122*4882a593Smuzhiyun case sunxi_monitor_composite_ntsc: return "composite-ntsc";
1123*4882a593Smuzhiyun case sunxi_monitor_composite_pal_m: return "composite-pal-m";
1124*4882a593Smuzhiyun case sunxi_monitor_composite_pal_nc: return "composite-pal-nc";
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun return NULL; /* never reached */
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun ulong board_get_usable_ram_top(ulong total_size)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun return gd->ram_top - CONFIG_SUNXI_MAX_FB_SIZE;
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun static bool sunxi_has_hdmi(void)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_HDMI
1137*4882a593Smuzhiyun return true;
1138*4882a593Smuzhiyun #else
1139*4882a593Smuzhiyun return false;
1140*4882a593Smuzhiyun #endif
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun static bool sunxi_has_lcd(void)
1144*4882a593Smuzhiyun {
1145*4882a593Smuzhiyun char *lcd_mode = CONFIG_VIDEO_LCD_MODE;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun return lcd_mode[0] != 0;
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun static bool sunxi_has_vga(void)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun #if defined CONFIG_VIDEO_VGA || defined CONFIG_VIDEO_VGA_VIA_LCD
1153*4882a593Smuzhiyun return true;
1154*4882a593Smuzhiyun #else
1155*4882a593Smuzhiyun return false;
1156*4882a593Smuzhiyun #endif
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun static bool sunxi_has_composite(void)
1160*4882a593Smuzhiyun {
1161*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_COMPOSITE
1162*4882a593Smuzhiyun return true;
1163*4882a593Smuzhiyun #else
1164*4882a593Smuzhiyun return false;
1165*4882a593Smuzhiyun #endif
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun static enum sunxi_monitor sunxi_get_default_mon(bool allow_hdmi)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun if (allow_hdmi && sunxi_has_hdmi())
1171*4882a593Smuzhiyun return sunxi_monitor_dvi;
1172*4882a593Smuzhiyun else if (sunxi_has_lcd())
1173*4882a593Smuzhiyun return sunxi_monitor_lcd;
1174*4882a593Smuzhiyun else if (sunxi_has_vga())
1175*4882a593Smuzhiyun return sunxi_monitor_vga;
1176*4882a593Smuzhiyun else if (sunxi_has_composite())
1177*4882a593Smuzhiyun return sunxi_monitor_composite_pal;
1178*4882a593Smuzhiyun else
1179*4882a593Smuzhiyun return sunxi_monitor_none;
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun void *video_hw_init(void)
1183*4882a593Smuzhiyun {
1184*4882a593Smuzhiyun static GraphicDevice *graphic_device = &sunxi_display.graphic_device;
1185*4882a593Smuzhiyun const struct ctfb_res_modes *mode;
1186*4882a593Smuzhiyun struct ctfb_res_modes custom;
1187*4882a593Smuzhiyun const char *options;
1188*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_HDMI
1189*4882a593Smuzhiyun int ret, hpd, hpd_delay, edid;
1190*4882a593Smuzhiyun #endif
1191*4882a593Smuzhiyun int i, overscan_offset, overscan_x, overscan_y;
1192*4882a593Smuzhiyun unsigned int fb_dma_addr;
1193*4882a593Smuzhiyun char mon[16];
1194*4882a593Smuzhiyun char *lcd_mode = CONFIG_VIDEO_LCD_MODE;
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun memset(&sunxi_display, 0, sizeof(struct sunxi_display));
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun video_get_ctfb_res_modes(RES_MODE_1024x768, 24, &mode,
1199*4882a593Smuzhiyun &sunxi_display.depth, &options);
1200*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_HDMI
1201*4882a593Smuzhiyun hpd = video_get_option_int(options, "hpd", 1);
1202*4882a593Smuzhiyun hpd_delay = video_get_option_int(options, "hpd_delay", 500);
1203*4882a593Smuzhiyun edid = video_get_option_int(options, "edid", 1);
1204*4882a593Smuzhiyun #endif
1205*4882a593Smuzhiyun overscan_x = video_get_option_int(options, "overscan_x", -1);
1206*4882a593Smuzhiyun overscan_y = video_get_option_int(options, "overscan_y", -1);
1207*4882a593Smuzhiyun sunxi_display.monitor = sunxi_get_default_mon(true);
1208*4882a593Smuzhiyun video_get_option_string(options, "monitor", mon, sizeof(mon),
1209*4882a593Smuzhiyun sunxi_get_mon_desc(sunxi_display.monitor));
1210*4882a593Smuzhiyun for (i = 0; i <= SUNXI_MONITOR_LAST; i++) {
1211*4882a593Smuzhiyun if (strcmp(mon, sunxi_get_mon_desc(i)) == 0) {
1212*4882a593Smuzhiyun sunxi_display.monitor = i;
1213*4882a593Smuzhiyun break;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun if (i > SUNXI_MONITOR_LAST)
1217*4882a593Smuzhiyun printf("Unknown monitor: '%s', falling back to '%s'\n",
1218*4882a593Smuzhiyun mon, sunxi_get_mon_desc(sunxi_display.monitor));
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_HDMI
1221*4882a593Smuzhiyun /* If HDMI/DVI is selected do HPD & EDID, and handle fallback */
1222*4882a593Smuzhiyun if (sunxi_display.monitor == sunxi_monitor_dvi ||
1223*4882a593Smuzhiyun sunxi_display.monitor == sunxi_monitor_hdmi) {
1224*4882a593Smuzhiyun /* Always call hdp_detect, as it also enables clocks, etc. */
1225*4882a593Smuzhiyun ret = sunxi_hdmi_hpd_detect(hpd_delay);
1226*4882a593Smuzhiyun if (ret) {
1227*4882a593Smuzhiyun printf("HDMI connected: ");
1228*4882a593Smuzhiyun if (edid && sunxi_hdmi_edid_get_mode(&custom) == 0)
1229*4882a593Smuzhiyun mode = &custom;
1230*4882a593Smuzhiyun } else if (hpd) {
1231*4882a593Smuzhiyun sunxi_hdmi_shutdown();
1232*4882a593Smuzhiyun sunxi_display.monitor = sunxi_get_default_mon(false);
1233*4882a593Smuzhiyun } /* else continue with hdmi/dvi without a cable connected */
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun #endif
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun switch (sunxi_display.monitor) {
1238*4882a593Smuzhiyun case sunxi_monitor_none:
1239*4882a593Smuzhiyun return NULL;
1240*4882a593Smuzhiyun case sunxi_monitor_dvi:
1241*4882a593Smuzhiyun case sunxi_monitor_hdmi:
1242*4882a593Smuzhiyun if (!sunxi_has_hdmi()) {
1243*4882a593Smuzhiyun printf("HDMI/DVI not supported on this board\n");
1244*4882a593Smuzhiyun sunxi_display.monitor = sunxi_monitor_none;
1245*4882a593Smuzhiyun return NULL;
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun break;
1248*4882a593Smuzhiyun case sunxi_monitor_lcd:
1249*4882a593Smuzhiyun if (!sunxi_has_lcd()) {
1250*4882a593Smuzhiyun printf("LCD not supported on this board\n");
1251*4882a593Smuzhiyun sunxi_display.monitor = sunxi_monitor_none;
1252*4882a593Smuzhiyun return NULL;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun sunxi_display.depth = video_get_params(&custom, lcd_mode);
1255*4882a593Smuzhiyun mode = &custom;
1256*4882a593Smuzhiyun break;
1257*4882a593Smuzhiyun case sunxi_monitor_vga:
1258*4882a593Smuzhiyun if (!sunxi_has_vga()) {
1259*4882a593Smuzhiyun printf("VGA not supported on this board\n");
1260*4882a593Smuzhiyun sunxi_display.monitor = sunxi_monitor_none;
1261*4882a593Smuzhiyun return NULL;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun sunxi_display.depth = 18;
1264*4882a593Smuzhiyun break;
1265*4882a593Smuzhiyun case sunxi_monitor_composite_pal:
1266*4882a593Smuzhiyun case sunxi_monitor_composite_ntsc:
1267*4882a593Smuzhiyun case sunxi_monitor_composite_pal_m:
1268*4882a593Smuzhiyun case sunxi_monitor_composite_pal_nc:
1269*4882a593Smuzhiyun if (!sunxi_has_composite()) {
1270*4882a593Smuzhiyun printf("Composite video not supported on this board\n");
1271*4882a593Smuzhiyun sunxi_display.monitor = sunxi_monitor_none;
1272*4882a593Smuzhiyun return NULL;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun if (sunxi_display.monitor == sunxi_monitor_composite_pal ||
1275*4882a593Smuzhiyun sunxi_display.monitor == sunxi_monitor_composite_pal_nc)
1276*4882a593Smuzhiyun mode = &composite_video_modes[0];
1277*4882a593Smuzhiyun else
1278*4882a593Smuzhiyun mode = &composite_video_modes[1];
1279*4882a593Smuzhiyun sunxi_display.depth = 24;
1280*4882a593Smuzhiyun break;
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun /* Yes these defaults are quite high, overscan on composite sucks... */
1284*4882a593Smuzhiyun if (overscan_x == -1)
1285*4882a593Smuzhiyun overscan_x = sunxi_is_composite() ? 32 : 0;
1286*4882a593Smuzhiyun if (overscan_y == -1)
1287*4882a593Smuzhiyun overscan_y = sunxi_is_composite() ? 20 : 0;
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun sunxi_display.fb_size =
1290*4882a593Smuzhiyun (mode->xres * mode->yres * 4 + 0xfff) & ~0xfff;
1291*4882a593Smuzhiyun overscan_offset = (overscan_y * mode->xres + overscan_x) * 4;
1292*4882a593Smuzhiyun /* We want to keep the fb_base for simplefb page aligned, where as
1293*4882a593Smuzhiyun * the sunxi dma engines will happily accept an unaligned address. */
1294*4882a593Smuzhiyun if (overscan_offset)
1295*4882a593Smuzhiyun sunxi_display.fb_size += 0x1000;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun if (sunxi_display.fb_size > CONFIG_SUNXI_MAX_FB_SIZE) {
1298*4882a593Smuzhiyun printf("Error need %dkB for fb, but only %dkB is reserved\n",
1299*4882a593Smuzhiyun sunxi_display.fb_size >> 10,
1300*4882a593Smuzhiyun CONFIG_SUNXI_MAX_FB_SIZE >> 10);
1301*4882a593Smuzhiyun return NULL;
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun printf("Setting up a %dx%d%s %s console (overscan %dx%d)\n",
1305*4882a593Smuzhiyun mode->xres, mode->yres,
1306*4882a593Smuzhiyun (mode->vmode == FB_VMODE_INTERLACED) ? "i" : "",
1307*4882a593Smuzhiyun sunxi_get_mon_desc(sunxi_display.monitor),
1308*4882a593Smuzhiyun overscan_x, overscan_y);
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun gd->fb_base = gd->bd->bi_dram[0].start +
1311*4882a593Smuzhiyun gd->bd->bi_dram[0].size - sunxi_display.fb_size;
1312*4882a593Smuzhiyun sunxi_engines_init();
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun fb_dma_addr = gd->fb_base - CONFIG_SYS_SDRAM_BASE;
1315*4882a593Smuzhiyun sunxi_display.fb_addr = gd->fb_base;
1316*4882a593Smuzhiyun if (overscan_offset) {
1317*4882a593Smuzhiyun fb_dma_addr += 0x1000 - (overscan_offset & 0xfff);
1318*4882a593Smuzhiyun sunxi_display.fb_addr += (overscan_offset + 0xfff) & ~0xfff;
1319*4882a593Smuzhiyun memset((void *)gd->fb_base, 0, sunxi_display.fb_size);
1320*4882a593Smuzhiyun flush_cache(gd->fb_base, sunxi_display.fb_size);
1321*4882a593Smuzhiyun }
1322*4882a593Smuzhiyun sunxi_mode_set(mode, fb_dma_addr);
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun /*
1325*4882a593Smuzhiyun * These are the only members of this structure that are used. All the
1326*4882a593Smuzhiyun * others are driver specific. The pitch is stored in plnSizeX.
1327*4882a593Smuzhiyun */
1328*4882a593Smuzhiyun graphic_device->frameAdrs = sunxi_display.fb_addr;
1329*4882a593Smuzhiyun graphic_device->gdfIndex = GDF_32BIT_X888RGB;
1330*4882a593Smuzhiyun graphic_device->gdfBytesPP = 4;
1331*4882a593Smuzhiyun graphic_device->winSizeX = mode->xres - 2 * overscan_x;
1332*4882a593Smuzhiyun graphic_device->winSizeY = mode->yres - 2 * overscan_y;
1333*4882a593Smuzhiyun graphic_device->plnSizeX = mode->xres * graphic_device->gdfBytesPP;
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun return graphic_device;
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun /*
1339*4882a593Smuzhiyun * Simplefb support.
1340*4882a593Smuzhiyun */
1341*4882a593Smuzhiyun #if defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_VIDEO_DT_SIMPLEFB)
1342*4882a593Smuzhiyun int sunxi_simplefb_setup(void *blob)
1343*4882a593Smuzhiyun {
1344*4882a593Smuzhiyun static GraphicDevice *graphic_device = &sunxi_display.graphic_device;
1345*4882a593Smuzhiyun int offset, ret;
1346*4882a593Smuzhiyun u64 start, size;
1347*4882a593Smuzhiyun const char *pipeline = NULL;
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun #ifdef CONFIG_MACH_SUN4I
1350*4882a593Smuzhiyun #define PIPELINE_PREFIX "de_fe0-"
1351*4882a593Smuzhiyun #else
1352*4882a593Smuzhiyun #define PIPELINE_PREFIX
1353*4882a593Smuzhiyun #endif
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun switch (sunxi_display.monitor) {
1356*4882a593Smuzhiyun case sunxi_monitor_none:
1357*4882a593Smuzhiyun return 0;
1358*4882a593Smuzhiyun case sunxi_monitor_dvi:
1359*4882a593Smuzhiyun case sunxi_monitor_hdmi:
1360*4882a593Smuzhiyun pipeline = PIPELINE_PREFIX "de_be0-lcd0-hdmi";
1361*4882a593Smuzhiyun break;
1362*4882a593Smuzhiyun case sunxi_monitor_lcd:
1363*4882a593Smuzhiyun pipeline = PIPELINE_PREFIX "de_be0-lcd0";
1364*4882a593Smuzhiyun break;
1365*4882a593Smuzhiyun case sunxi_monitor_vga:
1366*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_VGA
1367*4882a593Smuzhiyun pipeline = PIPELINE_PREFIX "de_be0-lcd0-tve0";
1368*4882a593Smuzhiyun #elif defined CONFIG_VIDEO_VGA_VIA_LCD
1369*4882a593Smuzhiyun pipeline = PIPELINE_PREFIX "de_be0-lcd0";
1370*4882a593Smuzhiyun #endif
1371*4882a593Smuzhiyun break;
1372*4882a593Smuzhiyun case sunxi_monitor_composite_pal:
1373*4882a593Smuzhiyun case sunxi_monitor_composite_ntsc:
1374*4882a593Smuzhiyun case sunxi_monitor_composite_pal_m:
1375*4882a593Smuzhiyun case sunxi_monitor_composite_pal_nc:
1376*4882a593Smuzhiyun pipeline = PIPELINE_PREFIX "de_be0-lcd0-tve0";
1377*4882a593Smuzhiyun break;
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun /* Find a prefilled simpefb node, matching out pipeline config */
1381*4882a593Smuzhiyun offset = fdt_node_offset_by_compatible(blob, -1,
1382*4882a593Smuzhiyun "allwinner,simple-framebuffer");
1383*4882a593Smuzhiyun while (offset >= 0) {
1384*4882a593Smuzhiyun ret = fdt_stringlist_search(blob, offset, "allwinner,pipeline",
1385*4882a593Smuzhiyun pipeline);
1386*4882a593Smuzhiyun if (ret == 0)
1387*4882a593Smuzhiyun break;
1388*4882a593Smuzhiyun offset = fdt_node_offset_by_compatible(blob, offset,
1389*4882a593Smuzhiyun "allwinner,simple-framebuffer");
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun if (offset < 0) {
1392*4882a593Smuzhiyun eprintf("Cannot setup simplefb: node not found\n");
1393*4882a593Smuzhiyun return 0; /* Keep older kernels working */
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun /*
1397*4882a593Smuzhiyun * Do not report the framebuffer as free RAM to the OS, note we cannot
1398*4882a593Smuzhiyun * use fdt_add_mem_rsv() here, because then it is still seen as RAM,
1399*4882a593Smuzhiyun * and e.g. Linux refuses to iomap RAM on ARM, see:
1400*4882a593Smuzhiyun * linux/arch/arm/mm/ioremap.c around line 301.
1401*4882a593Smuzhiyun */
1402*4882a593Smuzhiyun start = gd->bd->bi_dram[0].start;
1403*4882a593Smuzhiyun size = gd->bd->bi_dram[0].size - sunxi_display.fb_size;
1404*4882a593Smuzhiyun ret = fdt_fixup_memory_banks(blob, &start, &size, 1);
1405*4882a593Smuzhiyun if (ret) {
1406*4882a593Smuzhiyun eprintf("Cannot setup simplefb: Error reserving memory\n");
1407*4882a593Smuzhiyun return ret;
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun ret = fdt_setup_simplefb_node(blob, offset, sunxi_display.fb_addr,
1411*4882a593Smuzhiyun graphic_device->winSizeX, graphic_device->winSizeY,
1412*4882a593Smuzhiyun graphic_device->plnSizeX, "x8r8g8b8");
1413*4882a593Smuzhiyun if (ret)
1414*4882a593Smuzhiyun eprintf("Cannot setup simplefb: Error setting properties\n");
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun return ret;
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun #endif /* CONFIG_OF_BOARD_SETUP && CONFIG_VIDEO_DT_SIMPLEFB */
1419