1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Allwinner DE2 display driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2017 Jernej Skrabec <jernej.skrabec@siol.net>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <display.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <edid.h>
13*4882a593Smuzhiyun #include <video.h>
14*4882a593Smuzhiyun #include <asm/global_data.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/arch/clock.h>
17*4882a593Smuzhiyun #include <asm/arch/display2.h>
18*4882a593Smuzhiyun #include <dm/device-internal.h>
19*4882a593Smuzhiyun #include <dm/uclass-internal.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun enum {
24*4882a593Smuzhiyun /* Maximum LCD size we support */
25*4882a593Smuzhiyun LCD_MAX_WIDTH = 3840,
26*4882a593Smuzhiyun LCD_MAX_HEIGHT = 2160,
27*4882a593Smuzhiyun LCD_MAX_LOG2_BPP = VIDEO_BPP32,
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
sunxi_de2_composer_init(void)30*4882a593Smuzhiyun static void sunxi_de2_composer_init(void)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun struct sunxi_ccm_reg * const ccm =
33*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #ifdef CONFIG_MACH_SUN50I
36*4882a593Smuzhiyun u32 reg_value;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* set SRAM for video use (A64 only) */
39*4882a593Smuzhiyun reg_value = readl(SUNXI_SRAMC_BASE + 0x04);
40*4882a593Smuzhiyun reg_value &= ~(0x01 << 24);
41*4882a593Smuzhiyun writel(reg_value, SUNXI_SRAMC_BASE + 0x04);
42*4882a593Smuzhiyun #endif
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun clock_set_pll10(432000000);
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* Set DE parent to pll10 */
47*4882a593Smuzhiyun clrsetbits_le32(&ccm->de_clk_cfg, CCM_DE2_CTRL_PLL_MASK,
48*4882a593Smuzhiyun CCM_DE2_CTRL_PLL10);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* Set ahb gating to pass */
51*4882a593Smuzhiyun setbits_le32(&ccm->ahb_reset1_cfg, 1 << AHB_RESET_OFFSET_DE);
52*4882a593Smuzhiyun setbits_le32(&ccm->ahb_gate1, 1 << AHB_GATE_OFFSET_DE);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* Clock on */
55*4882a593Smuzhiyun setbits_le32(&ccm->de_clk_cfg, CCM_DE2_CTRL_GATE);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
sunxi_de2_mode_set(int mux,const struct display_timing * mode,int bpp,ulong address,bool is_composite)58*4882a593Smuzhiyun static void sunxi_de2_mode_set(int mux, const struct display_timing *mode,
59*4882a593Smuzhiyun int bpp, ulong address, bool is_composite)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun ulong de_mux_base = (mux == 0) ?
62*4882a593Smuzhiyun SUNXI_DE2_MUX0_BASE : SUNXI_DE2_MUX1_BASE;
63*4882a593Smuzhiyun struct de_clk * const de_clk_regs =
64*4882a593Smuzhiyun (struct de_clk *)(SUNXI_DE2_BASE);
65*4882a593Smuzhiyun struct de_glb * const de_glb_regs =
66*4882a593Smuzhiyun (struct de_glb *)(de_mux_base +
67*4882a593Smuzhiyun SUNXI_DE2_MUX_GLB_REGS);
68*4882a593Smuzhiyun struct de_bld * const de_bld_regs =
69*4882a593Smuzhiyun (struct de_bld *)(de_mux_base +
70*4882a593Smuzhiyun SUNXI_DE2_MUX_BLD_REGS);
71*4882a593Smuzhiyun struct de_ui * const de_ui_regs =
72*4882a593Smuzhiyun (struct de_ui *)(de_mux_base +
73*4882a593Smuzhiyun SUNXI_DE2_MUX_CHAN_REGS +
74*4882a593Smuzhiyun SUNXI_DE2_MUX_CHAN_SZ * 1);
75*4882a593Smuzhiyun struct de_csc * const de_csc_regs =
76*4882a593Smuzhiyun (struct de_csc *)(de_mux_base +
77*4882a593Smuzhiyun SUNXI_DE2_MUX_DCSC_REGS);
78*4882a593Smuzhiyun u32 size = SUNXI_DE2_WH(mode->hactive.typ, mode->vactive.typ);
79*4882a593Smuzhiyun int channel;
80*4882a593Smuzhiyun u32 format;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* enable clock */
83*4882a593Smuzhiyun #ifdef CONFIG_MACH_SUN8I_H3
84*4882a593Smuzhiyun setbits_le32(&de_clk_regs->rst_cfg, (mux == 0) ? 1 : 4);
85*4882a593Smuzhiyun #else
86*4882a593Smuzhiyun setbits_le32(&de_clk_regs->rst_cfg, BIT(mux));
87*4882a593Smuzhiyun #endif
88*4882a593Smuzhiyun setbits_le32(&de_clk_regs->gate_cfg, BIT(mux));
89*4882a593Smuzhiyun setbits_le32(&de_clk_regs->bus_cfg, BIT(mux));
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun clrbits_le32(&de_clk_regs->sel_cfg, 1);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun writel(SUNXI_DE2_MUX_GLB_CTL_EN, &de_glb_regs->ctl);
94*4882a593Smuzhiyun writel(0, &de_glb_regs->status);
95*4882a593Smuzhiyun writel(1, &de_glb_regs->dbuff);
96*4882a593Smuzhiyun writel(size, &de_glb_regs->size);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun for (channel = 0; channel < 4; channel++) {
99*4882a593Smuzhiyun void *ch = (void *)(de_mux_base + SUNXI_DE2_MUX_CHAN_REGS +
100*4882a593Smuzhiyun SUNXI_DE2_MUX_CHAN_SZ * channel);
101*4882a593Smuzhiyun memset(ch, 0, (channel == 0) ?
102*4882a593Smuzhiyun sizeof(struct de_vi) : sizeof(struct de_ui));
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun memset(de_bld_regs, 0, sizeof(struct de_bld));
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun writel(0x00000101, &de_bld_regs->fcolor_ctl);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun writel(1, &de_bld_regs->route);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun writel(0, &de_bld_regs->premultiply);
111*4882a593Smuzhiyun writel(0xff000000, &de_bld_regs->bkcolor);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun writel(0x03010301, &de_bld_regs->bld_mode[0]);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun writel(size, &de_bld_regs->output_size);
116*4882a593Smuzhiyun writel(mode->flags & DISPLAY_FLAGS_INTERLACED ? 2 : 0,
117*4882a593Smuzhiyun &de_bld_regs->out_ctl);
118*4882a593Smuzhiyun writel(0, &de_bld_regs->ck_ctl);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun writel(0xff000000, &de_bld_regs->attr[0].fcolor);
121*4882a593Smuzhiyun writel(size, &de_bld_regs->attr[0].insize);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* Disable all other units */
124*4882a593Smuzhiyun writel(0, de_mux_base + SUNXI_DE2_MUX_VSU_REGS);
125*4882a593Smuzhiyun writel(0, de_mux_base + SUNXI_DE2_MUX_GSU1_REGS);
126*4882a593Smuzhiyun writel(0, de_mux_base + SUNXI_DE2_MUX_GSU2_REGS);
127*4882a593Smuzhiyun writel(0, de_mux_base + SUNXI_DE2_MUX_GSU3_REGS);
128*4882a593Smuzhiyun writel(0, de_mux_base + SUNXI_DE2_MUX_FCE_REGS);
129*4882a593Smuzhiyun writel(0, de_mux_base + SUNXI_DE2_MUX_BWS_REGS);
130*4882a593Smuzhiyun writel(0, de_mux_base + SUNXI_DE2_MUX_LTI_REGS);
131*4882a593Smuzhiyun writel(0, de_mux_base + SUNXI_DE2_MUX_PEAK_REGS);
132*4882a593Smuzhiyun writel(0, de_mux_base + SUNXI_DE2_MUX_ASE_REGS);
133*4882a593Smuzhiyun writel(0, de_mux_base + SUNXI_DE2_MUX_FCC_REGS);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun if (is_composite) {
136*4882a593Smuzhiyun /* set CSC coefficients */
137*4882a593Smuzhiyun writel(0x107, &de_csc_regs->coef11);
138*4882a593Smuzhiyun writel(0x204, &de_csc_regs->coef12);
139*4882a593Smuzhiyun writel(0x64, &de_csc_regs->coef13);
140*4882a593Smuzhiyun writel(0x4200, &de_csc_regs->coef14);
141*4882a593Smuzhiyun writel(0x1f68, &de_csc_regs->coef21);
142*4882a593Smuzhiyun writel(0x1ed6, &de_csc_regs->coef22);
143*4882a593Smuzhiyun writel(0x1c2, &de_csc_regs->coef23);
144*4882a593Smuzhiyun writel(0x20200, &de_csc_regs->coef24);
145*4882a593Smuzhiyun writel(0x1c2, &de_csc_regs->coef31);
146*4882a593Smuzhiyun writel(0x1e87, &de_csc_regs->coef32);
147*4882a593Smuzhiyun writel(0x1fb7, &de_csc_regs->coef33);
148*4882a593Smuzhiyun writel(0x20200, &de_csc_regs->coef34);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* enable CSC unit */
151*4882a593Smuzhiyun writel(1, &de_csc_regs->csc_ctl);
152*4882a593Smuzhiyun } else {
153*4882a593Smuzhiyun writel(0, &de_csc_regs->csc_ctl);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun switch (bpp) {
157*4882a593Smuzhiyun case 16:
158*4882a593Smuzhiyun format = SUNXI_DE2_UI_CFG_ATTR_FMT(SUNXI_DE2_FORMAT_RGB_565);
159*4882a593Smuzhiyun break;
160*4882a593Smuzhiyun case 32:
161*4882a593Smuzhiyun default:
162*4882a593Smuzhiyun format = SUNXI_DE2_UI_CFG_ATTR_FMT(SUNXI_DE2_FORMAT_XRGB_8888);
163*4882a593Smuzhiyun break;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun writel(SUNXI_DE2_UI_CFG_ATTR_EN | format, &de_ui_regs->cfg[0].attr);
167*4882a593Smuzhiyun writel(size, &de_ui_regs->cfg[0].size);
168*4882a593Smuzhiyun writel(0, &de_ui_regs->cfg[0].coord);
169*4882a593Smuzhiyun writel((bpp / 8) * mode->hactive.typ, &de_ui_regs->cfg[0].pitch);
170*4882a593Smuzhiyun writel(address, &de_ui_regs->cfg[0].top_laddr);
171*4882a593Smuzhiyun writel(size, &de_ui_regs->ovl_size);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* apply settings */
174*4882a593Smuzhiyun writel(1, &de_glb_regs->dbuff);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
sunxi_de2_init(struct udevice * dev,ulong fbbase,enum video_log2_bpp l2bpp,struct udevice * disp,int mux,bool is_composite)177*4882a593Smuzhiyun static int sunxi_de2_init(struct udevice *dev, ulong fbbase,
178*4882a593Smuzhiyun enum video_log2_bpp l2bpp,
179*4882a593Smuzhiyun struct udevice *disp, int mux, bool is_composite)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun struct video_priv *uc_priv = dev_get_uclass_priv(dev);
182*4882a593Smuzhiyun struct display_timing timing;
183*4882a593Smuzhiyun struct display_plat *disp_uc_plat;
184*4882a593Smuzhiyun int ret;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun disp_uc_plat = dev_get_uclass_platdata(disp);
187*4882a593Smuzhiyun debug("Using device '%s', disp_uc_priv=%p\n", disp->name, disp_uc_plat);
188*4882a593Smuzhiyun if (display_in_use(disp)) {
189*4882a593Smuzhiyun debug(" - device in use\n");
190*4882a593Smuzhiyun return -EBUSY;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun disp_uc_plat->source_id = mux;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun ret = device_probe(disp);
196*4882a593Smuzhiyun if (ret) {
197*4882a593Smuzhiyun debug("%s: device '%s' display won't probe (ret=%d)\n",
198*4882a593Smuzhiyun __func__, dev->name, ret);
199*4882a593Smuzhiyun return ret;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun ret = display_read_timing(disp, &timing);
203*4882a593Smuzhiyun if (ret) {
204*4882a593Smuzhiyun debug("%s: Failed to read timings\n", __func__);
205*4882a593Smuzhiyun return ret;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun sunxi_de2_composer_init();
209*4882a593Smuzhiyun sunxi_de2_mode_set(mux, &timing, 1 << l2bpp, fbbase, is_composite);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun ret = display_enable(disp, 1 << l2bpp, &timing);
212*4882a593Smuzhiyun if (ret) {
213*4882a593Smuzhiyun debug("%s: Failed to enable display\n", __func__);
214*4882a593Smuzhiyun return ret;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun uc_priv->xsize = timing.hactive.typ;
218*4882a593Smuzhiyun uc_priv->ysize = timing.vactive.typ;
219*4882a593Smuzhiyun uc_priv->bpix = l2bpp;
220*4882a593Smuzhiyun debug("fb=%lx, size=%d %d\n", fbbase, uc_priv->xsize, uc_priv->ysize);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun return 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
sunxi_de2_probe(struct udevice * dev)225*4882a593Smuzhiyun static int sunxi_de2_probe(struct udevice *dev)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun struct video_uc_platdata *plat = dev_get_uclass_platdata(dev);
228*4882a593Smuzhiyun struct udevice *disp;
229*4882a593Smuzhiyun int ret;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* Before relocation we don't need to do anything */
232*4882a593Smuzhiyun if (!(gd->flags & GD_FLG_RELOC))
233*4882a593Smuzhiyun return 0;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun ret = uclass_find_device_by_name(UCLASS_DISPLAY,
236*4882a593Smuzhiyun "sunxi_dw_hdmi", &disp);
237*4882a593Smuzhiyun if (!ret) {
238*4882a593Smuzhiyun int mux;
239*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_MACH_SUNXI_H3_H5))
240*4882a593Smuzhiyun mux = 0;
241*4882a593Smuzhiyun else
242*4882a593Smuzhiyun mux = 1;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun ret = sunxi_de2_init(dev, plat->base, VIDEO_BPP32, disp, mux,
245*4882a593Smuzhiyun false);
246*4882a593Smuzhiyun if (!ret) {
247*4882a593Smuzhiyun video_set_flush_dcache(dev, 1);
248*4882a593Smuzhiyun return 0;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun debug("%s: hdmi display not found (ret=%d)\n", __func__, ret);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun ret = uclass_find_device_by_name(UCLASS_DISPLAY,
255*4882a593Smuzhiyun "sunxi_tve", &disp);
256*4882a593Smuzhiyun if (ret) {
257*4882a593Smuzhiyun debug("%s: tv not found (ret=%d)\n", __func__, ret);
258*4882a593Smuzhiyun return ret;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun ret = sunxi_de2_init(dev, plat->base, VIDEO_BPP32, disp, 1, true);
262*4882a593Smuzhiyun if (ret)
263*4882a593Smuzhiyun return ret;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun video_set_flush_dcache(dev, 1);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun return 0;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
sunxi_de2_bind(struct udevice * dev)270*4882a593Smuzhiyun static int sunxi_de2_bind(struct udevice *dev)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun struct video_uc_platdata *plat = dev_get_uclass_platdata(dev);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun plat->size = LCD_MAX_WIDTH * LCD_MAX_HEIGHT *
275*4882a593Smuzhiyun (1 << LCD_MAX_LOG2_BPP) / 8;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun return 0;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun static const struct video_ops sunxi_de2_ops = {
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun U_BOOT_DRIVER(sunxi_de2) = {
284*4882a593Smuzhiyun .name = "sunxi_de2",
285*4882a593Smuzhiyun .id = UCLASS_VIDEO,
286*4882a593Smuzhiyun .ops = &sunxi_de2_ops,
287*4882a593Smuzhiyun .bind = sunxi_de2_bind,
288*4882a593Smuzhiyun .probe = sunxi_de2_probe,
289*4882a593Smuzhiyun .flags = DM_FLAG_PRE_RELOC,
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun U_BOOT_DEVICE(sunxi_de2) = {
293*4882a593Smuzhiyun .name = "sunxi_de2"
294*4882a593Smuzhiyun };
295