xref: /OK3568_Linux_fs/u-boot/drivers/video/sunxi/lcdc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Timing controller driver for Allwinner SoCs.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2013-2014 Luc Verhaegen <libv@skynet.be>
5*4882a593Smuzhiyun  * (C) Copyright 2014-2015 Hans de Goede <hdegoede@redhat.com>
6*4882a593Smuzhiyun  * (C) Copyright 2017 Jernej Skrabec <jernej.skrabec@siol.net>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <asm/arch/lcdc.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun 
lcdc_get_clk_delay(const struct display_timing * mode,int tcon)16*4882a593Smuzhiyun static int lcdc_get_clk_delay(const struct display_timing *mode, int tcon)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun 	int delay;
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun 	delay = mode->vfront_porch.typ + mode->vsync_len.typ +
21*4882a593Smuzhiyun 		mode->vback_porch.typ;
22*4882a593Smuzhiyun 	if (mode->flags & DISPLAY_FLAGS_INTERLACED)
23*4882a593Smuzhiyun 		delay /= 2;
24*4882a593Smuzhiyun 	if (tcon == 1)
25*4882a593Smuzhiyun 		delay -= 2;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	return (delay > 30) ? 30 : delay;
28*4882a593Smuzhiyun }
29*4882a593Smuzhiyun 
lcdc_init(struct sunxi_lcdc_reg * const lcdc)30*4882a593Smuzhiyun void lcdc_init(struct sunxi_lcdc_reg * const lcdc)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	/* Init lcdc */
33*4882a593Smuzhiyun 	writel(0, &lcdc->ctrl); /* Disable tcon */
34*4882a593Smuzhiyun 	writel(0, &lcdc->int0); /* Disable all interrupts */
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	/* Disable tcon0 dot clock */
37*4882a593Smuzhiyun 	clrbits_le32(&lcdc->tcon0_dclk, SUNXI_LCDC_TCON0_DCLK_ENABLE);
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	/* Set all io lines to tristate */
40*4882a593Smuzhiyun 	writel(0xffffffff, &lcdc->tcon0_io_tristate);
41*4882a593Smuzhiyun 	writel(0xffffffff, &lcdc->tcon1_io_tristate);
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun 
lcdc_enable(struct sunxi_lcdc_reg * const lcdc,int depth)44*4882a593Smuzhiyun void lcdc_enable(struct sunxi_lcdc_reg * const lcdc, int depth)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	setbits_le32(&lcdc->ctrl, SUNXI_LCDC_CTRL_TCON_ENABLE);
47*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_LCD_IF_LVDS
48*4882a593Smuzhiyun 	setbits_le32(&lcdc->tcon0_lvds_intf, SUNXI_LCDC_TCON0_LVDS_INTF_ENABLE);
49*4882a593Smuzhiyun 	setbits_le32(&lcdc->lvds_ana0, SUNXI_LCDC_LVDS_ANA0);
50*4882a593Smuzhiyun #ifdef CONFIG_SUNXI_GEN_SUN6I
51*4882a593Smuzhiyun 	udelay(2); /* delay at least 1200 ns */
52*4882a593Smuzhiyun 	setbits_le32(&lcdc->lvds_ana0, SUNXI_LCDC_LVDS_ANA0_EN_MB);
53*4882a593Smuzhiyun 	udelay(2); /* delay at least 1200 ns */
54*4882a593Smuzhiyun 	setbits_le32(&lcdc->lvds_ana0, SUNXI_LCDC_LVDS_ANA0_DRVC);
55*4882a593Smuzhiyun 	if (depth == 18)
56*4882a593Smuzhiyun 		setbits_le32(&lcdc->lvds_ana0, SUNXI_LCDC_LVDS_ANA0_DRVD(0x7));
57*4882a593Smuzhiyun 	else
58*4882a593Smuzhiyun 		setbits_le32(&lcdc->lvds_ana0, SUNXI_LCDC_LVDS_ANA0_DRVD(0xf));
59*4882a593Smuzhiyun #else
60*4882a593Smuzhiyun 	setbits_le32(&lcdc->lvds_ana0, SUNXI_LCDC_LVDS_ANA0_UPDATE);
61*4882a593Smuzhiyun 	udelay(2); /* delay at least 1200 ns */
62*4882a593Smuzhiyun 	setbits_le32(&lcdc->lvds_ana1, SUNXI_LCDC_LVDS_ANA1_INIT1);
63*4882a593Smuzhiyun 	udelay(1); /* delay at least 120 ns */
64*4882a593Smuzhiyun 	setbits_le32(&lcdc->lvds_ana1, SUNXI_LCDC_LVDS_ANA1_INIT2);
65*4882a593Smuzhiyun 	setbits_le32(&lcdc->lvds_ana0, SUNXI_LCDC_LVDS_ANA0_UPDATE);
66*4882a593Smuzhiyun #endif
67*4882a593Smuzhiyun #endif
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
lcdc_tcon0_mode_set(struct sunxi_lcdc_reg * const lcdc,const struct display_timing * mode,int clk_div,bool for_ext_vga_dac,int depth,int dclk_phase)70*4882a593Smuzhiyun void lcdc_tcon0_mode_set(struct sunxi_lcdc_reg * const lcdc,
71*4882a593Smuzhiyun 			 const struct display_timing *mode,
72*4882a593Smuzhiyun 			 int clk_div, bool for_ext_vga_dac,
73*4882a593Smuzhiyun 			 int depth, int dclk_phase)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	int bp, clk_delay, total, val;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #ifndef CONFIG_SUNXI_DE2
78*4882a593Smuzhiyun 	/* Use tcon0 */
79*4882a593Smuzhiyun 	clrsetbits_le32(&lcdc->ctrl, SUNXI_LCDC_CTRL_IO_MAP_MASK,
80*4882a593Smuzhiyun 			SUNXI_LCDC_CTRL_IO_MAP_TCON0);
81*4882a593Smuzhiyun #endif
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	clk_delay = lcdc_get_clk_delay(mode, 0);
84*4882a593Smuzhiyun 	writel(SUNXI_LCDC_TCON0_CTRL_ENABLE |
85*4882a593Smuzhiyun 	       SUNXI_LCDC_TCON0_CTRL_CLK_DELAY(clk_delay), &lcdc->tcon0_ctrl);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	writel(SUNXI_LCDC_TCON0_DCLK_ENABLE |
88*4882a593Smuzhiyun 	       SUNXI_LCDC_TCON0_DCLK_DIV(clk_div), &lcdc->tcon0_dclk);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	writel(SUNXI_LCDC_X(mode->hactive.typ) |
91*4882a593Smuzhiyun 	       SUNXI_LCDC_Y(mode->vactive.typ), &lcdc->tcon0_timing_active);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	bp = mode->hsync_len.typ + mode->hback_porch.typ;
94*4882a593Smuzhiyun 	total = mode->hactive.typ + mode->hfront_porch.typ + bp;
95*4882a593Smuzhiyun 	writel(SUNXI_LCDC_TCON0_TIMING_H_TOTAL(total) |
96*4882a593Smuzhiyun 	       SUNXI_LCDC_TCON0_TIMING_H_BP(bp), &lcdc->tcon0_timing_h);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	bp = mode->vsync_len.typ + mode->vback_porch.typ;
99*4882a593Smuzhiyun 	total = mode->vactive.typ + mode->vfront_porch.typ + bp;
100*4882a593Smuzhiyun 	writel(SUNXI_LCDC_TCON0_TIMING_V_TOTAL(total) |
101*4882a593Smuzhiyun 	       SUNXI_LCDC_TCON0_TIMING_V_BP(bp), &lcdc->tcon0_timing_v);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_LCD_IF_PARALLEL
104*4882a593Smuzhiyun 	writel(SUNXI_LCDC_X(mode->hsync_len.typ) |
105*4882a593Smuzhiyun 	       SUNXI_LCDC_Y(mode->vsync_len.typ), &lcdc->tcon0_timing_sync);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	writel(0, &lcdc->tcon0_hv_intf);
108*4882a593Smuzhiyun 	writel(0, &lcdc->tcon0_cpu_intf);
109*4882a593Smuzhiyun #endif
110*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_LCD_IF_LVDS
111*4882a593Smuzhiyun 	val = (depth == 18) ? 1 : 0;
112*4882a593Smuzhiyun 	writel(SUNXI_LCDC_TCON0_LVDS_INTF_BITWIDTH(val) |
113*4882a593Smuzhiyun 	       SUNXI_LCDC_TCON0_LVDS_CLK_SEL_TCON0, &lcdc->tcon0_lvds_intf);
114*4882a593Smuzhiyun #endif
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	if (depth == 18 || depth == 16) {
117*4882a593Smuzhiyun 		writel(SUNXI_LCDC_TCON0_FRM_SEED, &lcdc->tcon0_frm_seed[0]);
118*4882a593Smuzhiyun 		writel(SUNXI_LCDC_TCON0_FRM_SEED, &lcdc->tcon0_frm_seed[1]);
119*4882a593Smuzhiyun 		writel(SUNXI_LCDC_TCON0_FRM_SEED, &lcdc->tcon0_frm_seed[2]);
120*4882a593Smuzhiyun 		writel(SUNXI_LCDC_TCON0_FRM_SEED, &lcdc->tcon0_frm_seed[3]);
121*4882a593Smuzhiyun 		writel(SUNXI_LCDC_TCON0_FRM_SEED, &lcdc->tcon0_frm_seed[4]);
122*4882a593Smuzhiyun 		writel(SUNXI_LCDC_TCON0_FRM_SEED, &lcdc->tcon0_frm_seed[5]);
123*4882a593Smuzhiyun 		writel(SUNXI_LCDC_TCON0_FRM_TAB0, &lcdc->tcon0_frm_table[0]);
124*4882a593Smuzhiyun 		writel(SUNXI_LCDC_TCON0_FRM_TAB1, &lcdc->tcon0_frm_table[1]);
125*4882a593Smuzhiyun 		writel(SUNXI_LCDC_TCON0_FRM_TAB2, &lcdc->tcon0_frm_table[2]);
126*4882a593Smuzhiyun 		writel(SUNXI_LCDC_TCON0_FRM_TAB3, &lcdc->tcon0_frm_table[3]);
127*4882a593Smuzhiyun 		writel(((depth == 18) ?
128*4882a593Smuzhiyun 			SUNXI_LCDC_TCON0_FRM_CTRL_RGB666 :
129*4882a593Smuzhiyun 			SUNXI_LCDC_TCON0_FRM_CTRL_RGB565),
130*4882a593Smuzhiyun 		       &lcdc->tcon0_frm_ctrl);
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	val = SUNXI_LCDC_TCON0_IO_POL_DCLK_PHASE(dclk_phase);
134*4882a593Smuzhiyun 	if (mode->flags & DISPLAY_FLAGS_HSYNC_LOW)
135*4882a593Smuzhiyun 		val |= SUNXI_LCDC_TCON_HSYNC_MASK;
136*4882a593Smuzhiyun 	if (mode->flags & DISPLAY_FLAGS_VSYNC_LOW)
137*4882a593Smuzhiyun 		val |= SUNXI_LCDC_TCON_VSYNC_MASK;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
140*4882a593Smuzhiyun 	if (for_ext_vga_dac)
141*4882a593Smuzhiyun 		val = 0;
142*4882a593Smuzhiyun #endif
143*4882a593Smuzhiyun 	writel(val, &lcdc->tcon0_io_polarity);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	writel(0, &lcdc->tcon0_io_tristate);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
lcdc_tcon1_mode_set(struct sunxi_lcdc_reg * const lcdc,const struct display_timing * mode,bool ext_hvsync,bool is_composite)148*4882a593Smuzhiyun void lcdc_tcon1_mode_set(struct sunxi_lcdc_reg * const lcdc,
149*4882a593Smuzhiyun 			 const struct display_timing *mode,
150*4882a593Smuzhiyun 			 bool ext_hvsync, bool is_composite)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	int bp, clk_delay, total, val, yres;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #ifndef CONFIG_SUNXI_DE2
155*4882a593Smuzhiyun 	/* Use tcon1 */
156*4882a593Smuzhiyun 	clrsetbits_le32(&lcdc->ctrl, SUNXI_LCDC_CTRL_IO_MAP_MASK,
157*4882a593Smuzhiyun 			SUNXI_LCDC_CTRL_IO_MAP_TCON1);
158*4882a593Smuzhiyun #endif
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	clk_delay = lcdc_get_clk_delay(mode, 1);
161*4882a593Smuzhiyun 	writel(SUNXI_LCDC_TCON1_CTRL_ENABLE |
162*4882a593Smuzhiyun 	       ((mode->flags & DISPLAY_FLAGS_INTERLACED) ?
163*4882a593Smuzhiyun 			SUNXI_LCDC_TCON1_CTRL_INTERLACE_ENABLE : 0) |
164*4882a593Smuzhiyun 	       SUNXI_LCDC_TCON1_CTRL_CLK_DELAY(clk_delay), &lcdc->tcon1_ctrl);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	yres = mode->vactive.typ;
167*4882a593Smuzhiyun 	if (mode->flags & DISPLAY_FLAGS_INTERLACED)
168*4882a593Smuzhiyun 		yres /= 2;
169*4882a593Smuzhiyun 	writel(SUNXI_LCDC_X(mode->hactive.typ) | SUNXI_LCDC_Y(yres),
170*4882a593Smuzhiyun 	       &lcdc->tcon1_timing_source);
171*4882a593Smuzhiyun 	writel(SUNXI_LCDC_X(mode->hactive.typ) | SUNXI_LCDC_Y(yres),
172*4882a593Smuzhiyun 	       &lcdc->tcon1_timing_scale);
173*4882a593Smuzhiyun 	writel(SUNXI_LCDC_X(mode->hactive.typ) | SUNXI_LCDC_Y(yres),
174*4882a593Smuzhiyun 	       &lcdc->tcon1_timing_out);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	bp = mode->hsync_len.typ + mode->hback_porch.typ;
177*4882a593Smuzhiyun 	total = mode->hactive.typ + mode->hfront_porch.typ + bp;
178*4882a593Smuzhiyun 	writel(SUNXI_LCDC_TCON1_TIMING_H_TOTAL(total) |
179*4882a593Smuzhiyun 	       SUNXI_LCDC_TCON1_TIMING_H_BP(bp), &lcdc->tcon1_timing_h);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	bp = mode->vsync_len.typ + mode->vback_porch.typ;
182*4882a593Smuzhiyun 	total = mode->vactive.typ + mode->vfront_porch.typ + bp;
183*4882a593Smuzhiyun 	if (!(mode->flags & DISPLAY_FLAGS_INTERLACED))
184*4882a593Smuzhiyun 		total *= 2;
185*4882a593Smuzhiyun 	writel(SUNXI_LCDC_TCON1_TIMING_V_TOTAL(total) |
186*4882a593Smuzhiyun 	       SUNXI_LCDC_TCON1_TIMING_V_BP(bp), &lcdc->tcon1_timing_v);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	writel(SUNXI_LCDC_X(mode->hsync_len.typ) |
189*4882a593Smuzhiyun 	       SUNXI_LCDC_Y(mode->vsync_len.typ), &lcdc->tcon1_timing_sync);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	if (ext_hvsync) {
192*4882a593Smuzhiyun 		val = 0;
193*4882a593Smuzhiyun 		if (mode->flags & DISPLAY_FLAGS_HSYNC_HIGH)
194*4882a593Smuzhiyun 			val |= SUNXI_LCDC_TCON_HSYNC_MASK;
195*4882a593Smuzhiyun 		if (mode->flags & DISPLAY_FLAGS_VSYNC_HIGH)
196*4882a593Smuzhiyun 			val |= SUNXI_LCDC_TCON_VSYNC_MASK;
197*4882a593Smuzhiyun 		writel(val, &lcdc->tcon1_io_polarity);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 		clrbits_le32(&lcdc->tcon1_io_tristate,
200*4882a593Smuzhiyun 			     SUNXI_LCDC_TCON_VSYNC_MASK |
201*4882a593Smuzhiyun 			     SUNXI_LCDC_TCON_HSYNC_MASK);
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #ifdef CONFIG_MACH_SUN5I
205*4882a593Smuzhiyun 	if (is_composite)
206*4882a593Smuzhiyun 		clrsetbits_le32(&lcdc->mux_ctrl, SUNXI_LCDC_MUX_CTRL_SRC0_MASK,
207*4882a593Smuzhiyun 				SUNXI_LCDC_MUX_CTRL_SRC0(1));
208*4882a593Smuzhiyun #endif
209*4882a593Smuzhiyun }
210