1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * scf0403.c -- support for DataImage SCF0403 LCD
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (c) 2013 Adapted from Linux driver:
5*4882a593Smuzhiyun * Copyright (c) 2012 Anders Electronics plc. All Rights Reserved.
6*4882a593Smuzhiyun * Copyright (c) 2012 CompuLab, Ltd
7*4882a593Smuzhiyun * Dmitry Lifshitz <lifshitz@compulab.co.il>
8*4882a593Smuzhiyun * Ilya Ledvich <ilya@compulab.co.il>
9*4882a593Smuzhiyun * Inspired by Alberto Panizzo <maramaopercheseimorto@gmail.com> &
10*4882a593Smuzhiyun * Marek Vasut work in l4f00242t03.c
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * U-Boot port: Nikita Kiryanov <nikita@compulab.co.il>
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <common.h>
18*4882a593Smuzhiyun #include <asm/gpio.h>
19*4882a593Smuzhiyun #include <spi.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun struct scf0403_cmd {
22*4882a593Smuzhiyun u16 cmd;
23*4882a593Smuzhiyun u16 *params;
24*4882a593Smuzhiyun int count;
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun struct scf0403_initseq_entry {
28*4882a593Smuzhiyun struct scf0403_cmd cmd;
29*4882a593Smuzhiyun int delay_ms;
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun struct scf0403_priv {
33*4882a593Smuzhiyun struct spi_slave *spi;
34*4882a593Smuzhiyun unsigned int reset_gpio;
35*4882a593Smuzhiyun u32 rddid;
36*4882a593Smuzhiyun struct scf0403_initseq_entry *init_seq;
37*4882a593Smuzhiyun int seq_size;
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun struct scf0403_priv priv;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define SCF0403852GGU04_ID 0x000080
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* SCF0403526GGU20 model commands parameters */
45*4882a593Smuzhiyun static u16 extcmd_params_sn20[] = {0xff, 0x98, 0x06};
46*4882a593Smuzhiyun static u16 spiinttype_params_sn20[] = {0x60};
47*4882a593Smuzhiyun static u16 bc_params_sn20[] = {
48*4882a593Smuzhiyun 0x01, 0x10, 0x61, 0x74, 0x01, 0x01, 0x1B,
49*4882a593Smuzhiyun 0x12, 0x71, 0x00, 0x00, 0x00, 0x01, 0x01,
50*4882a593Smuzhiyun 0x05, 0x00, 0xFF, 0xF2, 0x01, 0x00, 0x40,
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun static u16 bd_params_sn20[] = {0x01, 0x23, 0x45, 0x67, 0x01, 0x23, 0x45, 0x67};
53*4882a593Smuzhiyun static u16 be_params_sn20[] = {
54*4882a593Smuzhiyun 0x01, 0x22, 0x22, 0xBA, 0xDC, 0x26, 0x28, 0x22, 0x22,
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun static u16 vcom_params_sn20[] = {0x74};
57*4882a593Smuzhiyun static u16 vmesur_params_sn20[] = {0x7F, 0x0F, 0x00};
58*4882a593Smuzhiyun static u16 powerctl_params_sn20[] = {0x03, 0x0b, 0x00};
59*4882a593Smuzhiyun static u16 lvglvolt_params_sn20[] = {0x08};
60*4882a593Smuzhiyun static u16 engsetting_params_sn20[] = {0x00, 0x00, 0x00, 0x00, 0x00, 0x20};
61*4882a593Smuzhiyun static u16 dispfunc_params_sn20[] = {0xa0};
62*4882a593Smuzhiyun static u16 dvddvolt_params_sn20[] = {0x74};
63*4882a593Smuzhiyun static u16 dispinv_params_sn20[] = {0x00, 0x00, 0x00};
64*4882a593Smuzhiyun static u16 panelres_params_sn20[] = {0x82};
65*4882a593Smuzhiyun static u16 framerate_params_sn20[] = {0x00, 0x13, 0x13};
66*4882a593Smuzhiyun static u16 timing_params_sn20[] = {0x80, 0x05, 0x40, 0x28};
67*4882a593Smuzhiyun static u16 powerctl2_params_sn20[] = {0x17, 0x75, 0x79, 0x20};
68*4882a593Smuzhiyun static u16 memaccess_params_sn20[] = {0x00};
69*4882a593Smuzhiyun static u16 pixfmt_params_sn20[] = {0x66};
70*4882a593Smuzhiyun static u16 pgamma_params_sn20[] = {
71*4882a593Smuzhiyun 0x00, 0x03, 0x0b, 0x0c, 0x0e, 0x08, 0xc5, 0x04,
72*4882a593Smuzhiyun 0x08, 0x0c, 0x13, 0x11, 0x11, 0x14, 0x0c, 0x10,
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun static u16 ngamma_params_sn20[] = {
75*4882a593Smuzhiyun 0x00, 0x0d, 0x11, 0x0c, 0x0c, 0x04, 0x76, 0x03,
76*4882a593Smuzhiyun 0x08, 0x0b, 0x16, 0x10, 0x0d, 0x16, 0x0a, 0x00,
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun static u16 tearing_params_sn20[] = {0x00};
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* SCF0403852GGU04 model commands parameters */
81*4882a593Smuzhiyun static u16 memaccess_params_sn04[] = {0x08};
82*4882a593Smuzhiyun static u16 pixfmt_params_sn04[] = {0x66};
83*4882a593Smuzhiyun static u16 modectl_params_sn04[] = {0x01};
84*4882a593Smuzhiyun static u16 dispfunc_params_sn04[] = {0x22, 0xe2, 0xFF, 0x04};
85*4882a593Smuzhiyun static u16 vcom_params_sn04[] = {0x00, 0x6A};
86*4882a593Smuzhiyun static u16 pgamma_params_sn04[] = {
87*4882a593Smuzhiyun 0x00, 0x07, 0x0d, 0x10, 0x13, 0x19, 0x0f, 0x0c,
88*4882a593Smuzhiyun 0x05, 0x08, 0x06, 0x13, 0x0f, 0x30, 0x20, 0x1f,
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun static u16 ngamma_params_sn04[] = {
91*4882a593Smuzhiyun 0x1F, 0x20, 0x30, 0x0F, 0x13, 0x06, 0x08, 0x05,
92*4882a593Smuzhiyun 0x0C, 0x0F, 0x19, 0x13, 0x10, 0x0D, 0x07, 0x00,
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun static u16 dispinv_params_sn04[] = {0x02};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* Common commands */
97*4882a593Smuzhiyun static struct scf0403_cmd scf0403_cmd_slpout = {0x11, NULL, 0};
98*4882a593Smuzhiyun static struct scf0403_cmd scf0403_cmd_dison = {0x29, NULL, 0};
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* SCF0403852GGU04 init sequence */
101*4882a593Smuzhiyun static struct scf0403_initseq_entry scf0403_initseq_sn04[] = {
102*4882a593Smuzhiyun {{0x36, memaccess_params_sn04, ARRAY_SIZE(memaccess_params_sn04)}, 0},
103*4882a593Smuzhiyun {{0x3A, pixfmt_params_sn04, ARRAY_SIZE(pixfmt_params_sn04)}, 0},
104*4882a593Smuzhiyun {{0xB6, dispfunc_params_sn04, ARRAY_SIZE(dispfunc_params_sn04)}, 0},
105*4882a593Smuzhiyun {{0xC5, vcom_params_sn04, ARRAY_SIZE(vcom_params_sn04)}, 0},
106*4882a593Smuzhiyun {{0xE0, pgamma_params_sn04, ARRAY_SIZE(pgamma_params_sn04)}, 0},
107*4882a593Smuzhiyun {{0xE1, ngamma_params_sn04, ARRAY_SIZE(ngamma_params_sn04)}, 20},
108*4882a593Smuzhiyun {{0xB0, modectl_params_sn04, ARRAY_SIZE(modectl_params_sn04)}, 0},
109*4882a593Smuzhiyun {{0xB4, dispinv_params_sn04, ARRAY_SIZE(dispinv_params_sn04)}, 100},
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* SCF0403526GGU20 init sequence */
113*4882a593Smuzhiyun static struct scf0403_initseq_entry scf0403_initseq_sn20[] = {
114*4882a593Smuzhiyun {{0xff, extcmd_params_sn20, ARRAY_SIZE(extcmd_params_sn20)}, 0},
115*4882a593Smuzhiyun {{0xba, spiinttype_params_sn20, ARRAY_SIZE(spiinttype_params_sn20)}, 0},
116*4882a593Smuzhiyun {{0xbc, bc_params_sn20, ARRAY_SIZE(bc_params_sn20)}, 0},
117*4882a593Smuzhiyun {{0xbd, bd_params_sn20, ARRAY_SIZE(bd_params_sn20)}, 0},
118*4882a593Smuzhiyun {{0xbe, be_params_sn20, ARRAY_SIZE(be_params_sn20)}, 0},
119*4882a593Smuzhiyun {{0xc7, vcom_params_sn20, ARRAY_SIZE(vcom_params_sn20)}, 0},
120*4882a593Smuzhiyun {{0xed, vmesur_params_sn20, ARRAY_SIZE(vmesur_params_sn20)}, 0},
121*4882a593Smuzhiyun {{0xc0, powerctl_params_sn20, ARRAY_SIZE(powerctl_params_sn20)}, 0},
122*4882a593Smuzhiyun {{0xfc, lvglvolt_params_sn20, ARRAY_SIZE(lvglvolt_params_sn20)}, 0},
123*4882a593Smuzhiyun {{0xb6, dispfunc_params_sn20, ARRAY_SIZE(dispfunc_params_sn20)}, 0},
124*4882a593Smuzhiyun {{0xdf, engsetting_params_sn20, ARRAY_SIZE(engsetting_params_sn20)}, 0},
125*4882a593Smuzhiyun {{0xf3, dvddvolt_params_sn20, ARRAY_SIZE(dvddvolt_params_sn20)}, 0},
126*4882a593Smuzhiyun {{0xb4, dispinv_params_sn20, ARRAY_SIZE(dispinv_params_sn20)}, 0},
127*4882a593Smuzhiyun {{0xf7, panelres_params_sn20, ARRAY_SIZE(panelres_params_sn20)}, 0},
128*4882a593Smuzhiyun {{0xb1, framerate_params_sn20, ARRAY_SIZE(framerate_params_sn20)}, 0},
129*4882a593Smuzhiyun {{0xf2, timing_params_sn20, ARRAY_SIZE(timing_params_sn20)}, 0},
130*4882a593Smuzhiyun {{0xc1, powerctl2_params_sn20, ARRAY_SIZE(powerctl2_params_sn20)}, 0},
131*4882a593Smuzhiyun {{0x36, memaccess_params_sn20, ARRAY_SIZE(memaccess_params_sn20)}, 0},
132*4882a593Smuzhiyun {{0x3a, pixfmt_params_sn20, ARRAY_SIZE(pixfmt_params_sn20)}, 0},
133*4882a593Smuzhiyun {{0xe0, pgamma_params_sn20, ARRAY_SIZE(pgamma_params_sn20)}, 0},
134*4882a593Smuzhiyun {{0xe1, ngamma_params_sn20, ARRAY_SIZE(ngamma_params_sn20)}, 0},
135*4882a593Smuzhiyun {{0x35, tearing_params_sn20, ARRAY_SIZE(tearing_params_sn20)}, 0},
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
scf0403_gpio_reset(unsigned int gpio)138*4882a593Smuzhiyun static void scf0403_gpio_reset(unsigned int gpio)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun if (!gpio_is_valid(gpio))
141*4882a593Smuzhiyun return;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun gpio_set_value(gpio, 1);
144*4882a593Smuzhiyun mdelay(100);
145*4882a593Smuzhiyun gpio_set_value(gpio, 0);
146*4882a593Smuzhiyun mdelay(40);
147*4882a593Smuzhiyun gpio_set_value(gpio, 1);
148*4882a593Smuzhiyun mdelay(100);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
scf0403_spi_read_rddid(struct spi_slave * spi,u32 * rddid)151*4882a593Smuzhiyun static int scf0403_spi_read_rddid(struct spi_slave *spi, u32 *rddid)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun int error = 0;
154*4882a593Smuzhiyun u8 ids_buf = 0x00;
155*4882a593Smuzhiyun u16 dummy_buf = 0x00;
156*4882a593Smuzhiyun u16 cmd = 0x04;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun error = spi_set_wordlen(spi, 9);
159*4882a593Smuzhiyun if (error)
160*4882a593Smuzhiyun return error;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* Here 9 bits required to transmit a command */
163*4882a593Smuzhiyun error = spi_xfer(spi, 9, &cmd, NULL, SPI_XFER_ONCE);
164*4882a593Smuzhiyun if (error)
165*4882a593Smuzhiyun return error;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /*
168*4882a593Smuzhiyun * Here 8 + 1 bits required to arrange extra clock cycle
169*4882a593Smuzhiyun * before the first data bit.
170*4882a593Smuzhiyun * According to the datasheet - first parameter is the dummy data.
171*4882a593Smuzhiyun */
172*4882a593Smuzhiyun error = spi_xfer(spi, 9, NULL, &dummy_buf, SPI_XFER_ONCE);
173*4882a593Smuzhiyun if (error)
174*4882a593Smuzhiyun return error;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun error = spi_set_wordlen(spi, 8);
177*4882a593Smuzhiyun if (error)
178*4882a593Smuzhiyun return error;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* Read rest of the data */
181*4882a593Smuzhiyun error = spi_xfer(spi, 8, NULL, &ids_buf, SPI_XFER_ONCE);
182*4882a593Smuzhiyun if (error)
183*4882a593Smuzhiyun return error;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun *rddid = ids_buf;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
scf0403_spi_transfer(struct spi_slave * spi,struct scf0403_cmd * cmd)190*4882a593Smuzhiyun static int scf0403_spi_transfer(struct spi_slave *spi, struct scf0403_cmd *cmd)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun int i, error;
193*4882a593Smuzhiyun u32 command = cmd->cmd;
194*4882a593Smuzhiyun u32 msg;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun error = spi_set_wordlen(spi, 9);
197*4882a593Smuzhiyun if (error)
198*4882a593Smuzhiyun return error;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun error = spi_xfer(spi, 9, &command, NULL, SPI_XFER_ONCE);
201*4882a593Smuzhiyun if (error)
202*4882a593Smuzhiyun return error;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun for (i = 0; i < cmd->count; i++) {
205*4882a593Smuzhiyun msg = (cmd->params[i] | 0x100);
206*4882a593Smuzhiyun error = spi_xfer(spi, 9, &msg, NULL, SPI_XFER_ONCE);
207*4882a593Smuzhiyun if (error)
208*4882a593Smuzhiyun return error;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun return 0;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
scf0403_lcd_init(struct scf0403_priv * priv)214*4882a593Smuzhiyun static void scf0403_lcd_init(struct scf0403_priv *priv)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun int i;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* reset LCD */
219*4882a593Smuzhiyun scf0403_gpio_reset(priv->reset_gpio);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun for (i = 0; i < priv->seq_size; i++) {
222*4882a593Smuzhiyun if (scf0403_spi_transfer(priv->spi, &priv->init_seq[i].cmd) < 0)
223*4882a593Smuzhiyun puts("SPI transfer failed\n");
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun mdelay(priv->init_seq[i].delay_ms);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
scf0403_request_reset_gpio(unsigned gpio)229*4882a593Smuzhiyun static int scf0403_request_reset_gpio(unsigned gpio)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun int err = gpio_request(gpio, "lcd reset");
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun if (err)
234*4882a593Smuzhiyun return err;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun err = gpio_direction_output(gpio, 0);
237*4882a593Smuzhiyun if (err)
238*4882a593Smuzhiyun gpio_free(gpio);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun return err;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
scf0403_init(int reset_gpio)243*4882a593Smuzhiyun int scf0403_init(int reset_gpio)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun int error;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun if (gpio_is_valid(reset_gpio)) {
248*4882a593Smuzhiyun error = scf0403_request_reset_gpio(reset_gpio);
249*4882a593Smuzhiyun if (error) {
250*4882a593Smuzhiyun printf("Failed requesting reset GPIO%d: %d\n",
251*4882a593Smuzhiyun reset_gpio, error);
252*4882a593Smuzhiyun return error;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun priv.reset_gpio = reset_gpio;
257*4882a593Smuzhiyun priv.spi = spi_setup_slave(3, 0, 1000000, SPI_MODE_0);
258*4882a593Smuzhiyun error = spi_claim_bus(priv.spi);
259*4882a593Smuzhiyun if (error)
260*4882a593Smuzhiyun goto bus_claim_fail;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* reset LCD */
263*4882a593Smuzhiyun scf0403_gpio_reset(reset_gpio);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun error = scf0403_spi_read_rddid(priv.spi, &priv.rddid);
266*4882a593Smuzhiyun if (error) {
267*4882a593Smuzhiyun puts("IDs read failed\n");
268*4882a593Smuzhiyun goto readid_fail;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun if (priv.rddid == SCF0403852GGU04_ID) {
272*4882a593Smuzhiyun priv.init_seq = scf0403_initseq_sn04;
273*4882a593Smuzhiyun priv.seq_size = ARRAY_SIZE(scf0403_initseq_sn04);
274*4882a593Smuzhiyun } else {
275*4882a593Smuzhiyun priv.init_seq = scf0403_initseq_sn20;
276*4882a593Smuzhiyun priv.seq_size = ARRAY_SIZE(scf0403_initseq_sn20);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun scf0403_lcd_init(&priv);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* Start operation */
282*4882a593Smuzhiyun scf0403_spi_transfer(priv.spi, &scf0403_cmd_dison);
283*4882a593Smuzhiyun mdelay(100);
284*4882a593Smuzhiyun scf0403_spi_transfer(priv.spi, &scf0403_cmd_slpout);
285*4882a593Smuzhiyun spi_release_bus(priv.spi);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun return 0;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun readid_fail:
290*4882a593Smuzhiyun spi_release_bus(priv.spi);
291*4882a593Smuzhiyun bus_claim_fail:
292*4882a593Smuzhiyun if (gpio_is_valid(priv.reset_gpio))
293*4882a593Smuzhiyun gpio_free(priv.reset_gpio);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun return error;
296*4882a593Smuzhiyun }
297