xref: /OK3568_Linux_fs/u-boot/drivers/video/rockchip/rk_vop.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2015 Google, Inc
3*4882a593Smuzhiyun  * Copyright 2014 Rockchip Inc.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <clk.h>
10*4882a593Smuzhiyun #include <display.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <edid.h>
13*4882a593Smuzhiyun #include <regmap.h>
14*4882a593Smuzhiyun #include <syscon.h>
15*4882a593Smuzhiyun #include <video.h>
16*4882a593Smuzhiyun #include <asm/gpio.h>
17*4882a593Smuzhiyun #include <asm/hardware.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <asm/arch/clock.h>
20*4882a593Smuzhiyun #include <asm/arch/edp_rk3288.h>
21*4882a593Smuzhiyun #include <asm/arch/vop_rk3288.h>
22*4882a593Smuzhiyun #include <dm/device-internal.h>
23*4882a593Smuzhiyun #include <dm/uclass-internal.h>
24*4882a593Smuzhiyun #include <power/regulator.h>
25*4882a593Smuzhiyun #include "rk_vop.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun enum vop_pol {
30*4882a593Smuzhiyun 	HSYNC_POSITIVE = 0,
31*4882a593Smuzhiyun 	VSYNC_POSITIVE = 1,
32*4882a593Smuzhiyun 	DEN_NEGATIVE   = 2,
33*4882a593Smuzhiyun 	DCLK_INVERT    = 3
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
rkvop_enable(struct rk3288_vop * regs,ulong fbbase,int fb_bits_per_pixel,const struct display_timing * edid)36*4882a593Smuzhiyun static void rkvop_enable(struct rk3288_vop *regs, ulong fbbase,
37*4882a593Smuzhiyun 			 int fb_bits_per_pixel,
38*4882a593Smuzhiyun 			 const struct display_timing *edid)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	u32 lb_mode;
41*4882a593Smuzhiyun 	u32 rgb_mode;
42*4882a593Smuzhiyun 	u32 hactive = edid->hactive.typ;
43*4882a593Smuzhiyun 	u32 vactive = edid->vactive.typ;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	writel(V_ACT_WIDTH(hactive - 1) | V_ACT_HEIGHT(vactive - 1),
46*4882a593Smuzhiyun 	       &regs->win0_act_info);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	writel(V_DSP_XST(edid->hsync_len.typ + edid->hback_porch.typ) |
49*4882a593Smuzhiyun 	       V_DSP_YST(edid->vsync_len.typ + edid->vback_porch.typ),
50*4882a593Smuzhiyun 	       &regs->win0_dsp_st);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	writel(V_DSP_WIDTH(hactive - 1) |
53*4882a593Smuzhiyun 		V_DSP_HEIGHT(vactive - 1),
54*4882a593Smuzhiyun 		&regs->win0_dsp_info);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	clrsetbits_le32(&regs->win0_color_key, M_WIN0_KEY_EN | M_WIN0_KEY_COLOR,
57*4882a593Smuzhiyun 			V_WIN0_KEY_EN(0) | V_WIN0_KEY_COLOR(0));
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	switch (fb_bits_per_pixel) {
60*4882a593Smuzhiyun 	case 16:
61*4882a593Smuzhiyun 		rgb_mode = RGB565;
62*4882a593Smuzhiyun 		writel(V_RGB565_VIRWIDTH(hactive), &regs->win0_vir);
63*4882a593Smuzhiyun 		break;
64*4882a593Smuzhiyun 	case 24:
65*4882a593Smuzhiyun 		rgb_mode = RGB888;
66*4882a593Smuzhiyun 		writel(V_RGB888_VIRWIDTH(hactive), &regs->win0_vir);
67*4882a593Smuzhiyun 		break;
68*4882a593Smuzhiyun 	case 32:
69*4882a593Smuzhiyun 	default:
70*4882a593Smuzhiyun 		rgb_mode = ARGB8888;
71*4882a593Smuzhiyun 		writel(V_ARGB888_VIRWIDTH(hactive), &regs->win0_vir);
72*4882a593Smuzhiyun 		break;
73*4882a593Smuzhiyun 	}
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	if (hactive > 2560)
76*4882a593Smuzhiyun 		lb_mode = LB_RGB_3840X2;
77*4882a593Smuzhiyun 	else if (hactive > 1920)
78*4882a593Smuzhiyun 		lb_mode = LB_RGB_2560X4;
79*4882a593Smuzhiyun 	else if (hactive > 1280)
80*4882a593Smuzhiyun 		lb_mode = LB_RGB_1920X5;
81*4882a593Smuzhiyun 	else
82*4882a593Smuzhiyun 		lb_mode = LB_RGB_1280X8;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	clrsetbits_le32(&regs->win0_ctrl0,
85*4882a593Smuzhiyun 			M_WIN0_LB_MODE | M_WIN0_DATA_FMT | M_WIN0_EN,
86*4882a593Smuzhiyun 			V_WIN0_LB_MODE(lb_mode) | V_WIN0_DATA_FMT(rgb_mode) |
87*4882a593Smuzhiyun 			V_WIN0_EN(1));
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	writel(fbbase, &regs->win0_yrgb_mst);
90*4882a593Smuzhiyun 	writel(0x01, &regs->reg_cfg_done); /* enable reg config */
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
rkvop_set_pin_polarity(struct udevice * dev,enum vop_modes mode,u32 polarity)93*4882a593Smuzhiyun static void rkvop_set_pin_polarity(struct udevice *dev,
94*4882a593Smuzhiyun 				   enum vop_modes mode, u32 polarity)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	struct rkvop_driverdata *ops =
97*4882a593Smuzhiyun 		(struct rkvop_driverdata *)dev_get_driver_data(dev);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	if (ops->set_pin_polarity)
100*4882a593Smuzhiyun 		ops->set_pin_polarity(dev, mode, polarity);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
rkvop_enable_output(struct udevice * dev,enum vop_modes mode)103*4882a593Smuzhiyun static void rkvop_enable_output(struct udevice *dev, enum vop_modes mode)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	struct rk_vop_priv *priv = dev_get_priv(dev);
106*4882a593Smuzhiyun 	struct rk3288_vop *regs = priv->regs;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/* remove from standby */
109*4882a593Smuzhiyun 	clrbits_le32(&regs->sys_ctrl, V_STANDBY_EN(1));
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	switch (mode) {
112*4882a593Smuzhiyun 	case VOP_MODE_HDMI:
113*4882a593Smuzhiyun 		clrsetbits_le32(&regs->sys_ctrl, M_ALL_OUT_EN,
114*4882a593Smuzhiyun 				V_HDMI_OUT_EN(1));
115*4882a593Smuzhiyun 		break;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	case VOP_MODE_EDP:
118*4882a593Smuzhiyun 		clrsetbits_le32(&regs->sys_ctrl, M_ALL_OUT_EN,
119*4882a593Smuzhiyun 				V_EDP_OUT_EN(1));
120*4882a593Smuzhiyun 		break;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	case VOP_MODE_LVDS:
123*4882a593Smuzhiyun 		clrsetbits_le32(&regs->sys_ctrl, M_ALL_OUT_EN,
124*4882a593Smuzhiyun 				V_RGB_OUT_EN(1));
125*4882a593Smuzhiyun 		break;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	case VOP_MODE_MIPI:
128*4882a593Smuzhiyun 		clrsetbits_le32(&regs->sys_ctrl, M_ALL_OUT_EN,
129*4882a593Smuzhiyun 				V_MIPI_OUT_EN(1));
130*4882a593Smuzhiyun 		break;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	default:
133*4882a593Smuzhiyun 		debug("%s: unsupported output mode %x\n", __func__, mode);
134*4882a593Smuzhiyun 	}
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
rkvop_mode_set(struct udevice * dev,const struct display_timing * edid,enum vop_modes mode)137*4882a593Smuzhiyun static void rkvop_mode_set(struct udevice *dev,
138*4882a593Smuzhiyun 			   const struct display_timing *edid,
139*4882a593Smuzhiyun 			   enum vop_modes mode)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	struct rk_vop_priv *priv = dev_get_priv(dev);
142*4882a593Smuzhiyun 	struct rk3288_vop *regs = priv->regs;
143*4882a593Smuzhiyun 	struct rkvop_driverdata *data =
144*4882a593Smuzhiyun 		(struct rkvop_driverdata *)dev_get_driver_data(dev);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	u32 hactive = edid->hactive.typ;
147*4882a593Smuzhiyun 	u32 vactive = edid->vactive.typ;
148*4882a593Smuzhiyun 	u32 hsync_len = edid->hsync_len.typ;
149*4882a593Smuzhiyun 	u32 hback_porch = edid->hback_porch.typ;
150*4882a593Smuzhiyun 	u32 vsync_len = edid->vsync_len.typ;
151*4882a593Smuzhiyun 	u32 vback_porch = edid->vback_porch.typ;
152*4882a593Smuzhiyun 	u32 hfront_porch = edid->hfront_porch.typ;
153*4882a593Smuzhiyun 	u32 vfront_porch = edid->vfront_porch.typ;
154*4882a593Smuzhiyun 	int mode_flags;
155*4882a593Smuzhiyun 	u32 pin_polarity;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	pin_polarity = BIT(DCLK_INVERT);
158*4882a593Smuzhiyun 	if (edid->flags & DISPLAY_FLAGS_HSYNC_HIGH)
159*4882a593Smuzhiyun 		pin_polarity |= BIT(HSYNC_POSITIVE);
160*4882a593Smuzhiyun 	if (edid->flags & DISPLAY_FLAGS_VSYNC_HIGH)
161*4882a593Smuzhiyun 		pin_polarity |= BIT(VSYNC_POSITIVE);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	rkvop_set_pin_polarity(dev, mode, pin_polarity);
164*4882a593Smuzhiyun 	rkvop_enable_output(dev, mode);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	mode_flags = 0;  /* RGB888 */
167*4882a593Smuzhiyun 	if ((data->features & VOP_FEATURE_OUTPUT_10BIT) &&
168*4882a593Smuzhiyun 	    (mode == VOP_MODE_HDMI || mode == VOP_MODE_EDP))
169*4882a593Smuzhiyun 		mode_flags = 15;  /* RGBaaa */
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	clrsetbits_le32(&regs->dsp_ctrl0, M_DSP_OUT_MODE,
172*4882a593Smuzhiyun 			V_DSP_OUT_MODE(mode_flags));
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	writel(V_HSYNC(hsync_len) |
175*4882a593Smuzhiyun 	       V_HORPRD(hsync_len + hback_porch + hactive + hfront_porch),
176*4882a593Smuzhiyun 			&regs->dsp_htotal_hs_end);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	writel(V_HEAP(hsync_len + hback_porch + hactive) |
179*4882a593Smuzhiyun 	       V_HASP(hsync_len + hback_porch),
180*4882a593Smuzhiyun 	       &regs->dsp_hact_st_end);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	writel(V_VSYNC(vsync_len) |
183*4882a593Smuzhiyun 	       V_VERPRD(vsync_len + vback_porch + vactive + vfront_porch),
184*4882a593Smuzhiyun 	       &regs->dsp_vtotal_vs_end);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	writel(V_VAEP(vsync_len + vback_porch + vactive)|
187*4882a593Smuzhiyun 	       V_VASP(vsync_len + vback_porch),
188*4882a593Smuzhiyun 	       &regs->dsp_vact_st_end);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	writel(V_HEAP(hsync_len + hback_porch + hactive) |
191*4882a593Smuzhiyun 	       V_HASP(hsync_len + hback_porch),
192*4882a593Smuzhiyun 	       &regs->post_dsp_hact_info);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	writel(V_VAEP(vsync_len + vback_porch + vactive)|
195*4882a593Smuzhiyun 	       V_VASP(vsync_len + vback_porch),
196*4882a593Smuzhiyun 	       &regs->post_dsp_vact_info);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	writel(0x01, &regs->reg_cfg_done); /* enable reg config */
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /**
202*4882a593Smuzhiyun  * rk_display_init() - Try to enable the given display device
203*4882a593Smuzhiyun  *
204*4882a593Smuzhiyun  * This function performs many steps:
205*4882a593Smuzhiyun  * - Finds the display device being referenced by @ep_node
206*4882a593Smuzhiyun  * - Puts the VOP's ID into its uclass platform data
207*4882a593Smuzhiyun  * - Probes the device to set it up
208*4882a593Smuzhiyun  * - Reads the EDID timing information
209*4882a593Smuzhiyun  * - Sets up the VOP clocks, etc. for the selected pixel clock and display mode
210*4882a593Smuzhiyun  * - Enables the display (the display device handles this and will do different
211*4882a593Smuzhiyun  *     things depending on the display type)
212*4882a593Smuzhiyun  * - Tells the uclass about the display resolution so that the console will
213*4882a593Smuzhiyun  *     appear correctly
214*4882a593Smuzhiyun  *
215*4882a593Smuzhiyun  * @dev:	VOP device that we want to connect to the display
216*4882a593Smuzhiyun  * @fbbase:	Frame buffer address
217*4882a593Smuzhiyun  * @ep_node:	Device tree node to process - this is the offset of an endpoint
218*4882a593Smuzhiyun  *		node within the VOP's 'port' list.
219*4882a593Smuzhiyun  * @return 0 if OK, -ve if something went wrong
220*4882a593Smuzhiyun  */
rk_display_init(struct udevice * dev,ulong fbbase,int ep_node)221*4882a593Smuzhiyun static int rk_display_init(struct udevice *dev, ulong fbbase, int ep_node)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	struct video_priv *uc_priv = dev_get_uclass_priv(dev);
224*4882a593Smuzhiyun 	const void *blob = gd->fdt_blob;
225*4882a593Smuzhiyun 	struct rk_vop_priv *priv = dev_get_priv(dev);
226*4882a593Smuzhiyun 	int vop_id, remote_vop_id;
227*4882a593Smuzhiyun 	struct rk3288_vop *regs = priv->regs;
228*4882a593Smuzhiyun 	struct display_timing timing;
229*4882a593Smuzhiyun 	struct udevice *disp;
230*4882a593Smuzhiyun 	int ret, remote, i, offset;
231*4882a593Smuzhiyun 	struct display_plat *disp_uc_plat;
232*4882a593Smuzhiyun 	struct clk clk;
233*4882a593Smuzhiyun 	enum video_log2_bpp l2bpp;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	vop_id = fdtdec_get_int(blob, ep_node, "reg", -1);
236*4882a593Smuzhiyun 	debug("vop_id=%d\n", vop_id);
237*4882a593Smuzhiyun 	remote = fdtdec_lookup_phandle(blob, ep_node, "remote-endpoint");
238*4882a593Smuzhiyun 	if (remote < 0)
239*4882a593Smuzhiyun 		return -EINVAL;
240*4882a593Smuzhiyun 	remote_vop_id = fdtdec_get_int(blob, remote, "reg", -1);
241*4882a593Smuzhiyun 	debug("remote vop_id=%d\n", remote_vop_id);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	for (i = 0, offset = remote; i < 3 && offset > 0; i++)
244*4882a593Smuzhiyun 		offset = fdt_parent_offset(blob, offset);
245*4882a593Smuzhiyun 	if (offset < 0) {
246*4882a593Smuzhiyun 		debug("%s: Invalid remote-endpoint position\n", dev->name);
247*4882a593Smuzhiyun 		return -EINVAL;
248*4882a593Smuzhiyun 	}
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	ret = uclass_find_device_by_of_offset(UCLASS_DISPLAY, offset, &disp);
251*4882a593Smuzhiyun 	if (ret) {
252*4882a593Smuzhiyun 		debug("%s: device '%s' display not found (ret=%d)\n", __func__,
253*4882a593Smuzhiyun 		      dev->name, ret);
254*4882a593Smuzhiyun 		return ret;
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	disp_uc_plat = dev_get_uclass_platdata(disp);
258*4882a593Smuzhiyun 	debug("Found device '%s', disp_uc_priv=%p\n", disp->name, disp_uc_plat);
259*4882a593Smuzhiyun 	if (display_in_use(disp)) {
260*4882a593Smuzhiyun 		debug("   - device in use\n");
261*4882a593Smuzhiyun 		return -EBUSY;
262*4882a593Smuzhiyun 	}
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	disp_uc_plat->source_id = remote_vop_id;
265*4882a593Smuzhiyun 	disp_uc_plat->src_dev = dev;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	ret = device_probe(disp);
268*4882a593Smuzhiyun 	if (ret) {
269*4882a593Smuzhiyun 		debug("%s: device '%s' display won't probe (ret=%d)\n",
270*4882a593Smuzhiyun 		      __func__, dev->name, ret);
271*4882a593Smuzhiyun 		return ret;
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	ret = display_read_timing(disp, &timing);
275*4882a593Smuzhiyun 	if (ret) {
276*4882a593Smuzhiyun 		debug("%s: Failed to read timings\n", __func__);
277*4882a593Smuzhiyun 		return ret;
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	ret = clk_get_by_index(dev, 1, &clk);
281*4882a593Smuzhiyun 	if (!ret)
282*4882a593Smuzhiyun 		ret = clk_set_rate(&clk, timing.pixelclock.typ);
283*4882a593Smuzhiyun 	if (IS_ERR_VALUE(ret)) {
284*4882a593Smuzhiyun 		debug("%s: Failed to set pixel clock: ret=%d\n", __func__, ret);
285*4882a593Smuzhiyun 		return ret;
286*4882a593Smuzhiyun 	}
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	/* Set bitwidth for vop display according to vop mode */
289*4882a593Smuzhiyun 	switch (vop_id) {
290*4882a593Smuzhiyun 	case VOP_MODE_EDP:
291*4882a593Smuzhiyun 	case VOP_MODE_LVDS:
292*4882a593Smuzhiyun 		l2bpp = VIDEO_BPP16;
293*4882a593Smuzhiyun 		break;
294*4882a593Smuzhiyun 	case VOP_MODE_HDMI:
295*4882a593Smuzhiyun 	case VOP_MODE_MIPI:
296*4882a593Smuzhiyun 		l2bpp = VIDEO_BPP32;
297*4882a593Smuzhiyun 		break;
298*4882a593Smuzhiyun 	default:
299*4882a593Smuzhiyun 		l2bpp = VIDEO_BPP16;
300*4882a593Smuzhiyun 	}
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	rkvop_mode_set(dev, &timing, vop_id);
303*4882a593Smuzhiyun 	rkvop_enable(regs, fbbase, 1 << l2bpp, &timing);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	ret = display_enable(disp, 1 << l2bpp, &timing);
306*4882a593Smuzhiyun 	if (ret)
307*4882a593Smuzhiyun 		return ret;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	uc_priv->xsize = timing.hactive.typ;
310*4882a593Smuzhiyun 	uc_priv->ysize = timing.vactive.typ;
311*4882a593Smuzhiyun 	uc_priv->bpix = l2bpp;
312*4882a593Smuzhiyun 	debug("fb=%lx, size=%d %d\n", fbbase, uc_priv->xsize, uc_priv->ysize);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	return 0;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
rk_vop_probe_regulators(struct udevice * dev,const char * const * names,int cnt)317*4882a593Smuzhiyun void rk_vop_probe_regulators(struct udevice *dev,
318*4882a593Smuzhiyun 			     const char * const *names, int cnt)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	int i, ret;
321*4882a593Smuzhiyun 	const char *name;
322*4882a593Smuzhiyun 	struct udevice *reg;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	for (i = 0; i < cnt; ++i) {
325*4882a593Smuzhiyun 		name = names[i];
326*4882a593Smuzhiyun 		debug("%s: probing regulator '%s'\n", dev->name, name);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 		ret = regulator_autoset_by_name(name, &reg);
329*4882a593Smuzhiyun 		if (!ret)
330*4882a593Smuzhiyun 			ret = regulator_set_enable(reg, true);
331*4882a593Smuzhiyun 	}
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
rk_vop_probe(struct udevice * dev)334*4882a593Smuzhiyun int rk_vop_probe(struct udevice *dev)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	struct video_uc_platdata *plat = dev_get_uclass_platdata(dev);
337*4882a593Smuzhiyun 	const void *blob = gd->fdt_blob;
338*4882a593Smuzhiyun 	struct rk_vop_priv *priv = dev_get_priv(dev);
339*4882a593Smuzhiyun 	int ret = 0;
340*4882a593Smuzhiyun 	int port, node;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	/* Before relocation we don't need to do anything */
343*4882a593Smuzhiyun 	if (!(gd->flags & GD_FLG_RELOC))
344*4882a593Smuzhiyun 		return 0;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	priv->regs = (struct rk3288_vop *)devfdt_get_addr(dev);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	/*
349*4882a593Smuzhiyun 	 * Try all the ports until we find one that works. In practice this
350*4882a593Smuzhiyun 	 * tries EDP first if available, then HDMI.
351*4882a593Smuzhiyun 	 *
352*4882a593Smuzhiyun 	 * Note that rockchip_vop_set_clk() always uses NPLL as the source
353*4882a593Smuzhiyun 	 * clock so it is currently not possible to use more than one display
354*4882a593Smuzhiyun 	 * device simultaneously.
355*4882a593Smuzhiyun 	 */
356*4882a593Smuzhiyun 	port = fdt_subnode_offset(blob, dev_of_offset(dev), "port");
357*4882a593Smuzhiyun 	if (port < 0)
358*4882a593Smuzhiyun 		return -EINVAL;
359*4882a593Smuzhiyun 	for (node = fdt_first_subnode(blob, port);
360*4882a593Smuzhiyun 	     node > 0;
361*4882a593Smuzhiyun 	     node = fdt_next_subnode(blob, node)) {
362*4882a593Smuzhiyun 		ret = rk_display_init(dev, plat->base, node);
363*4882a593Smuzhiyun 		if (ret)
364*4882a593Smuzhiyun 			debug("Device failed: ret=%d\n", ret);
365*4882a593Smuzhiyun 		if (!ret)
366*4882a593Smuzhiyun 			break;
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun 	video_set_flush_dcache(dev, 1);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	return ret;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
rk_vop_bind(struct udevice * dev)373*4882a593Smuzhiyun int rk_vop_bind(struct udevice *dev)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	struct video_uc_platdata *plat = dev_get_uclass_platdata(dev);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	plat->size = 4 * (CONFIG_VIDEO_ROCKCHIP_MAX_XRES *
378*4882a593Smuzhiyun 			  CONFIG_VIDEO_ROCKCHIP_MAX_YRES);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	return 0;
381*4882a593Smuzhiyun }
382