xref: /OK3568_Linux_fs/u-boot/drivers/video/rockchip/rk_lvds.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2016 Rockchip Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <display.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <edid.h>
11*4882a593Smuzhiyun #include <panel.h>
12*4882a593Smuzhiyun #include <regmap.h>
13*4882a593Smuzhiyun #include <syscon.h>
14*4882a593Smuzhiyun #include <asm/gpio.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/arch/clock.h>
17*4882a593Smuzhiyun #include <asm/arch/lvds_rk3288.h>
18*4882a593Smuzhiyun #include <asm/arch/grf_rk3288.h>
19*4882a593Smuzhiyun #include <dt-bindings/clock/rk3288-cru.h>
20*4882a593Smuzhiyun #include <dt-bindings/video/rk3288.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /**
25*4882a593Smuzhiyun  * struct rk_lvds_priv - private rockchip lvds display driver info
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  * @reg: LVDS register address
28*4882a593Smuzhiyun  * @grf: GRF register
29*4882a593Smuzhiyun  * @panel: Panel device that is used in driver
30*4882a593Smuzhiyun  *
31*4882a593Smuzhiyun  * @output: Output mode, decided single or double channel,
32*4882a593Smuzhiyun  *		LVDS or LVTLL
33*4882a593Smuzhiyun  * @format: Data format that RGB data will packing as
34*4882a593Smuzhiyun  */
35*4882a593Smuzhiyun struct rk_lvds_priv {
36*4882a593Smuzhiyun 	void __iomem *regs;
37*4882a593Smuzhiyun 	struct rk3288_grf *grf;
38*4882a593Smuzhiyun 	struct udevice *panel;
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	int output;
41*4882a593Smuzhiyun 	int format;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
lvds_writel(struct rk_lvds_priv * lvds,u32 offset,u32 val)44*4882a593Smuzhiyun static inline void lvds_writel(struct rk_lvds_priv *lvds, u32 offset, u32 val)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	writel(val, lvds->regs + offset);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	writel(val, lvds->regs + offset + 0x100);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun 
rk_lvds_enable(struct udevice * dev,int panel_bpp,const struct display_timing * edid)51*4882a593Smuzhiyun int rk_lvds_enable(struct udevice *dev, int panel_bpp,
52*4882a593Smuzhiyun 		   const struct display_timing *edid)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	struct rk_lvds_priv *priv = dev_get_priv(dev);
55*4882a593Smuzhiyun 	struct display_plat *uc_plat = dev_get_uclass_platdata(dev);
56*4882a593Smuzhiyun 	int ret = 0;
57*4882a593Smuzhiyun 	unsigned int val = 0;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	ret = panel_enable_backlight(priv->panel);
60*4882a593Smuzhiyun 	if (ret) {
61*4882a593Smuzhiyun 		debug("%s: backlight error: %d\n", __func__, ret);
62*4882a593Smuzhiyun 		return ret;
63*4882a593Smuzhiyun 	}
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	/* Select the video source */
66*4882a593Smuzhiyun 	if (uc_plat->source_id)
67*4882a593Smuzhiyun 		val = RK3288_LVDS_SOC_CON6_SEL_VOP_LIT |
68*4882a593Smuzhiyun 		    (RK3288_LVDS_SOC_CON6_SEL_VOP_LIT << 16);
69*4882a593Smuzhiyun 	else
70*4882a593Smuzhiyun 		val = RK3288_LVDS_SOC_CON6_SEL_VOP_LIT << 16;
71*4882a593Smuzhiyun 	rk_setreg(&priv->grf->soc_con6, val);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	/* Select data transfer format */
74*4882a593Smuzhiyun 	val = priv->format;
75*4882a593Smuzhiyun 	if (priv->output == LVDS_OUTPUT_DUAL)
76*4882a593Smuzhiyun 		val |= LVDS_DUAL | LVDS_CH0_EN | LVDS_CH1_EN;
77*4882a593Smuzhiyun 	else if (priv->output == LVDS_OUTPUT_SINGLE)
78*4882a593Smuzhiyun 		val |= LVDS_CH0_EN;
79*4882a593Smuzhiyun 	else if (priv->output == LVDS_OUTPUT_RGB)
80*4882a593Smuzhiyun 		val |= LVDS_TTL_EN | LVDS_CH0_EN | LVDS_CH1_EN;
81*4882a593Smuzhiyun 	val |= (0xffff << 16);
82*4882a593Smuzhiyun 	rk_setreg(&priv->grf->soc_con7, val);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/* Enable LVDS PHY */
85*4882a593Smuzhiyun 	if (priv->output == LVDS_OUTPUT_RGB) {
86*4882a593Smuzhiyun 		lvds_writel(priv, RK3288_LVDS_CH0_REG0,
87*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG0_TTL_EN |
88*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG0_LANECK_EN |
89*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG0_LANE4_EN |
90*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG0_LANE3_EN |
91*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG0_LANE2_EN |
92*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG0_LANE1_EN |
93*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG0_LANE0_EN);
94*4882a593Smuzhiyun 		lvds_writel(priv, RK3288_LVDS_CH0_REG2,
95*4882a593Smuzhiyun 			    RK3288_LVDS_PLL_FBDIV_REG2(0x46));
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 		lvds_writel(priv, RK3288_LVDS_CH0_REG3,
98*4882a593Smuzhiyun 			    RK3288_LVDS_PLL_FBDIV_REG3(0x46));
99*4882a593Smuzhiyun 		lvds_writel(priv, RK3288_LVDS_CH0_REG4,
100*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG4_LANECK_TTL_MODE |
101*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG4_LANE4_TTL_MODE |
102*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG4_LANE3_TTL_MODE |
103*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG4_LANE2_TTL_MODE |
104*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG4_LANE1_TTL_MODE |
105*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG4_LANE0_TTL_MODE);
106*4882a593Smuzhiyun 		lvds_writel(priv, RK3288_LVDS_CH0_REG5,
107*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG5_LANECK_TTL_DATA |
108*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG5_LANE4_TTL_DATA |
109*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG5_LANE3_TTL_DATA |
110*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG5_LANE2_TTL_DATA |
111*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG5_LANE1_TTL_DATA |
112*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG5_LANE0_TTL_DATA);
113*4882a593Smuzhiyun 		lvds_writel(priv, RK3288_LVDS_CH0_REGD,
114*4882a593Smuzhiyun 			    RK3288_LVDS_PLL_PREDIV_REGD(0x0a));
115*4882a593Smuzhiyun 		lvds_writel(priv, RK3288_LVDS_CH0_REG20,
116*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG20_LSB);
117*4882a593Smuzhiyun 	} else {
118*4882a593Smuzhiyun 		lvds_writel(priv, RK3288_LVDS_CH0_REG0,
119*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG0_LVDS_EN |
120*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG0_LANECK_EN |
121*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG0_LANE4_EN |
122*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG0_LANE3_EN |
123*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG0_LANE2_EN |
124*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG0_LANE1_EN |
125*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG0_LANE0_EN);
126*4882a593Smuzhiyun 		lvds_writel(priv, RK3288_LVDS_CH0_REG1,
127*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG1_LANECK_BIAS |
128*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG1_LANE4_BIAS |
129*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG1_LANE3_BIAS |
130*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG1_LANE2_BIAS |
131*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG1_LANE1_BIAS |
132*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG1_LANE0_BIAS);
133*4882a593Smuzhiyun 		lvds_writel(priv, RK3288_LVDS_CH0_REG2,
134*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG2_RESERVE_ON |
135*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG2_LANECK_LVDS_MODE |
136*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG2_LANE4_LVDS_MODE |
137*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG2_LANE3_LVDS_MODE |
138*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG2_LANE2_LVDS_MODE |
139*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG2_LANE1_LVDS_MODE |
140*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG2_LANE0_LVDS_MODE |
141*4882a593Smuzhiyun 			    RK3288_LVDS_PLL_FBDIV_REG2(0x46));
142*4882a593Smuzhiyun 		lvds_writel(priv, RK3288_LVDS_CH0_REG3,
143*4882a593Smuzhiyun 			    RK3288_LVDS_PLL_FBDIV_REG3(0x46));
144*4882a593Smuzhiyun 		lvds_writel(priv, RK3288_LVDS_CH0_REG4, 0x00);
145*4882a593Smuzhiyun 		lvds_writel(priv, RK3288_LVDS_CH0_REG5, 0x00);
146*4882a593Smuzhiyun 		lvds_writel(priv, RK3288_LVDS_CH0_REGD,
147*4882a593Smuzhiyun 			    RK3288_LVDS_PLL_PREDIV_REGD(0x0a));
148*4882a593Smuzhiyun 		lvds_writel(priv, RK3288_LVDS_CH0_REG20,
149*4882a593Smuzhiyun 			    RK3288_LVDS_CH0_REG20_LSB);
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* Power on */
153*4882a593Smuzhiyun 	writel(RK3288_LVDS_CFG_REGC_PLL_ENABLE,
154*4882a593Smuzhiyun 	       priv->regs + RK3288_LVDS_CFG_REGC);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	writel(RK3288_LVDS_CFG_REG21_TX_ENABLE,
157*4882a593Smuzhiyun 	       priv->regs + RK3288_LVDS_CFG_REG21);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	return 0;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
rk_lvds_read_timing(struct udevice * dev,struct display_timing * timing)162*4882a593Smuzhiyun int rk_lvds_read_timing(struct udevice *dev, struct display_timing *timing)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	if (fdtdec_decode_display_timing
165*4882a593Smuzhiyun 	    (gd->fdt_blob, dev_of_offset(dev), 0, timing)) {
166*4882a593Smuzhiyun 		debug("%s: Failed to decode display timing\n", __func__);
167*4882a593Smuzhiyun 		return -EINVAL;
168*4882a593Smuzhiyun 	}
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	return 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
rk_lvds_ofdata_to_platdata(struct udevice * dev)173*4882a593Smuzhiyun static int rk_lvds_ofdata_to_platdata(struct udevice *dev)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	struct rk_lvds_priv *priv = dev_get_priv(dev);
176*4882a593Smuzhiyun 	const void *blob = gd->fdt_blob;
177*4882a593Smuzhiyun 	int node = dev_of_offset(dev);
178*4882a593Smuzhiyun 	int ret;
179*4882a593Smuzhiyun 	priv->regs = (void *)devfdt_get_addr(dev);
180*4882a593Smuzhiyun 	priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	ret = fdtdec_get_int(blob, node, "rockchip,output", -1);
183*4882a593Smuzhiyun 	if (ret != -1) {
184*4882a593Smuzhiyun 		priv->output = ret;
185*4882a593Smuzhiyun 		debug("LVDS output : %d\n", ret);
186*4882a593Smuzhiyun 	} else {
187*4882a593Smuzhiyun 		/* default set it as output rgb */
188*4882a593Smuzhiyun 		priv->output = LVDS_OUTPUT_RGB;
189*4882a593Smuzhiyun 	}
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	ret = fdtdec_get_int(blob, node, "rockchip,data-mapping", -1);
192*4882a593Smuzhiyun 	if (ret != -1) {
193*4882a593Smuzhiyun 		priv->format = ret;
194*4882a593Smuzhiyun 		debug("LVDS data-mapping : %d\n", ret);
195*4882a593Smuzhiyun 	} else {
196*4882a593Smuzhiyun 		/* default set it as format jeida */
197*4882a593Smuzhiyun 		priv->format = LVDS_FORMAT_JEIDA;
198*4882a593Smuzhiyun 	}
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	ret = fdtdec_get_int(blob, node, "rockchip,data-width", -1);
201*4882a593Smuzhiyun 	if (ret != -1) {
202*4882a593Smuzhiyun 		debug("LVDS data-width : %d\n", ret);
203*4882a593Smuzhiyun 		if (ret == 24) {
204*4882a593Smuzhiyun 			priv->format |= LVDS_24BIT;
205*4882a593Smuzhiyun 		} else if (ret == 18) {
206*4882a593Smuzhiyun 			priv->format |= LVDS_18BIT;
207*4882a593Smuzhiyun 		} else {
208*4882a593Smuzhiyun 			debug("rockchip-lvds unsupport data-width[%d]\n", ret);
209*4882a593Smuzhiyun 			ret = -EINVAL;
210*4882a593Smuzhiyun 			return ret;
211*4882a593Smuzhiyun 		}
212*4882a593Smuzhiyun 	} else {
213*4882a593Smuzhiyun 		priv->format |= LVDS_24BIT;
214*4882a593Smuzhiyun 	}
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	return 0;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
rk_lvds_probe(struct udevice * dev)219*4882a593Smuzhiyun int rk_lvds_probe(struct udevice *dev)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	struct rk_lvds_priv *priv = dev_get_priv(dev);
222*4882a593Smuzhiyun 	int ret;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	ret = uclass_get_device_by_phandle(UCLASS_PANEL, dev, "rockchip,panel",
225*4882a593Smuzhiyun 					   &priv->panel);
226*4882a593Smuzhiyun 	if (ret) {
227*4882a593Smuzhiyun 		debug("%s: Cannot find panel for '%s' (ret=%d)\n", __func__,
228*4882a593Smuzhiyun 		      dev->name, ret);
229*4882a593Smuzhiyun 		return ret;
230*4882a593Smuzhiyun 	}
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	return 0;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun static const struct dm_display_ops lvds_rockchip_ops = {
236*4882a593Smuzhiyun 	.read_timing = rk_lvds_read_timing,
237*4882a593Smuzhiyun 	.enable = rk_lvds_enable,
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun static const struct udevice_id rockchip_lvds_ids[] = {
241*4882a593Smuzhiyun 	{.compatible = "rockchip,rk3288-lvds"},
242*4882a593Smuzhiyun 	{}
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun U_BOOT_DRIVER(lvds_rockchip) = {
246*4882a593Smuzhiyun 	.name	= "lvds_rockchip",
247*4882a593Smuzhiyun 	.id	= UCLASS_DISPLAY,
248*4882a593Smuzhiyun 	.of_match = rockchip_lvds_ids,
249*4882a593Smuzhiyun 	.ops	= &lvds_rockchip_ops,
250*4882a593Smuzhiyun 	.ofdata_to_platdata	= rk_lvds_ofdata_to_platdata,
251*4882a593Smuzhiyun 	.probe	= rk_lvds_probe,
252*4882a593Smuzhiyun 	.priv_auto_alloc_size	= sizeof(struct rk_lvds_priv),
253*4882a593Smuzhiyun };
254