xref: /OK3568_Linux_fs/u-boot/drivers/video/rockchip/rk_hdmi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2017 Theobroma Systems Design und Consulting GmbH
3*4882a593Smuzhiyun  * Copyright (c) 2015 Google, Inc
4*4882a593Smuzhiyun  * Copyright 2014 Rockchip Inc.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <clk.h>
11*4882a593Smuzhiyun #include <display.h>
12*4882a593Smuzhiyun #include <dm.h>
13*4882a593Smuzhiyun #include <dw_hdmi.h>
14*4882a593Smuzhiyun #include <edid.h>
15*4882a593Smuzhiyun #include <regmap.h>
16*4882a593Smuzhiyun #include <syscon.h>
17*4882a593Smuzhiyun #include <asm/gpio.h>
18*4882a593Smuzhiyun #include <asm/hardware.h>
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun #include <asm/arch/clock.h>
21*4882a593Smuzhiyun #include <asm/arch/hardware.h>
22*4882a593Smuzhiyun #include "rk_hdmi.h"
23*4882a593Smuzhiyun #include "rk_vop.h" /* for rk_vop_probe_regulators */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun static const struct hdmi_phy_config rockchip_phy_config[] = {
26*4882a593Smuzhiyun 	{
27*4882a593Smuzhiyun 		.mpixelclock = 74250000,
28*4882a593Smuzhiyun 		.sym_ctr = 0x8009, .term = 0x0004, .vlev_ctr = 0x0272,
29*4882a593Smuzhiyun 	}, {
30*4882a593Smuzhiyun 		.mpixelclock = 148500000,
31*4882a593Smuzhiyun 		.sym_ctr = 0x802b, .term = 0x0004, .vlev_ctr = 0x028d,
32*4882a593Smuzhiyun 	}, {
33*4882a593Smuzhiyun 		.mpixelclock = 297000000,
34*4882a593Smuzhiyun 		.sym_ctr = 0x8039, .term = 0x0005, .vlev_ctr = 0x028d,
35*4882a593Smuzhiyun 	}, {
36*4882a593Smuzhiyun 		.mpixelclock = 584000000,
37*4882a593Smuzhiyun 		.sym_ctr = 0x8039, .term = 0x0000, .vlev_ctr = 0x019d,
38*4882a593Smuzhiyun 	}, {
39*4882a593Smuzhiyun 		.mpixelclock = ~0ul,
40*4882a593Smuzhiyun 		.sym_ctr = 0x0000, .term = 0x0000, .vlev_ctr = 0x0000,
41*4882a593Smuzhiyun 	}
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun static const struct hdmi_mpll_config rockchip_mpll_cfg[] = {
45*4882a593Smuzhiyun 	{
46*4882a593Smuzhiyun 		.mpixelclock = 40000000,
47*4882a593Smuzhiyun 		.cpce = 0x00b3, .gmp = 0x0000, .curr = 0x0018,
48*4882a593Smuzhiyun 	}, {
49*4882a593Smuzhiyun 		.mpixelclock = 65000000,
50*4882a593Smuzhiyun 		.cpce = 0x0072, .gmp = 0x0001, .curr = 0x0028,
51*4882a593Smuzhiyun 	}, {
52*4882a593Smuzhiyun 		.mpixelclock = 66000000,
53*4882a593Smuzhiyun 		.cpce = 0x013e, .gmp = 0x0003, .curr = 0x0038,
54*4882a593Smuzhiyun 	}, {
55*4882a593Smuzhiyun 		.mpixelclock = 83500000,
56*4882a593Smuzhiyun 		.cpce = 0x0072, .gmp = 0x0001, .curr = 0x0028,
57*4882a593Smuzhiyun 	}, {
58*4882a593Smuzhiyun 		.mpixelclock = 146250000,
59*4882a593Smuzhiyun 		.cpce = 0x0051, .gmp = 0x0002, .curr = 0x0038,
60*4882a593Smuzhiyun 	}, {
61*4882a593Smuzhiyun 		.mpixelclock = 148500000,
62*4882a593Smuzhiyun 		.cpce = 0x0051, .gmp = 0x0003, .curr = 0x0000,
63*4882a593Smuzhiyun 	}, {
64*4882a593Smuzhiyun 		.mpixelclock = 272000000,
65*4882a593Smuzhiyun 		.cpce = 0x0040, .gmp = 0x0003, .curr = 0x0000,
66*4882a593Smuzhiyun 	}, {
67*4882a593Smuzhiyun 		.mpixelclock = 340000000,
68*4882a593Smuzhiyun 		.cpce = 0x0040, .gmp = 0x0003, .curr = 0x0000,
69*4882a593Smuzhiyun 	}, {
70*4882a593Smuzhiyun 		.mpixelclock = ~0ul,
71*4882a593Smuzhiyun 		.cpce = 0x0051, .gmp = 0x0003, .curr = 0x0000,
72*4882a593Smuzhiyun 	}
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
rk_hdmi_read_edid(struct udevice * dev,u8 * buf,int buf_size)75*4882a593Smuzhiyun int rk_hdmi_read_edid(struct udevice *dev, u8 *buf, int buf_size)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	struct rk_hdmi_priv *priv = dev_get_priv(dev);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	return dw_hdmi_read_edid(&priv->hdmi, buf, buf_size);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
rk_hdmi_ofdata_to_platdata(struct udevice * dev)82*4882a593Smuzhiyun int rk_hdmi_ofdata_to_platdata(struct udevice *dev)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	struct rk_hdmi_priv *priv = dev_get_priv(dev);
85*4882a593Smuzhiyun 	struct dw_hdmi *hdmi = &priv->hdmi;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	hdmi->ioaddr = (ulong)devfdt_get_addr(dev);
88*4882a593Smuzhiyun 	hdmi->mpll_cfg = rockchip_mpll_cfg;
89*4882a593Smuzhiyun 	hdmi->phy_cfg = rockchip_phy_config;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* hdmi->i2c_clk_{high,low} are set up by the SoC driver */
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	hdmi->reg_io_width = 4;
94*4882a593Smuzhiyun 	hdmi->phy_set = dw_hdmi_phy_cfg;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	return 0;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
rk_hdmi_probe_regulators(struct udevice * dev,const char * const * names,int cnt)101*4882a593Smuzhiyun void rk_hdmi_probe_regulators(struct udevice *dev,
102*4882a593Smuzhiyun 			      const char * const *names, int cnt)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	rk_vop_probe_regulators(dev, names, cnt);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
rk_hdmi_probe(struct udevice * dev)107*4882a593Smuzhiyun int rk_hdmi_probe(struct udevice *dev)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	struct rk_hdmi_priv *priv = dev_get_priv(dev);
110*4882a593Smuzhiyun 	struct dw_hdmi *hdmi = &priv->hdmi;
111*4882a593Smuzhiyun 	int ret;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	ret = dw_hdmi_phy_wait_for_hpd(hdmi);
114*4882a593Smuzhiyun 	if (ret < 0) {
115*4882a593Smuzhiyun 		debug("hdmi can not get hpd signal\n");
116*4882a593Smuzhiyun 		return -1;
117*4882a593Smuzhiyun 	}
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	dw_hdmi_init(hdmi);
120*4882a593Smuzhiyun 	dw_hdmi_phy_init(hdmi);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	return 0;
123*4882a593Smuzhiyun }
124