xref: /OK3568_Linux_fs/u-boot/drivers/video/rockchip/rk_edp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2015 Google, Inc
3*4882a593Smuzhiyun  * Copyright 2014 Rockchip Inc.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <clk.h>
10*4882a593Smuzhiyun #include <display.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <edid.h>
13*4882a593Smuzhiyun #include <panel.h>
14*4882a593Smuzhiyun #include <regmap.h>
15*4882a593Smuzhiyun #include <syscon.h>
16*4882a593Smuzhiyun #include <asm/gpio.h>
17*4882a593Smuzhiyun #include <asm/io.h>
18*4882a593Smuzhiyun #include <asm/arch/clock.h>
19*4882a593Smuzhiyun #include <asm/arch/edp_rk3288.h>
20*4882a593Smuzhiyun #include <asm/arch/grf_rk3288.h>
21*4882a593Smuzhiyun #include <dt-bindings/clock/rk3288-cru.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define MAX_CR_LOOP 5
26*4882a593Smuzhiyun #define MAX_EQ_LOOP 5
27*4882a593Smuzhiyun #define DP_LINK_STATUS_SIZE 6
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static const char * const voltage_names[] = {
30*4882a593Smuzhiyun 	"0.4V", "0.6V", "0.8V", "1.2V"
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun static const char * const pre_emph_names[] = {
33*4882a593Smuzhiyun 	"0dB", "3.5dB", "6dB", "9.5dB"
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define DP_VOLTAGE_MAX         DP_TRAIN_VOLTAGE_SWING_1200
37*4882a593Smuzhiyun #define DP_PRE_EMPHASIS_MAX    DP_TRAIN_PRE_EMPHASIS_9_5
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun struct rk_edp_priv {
40*4882a593Smuzhiyun 	struct rk3288_edp *regs;
41*4882a593Smuzhiyun 	struct rk3288_grf *grf;
42*4882a593Smuzhiyun 	struct udevice *panel;
43*4882a593Smuzhiyun 	struct link_train link_train;
44*4882a593Smuzhiyun 	u8 train_set[4];
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
rk_edp_init_refclk(struct rk3288_edp * regs)47*4882a593Smuzhiyun static void rk_edp_init_refclk(struct rk3288_edp *regs)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	writel(SEL_24M, &regs->analog_ctl_2);
50*4882a593Smuzhiyun 	writel(REF_CLK_24M, &regs->pll_reg_1);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	writel(LDO_OUTPUT_V_SEL_145 | KVCO_DEFALUT | CHG_PUMP_CUR_SEL_5US |
53*4882a593Smuzhiyun 	       V2L_CUR_SEL_1MA, &regs->pll_reg_2);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	writel(LOCK_DET_CNT_SEL_256 | LOOP_FILTER_RESET | PALL_SSC_RESET |
56*4882a593Smuzhiyun 	       LOCK_DET_BYPASS | PLL_LOCK_DET_MODE | PLL_LOCK_DET_FORCE,
57*4882a593Smuzhiyun 	       &regs->pll_reg_3);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	writel(REGULATOR_V_SEL_950MV | STANDBY_CUR_SEL |
60*4882a593Smuzhiyun 	       CHG_PUMP_INOUT_CTRL_1200MV | CHG_PUMP_INPUT_CTRL_OP,
61*4882a593Smuzhiyun 	       &regs->pll_reg_5);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	writel(SSC_OFFSET | SSC_MODE | SSC_DEPTH, &regs->ssc_reg);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	writel(TX_SWING_PRE_EMP_MODE | PRE_DRIVER_PW_CTRL1 |
66*4882a593Smuzhiyun 	       LP_MODE_CLK_REGULATOR | RESISTOR_MSB_CTRL | RESISTOR_CTRL,
67*4882a593Smuzhiyun 	       &regs->tx_common);
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	writel(DP_AUX_COMMON_MODE | DP_AUX_EN | AUX_TERM_50OHM,
70*4882a593Smuzhiyun 	       &regs->dp_aux);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	writel(DP_BG_OUT_SEL | DP_DB_CUR_CTRL | DP_BG_SEL | DP_RESISTOR_TUNE_BG,
73*4882a593Smuzhiyun 	       &regs->dp_bias);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	writel(CH1_CH3_SWING_EMP_CTRL | CH0_CH2_SWING_EMP_CTRL,
76*4882a593Smuzhiyun 	       &regs->dp_reserv2);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
rk_edp_init_interrupt(struct rk3288_edp * regs)79*4882a593Smuzhiyun static void rk_edp_init_interrupt(struct rk3288_edp *regs)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	/* Set interrupt pin assertion polarity as high */
82*4882a593Smuzhiyun 	writel(INT_POL, &regs->int_ctl);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/* Clear pending registers */
85*4882a593Smuzhiyun 	writel(0xff, &regs->common_int_sta_1);
86*4882a593Smuzhiyun 	writel(0x4f, &regs->common_int_sta_2);
87*4882a593Smuzhiyun 	writel(0xff, &regs->common_int_sta_3);
88*4882a593Smuzhiyun 	writel(0x27, &regs->common_int_sta_4);
89*4882a593Smuzhiyun 	writel(0x7f, &regs->dp_int_sta);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* 0:mask,1: unmask */
92*4882a593Smuzhiyun 	writel(0x00, &regs->common_int_mask_1);
93*4882a593Smuzhiyun 	writel(0x00, &regs->common_int_mask_2);
94*4882a593Smuzhiyun 	writel(0x00, &regs->common_int_mask_3);
95*4882a593Smuzhiyun 	writel(0x00, &regs->common_int_mask_4);
96*4882a593Smuzhiyun 	writel(0x00, &regs->int_sta_mask);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
rk_edp_enable_sw_function(struct rk3288_edp * regs)99*4882a593Smuzhiyun static void rk_edp_enable_sw_function(struct rk3288_edp *regs)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	clrbits_le32(&regs->func_en_1, SW_FUNC_EN_N);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
rk_edp_get_pll_locked(struct rk3288_edp * regs)104*4882a593Smuzhiyun static bool rk_edp_get_pll_locked(struct rk3288_edp *regs)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	u32 val;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	val = readl(&regs->dp_debug_ctl);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	return val & PLL_LOCK;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
rk_edp_init_analog_func(struct rk3288_edp * regs)113*4882a593Smuzhiyun static int rk_edp_init_analog_func(struct rk3288_edp *regs)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	ulong start;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	writel(0x00, &regs->dp_pd);
118*4882a593Smuzhiyun 	writel(PLL_LOCK_CHG, &regs->common_int_sta_1);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	clrbits_le32(&regs->dp_debug_ctl, F_PLL_LOCK | PLL_LOCK_CTRL);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	start = get_timer(0);
123*4882a593Smuzhiyun 	while (!rk_edp_get_pll_locked(regs)) {
124*4882a593Smuzhiyun 		if (get_timer(start) > PLL_LOCK_TIMEOUT) {
125*4882a593Smuzhiyun 			printf("%s: PLL is not locked\n", __func__);
126*4882a593Smuzhiyun 			return -ETIMEDOUT;
127*4882a593Smuzhiyun 		}
128*4882a593Smuzhiyun 	}
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/* Enable Serdes FIFO function and Link symbol clock domain module */
131*4882a593Smuzhiyun 	clrbits_le32(&regs->func_en_2, SERDES_FIFO_FUNC_EN_N |
132*4882a593Smuzhiyun 				       LS_CLK_DOMAIN_FUNC_EN_N | AUX_FUNC_EN_N |
133*4882a593Smuzhiyun 				       SSC_FUNC_EN_N);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	return 0;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun 
rk_edp_init_aux(struct rk3288_edp * regs)138*4882a593Smuzhiyun static void rk_edp_init_aux(struct rk3288_edp *regs)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	/* Clear inerrupts related to AUX channel */
141*4882a593Smuzhiyun 	writel(AUX_FUNC_EN_N, &regs->dp_int_sta);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	/* Disable AUX channel module */
144*4882a593Smuzhiyun 	setbits_le32(&regs->func_en_2, AUX_FUNC_EN_N);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* Receive AUX Channel DEFER commands equal to DEFFER_COUNT*64 */
147*4882a593Smuzhiyun 	writel(DEFER_CTRL_EN | DEFER_COUNT(1), &regs->aux_ch_defer_dtl);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* Enable AUX channel module */
150*4882a593Smuzhiyun 	clrbits_le32(&regs->func_en_2, AUX_FUNC_EN_N);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
rk_edp_aux_enable(struct rk3288_edp * regs)153*4882a593Smuzhiyun static int rk_edp_aux_enable(struct rk3288_edp *regs)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	ulong start;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	setbits_le32(&regs->aux_ch_ctl_2, AUX_EN);
158*4882a593Smuzhiyun 	start = get_timer(0);
159*4882a593Smuzhiyun 	do {
160*4882a593Smuzhiyun 		if (!(readl(&regs->aux_ch_ctl_2) & AUX_EN))
161*4882a593Smuzhiyun 			return 0;
162*4882a593Smuzhiyun 	} while (get_timer(start) < 20);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	return -ETIMEDOUT;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
rk_edp_is_aux_reply(struct rk3288_edp * regs)167*4882a593Smuzhiyun static int rk_edp_is_aux_reply(struct rk3288_edp *regs)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	ulong start;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	start = get_timer(0);
172*4882a593Smuzhiyun 	while (!(readl(&regs->dp_int_sta) & RPLY_RECEIV)) {
173*4882a593Smuzhiyun 		if (get_timer(start) > 10)
174*4882a593Smuzhiyun 			return -ETIMEDOUT;
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	writel(RPLY_RECEIV, &regs->dp_int_sta);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	return 0;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
rk_edp_start_aux_transaction(struct rk3288_edp * regs)182*4882a593Smuzhiyun static int rk_edp_start_aux_transaction(struct rk3288_edp *regs)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	int val, ret;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	/* Enable AUX CH operation */
187*4882a593Smuzhiyun 	ret = rk_edp_aux_enable(regs);
188*4882a593Smuzhiyun 	if (ret) {
189*4882a593Smuzhiyun 		debug("AUX CH enable timeout!\n");
190*4882a593Smuzhiyun 		return ret;
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* Is AUX CH command reply received? */
194*4882a593Smuzhiyun 	if (rk_edp_is_aux_reply(regs)) {
195*4882a593Smuzhiyun 		debug("AUX CH command reply failed!\n");
196*4882a593Smuzhiyun 		return ret;
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/* Clear interrupt source for AUX CH access error */
200*4882a593Smuzhiyun 	val = readl(&regs->dp_int_sta);
201*4882a593Smuzhiyun 	if (val & AUX_ERR) {
202*4882a593Smuzhiyun 		writel(AUX_ERR, &regs->dp_int_sta);
203*4882a593Smuzhiyun 		return -EIO;
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	/* Check AUX CH error access status */
207*4882a593Smuzhiyun 	val = readl(&regs->dp_int_sta);
208*4882a593Smuzhiyun 	if (val & AUX_STATUS_MASK) {
209*4882a593Smuzhiyun 		debug("AUX CH error happens: %d\n\n", val & AUX_STATUS_MASK);
210*4882a593Smuzhiyun 		return -EIO;
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	return 0;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
rk_edp_dpcd_transfer(struct rk3288_edp * regs,unsigned int val_addr,u8 * in_data,unsigned int length,enum dpcd_request request)216*4882a593Smuzhiyun static int rk_edp_dpcd_transfer(struct rk3288_edp *regs,
217*4882a593Smuzhiyun 				unsigned int val_addr, u8 *in_data,
218*4882a593Smuzhiyun 				unsigned int length,
219*4882a593Smuzhiyun 				enum dpcd_request request)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	int val;
222*4882a593Smuzhiyun 	int i, try_times;
223*4882a593Smuzhiyun 	u8 *data;
224*4882a593Smuzhiyun 	int ret = 0;
225*4882a593Smuzhiyun 	u32 len = 0;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	while (length) {
228*4882a593Smuzhiyun 		len = min(length, 16U);
229*4882a593Smuzhiyun 		for (try_times = 0; try_times < 10; try_times++) {
230*4882a593Smuzhiyun 			data = in_data;
231*4882a593Smuzhiyun 			/* Clear AUX CH data buffer */
232*4882a593Smuzhiyun 			writel(BUF_CLR, &regs->buf_data_ctl);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 			/* Select DPCD device address */
235*4882a593Smuzhiyun 			writel(AUX_ADDR_7_0(val_addr), &regs->aux_addr_7_0);
236*4882a593Smuzhiyun 			writel(AUX_ADDR_15_8(val_addr), &regs->aux_addr_15_8);
237*4882a593Smuzhiyun 			writel(AUX_ADDR_19_16(val_addr), &regs->aux_addr_19_16);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 			/*
240*4882a593Smuzhiyun 			 * Set DisplayPort transaction and read 1 byte
241*4882a593Smuzhiyun 			 * If bit 3 is 1, DisplayPort transaction.
242*4882a593Smuzhiyun 			 * If Bit 3 is 0, I2C transaction.
243*4882a593Smuzhiyun 			 */
244*4882a593Smuzhiyun 			if (request == DPCD_WRITE) {
245*4882a593Smuzhiyun 				val = AUX_LENGTH(len) |
246*4882a593Smuzhiyun 					AUX_TX_COMM_DP_TRANSACTION |
247*4882a593Smuzhiyun 					AUX_TX_COMM_WRITE;
248*4882a593Smuzhiyun 				for (i = 0; i < len; i++)
249*4882a593Smuzhiyun 					writel(*data++, &regs->buf_data[i]);
250*4882a593Smuzhiyun 			} else
251*4882a593Smuzhiyun 				val = AUX_LENGTH(len) |
252*4882a593Smuzhiyun 					AUX_TX_COMM_DP_TRANSACTION |
253*4882a593Smuzhiyun 					AUX_TX_COMM_READ;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 			writel(val, &regs->aux_ch_ctl_1);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 			/* Start AUX transaction */
258*4882a593Smuzhiyun 			ret = rk_edp_start_aux_transaction(regs);
259*4882a593Smuzhiyun 			if (ret == 0)
260*4882a593Smuzhiyun 				break;
261*4882a593Smuzhiyun 			else
262*4882a593Smuzhiyun 				printf("read dpcd Aux Transaction fail!\n");
263*4882a593Smuzhiyun 		}
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 		if (ret)
266*4882a593Smuzhiyun 			return ret;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 		if (request == DPCD_READ) {
269*4882a593Smuzhiyun 			for (i = 0; i < len; i++)
270*4882a593Smuzhiyun 				*data++ = (u8)readl(&regs->buf_data[i]);
271*4882a593Smuzhiyun 		}
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 		length -= len;
274*4882a593Smuzhiyun 		val_addr += len;
275*4882a593Smuzhiyun 		in_data += len;
276*4882a593Smuzhiyun 	}
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	return 0;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
rk_edp_dpcd_read(struct rk3288_edp * regs,u32 addr,u8 * values,size_t size)281*4882a593Smuzhiyun static int rk_edp_dpcd_read(struct rk3288_edp *regs, u32 addr, u8 *values,
282*4882a593Smuzhiyun 			    size_t size)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	return rk_edp_dpcd_transfer(regs, addr, values, size, DPCD_READ);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
rk_edp_dpcd_write(struct rk3288_edp * regs,u32 addr,u8 * values,size_t size)287*4882a593Smuzhiyun static int rk_edp_dpcd_write(struct rk3288_edp *regs, u32 addr, u8 *values,
288*4882a593Smuzhiyun 			     size_t size)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	return rk_edp_dpcd_transfer(regs, addr, values, size, DPCD_WRITE);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 
rk_edp_link_power_up(struct rk_edp_priv * edp)294*4882a593Smuzhiyun static int rk_edp_link_power_up(struct rk_edp_priv *edp)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	u8 value;
297*4882a593Smuzhiyun 	int ret;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* DP_SET_POWER register is only available on DPCD v1.1 and later */
300*4882a593Smuzhiyun 	if (edp->link_train.revision < 0x11)
301*4882a593Smuzhiyun 		return 0;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	ret = rk_edp_dpcd_read(edp->regs, DPCD_LINK_POWER_STATE, &value, 1);
304*4882a593Smuzhiyun 	if (ret)
305*4882a593Smuzhiyun 		return ret;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	value &= ~DP_SET_POWER_MASK;
308*4882a593Smuzhiyun 	value |= DP_SET_POWER_D0;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	ret = rk_edp_dpcd_write(edp->regs, DPCD_LINK_POWER_STATE, &value, 1);
311*4882a593Smuzhiyun 	if (ret)
312*4882a593Smuzhiyun 		return ret;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/*
315*4882a593Smuzhiyun 	 * According to the DP 1.1 specification, a "Sink Device must exit the
316*4882a593Smuzhiyun 	 * power saving state within 1 ms" (Section 2.5.3.1, Table 5-52, "Sink
317*4882a593Smuzhiyun 	 * Control Field" (register 0x600).
318*4882a593Smuzhiyun 	 */
319*4882a593Smuzhiyun 	mdelay(1);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	return 0;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun 
rk_edp_link_configure(struct rk_edp_priv * edp)324*4882a593Smuzhiyun static int rk_edp_link_configure(struct rk_edp_priv *edp)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	u8 values[2];
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	values[0] = edp->link_train.link_rate;
329*4882a593Smuzhiyun 	values[1] = edp->link_train.lane_count;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	return rk_edp_dpcd_write(edp->regs, DPCD_LINK_BW_SET, values,
332*4882a593Smuzhiyun 				 sizeof(values));
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
rk_edp_set_link_training(struct rk_edp_priv * edp,const u8 * training_values)335*4882a593Smuzhiyun static void rk_edp_set_link_training(struct rk_edp_priv *edp,
336*4882a593Smuzhiyun 				     const u8 *training_values)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	int i;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	for (i = 0; i < edp->link_train.lane_count; i++)
341*4882a593Smuzhiyun 		writel(training_values[i], &edp->regs->ln_link_trn_ctl[i]);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
edp_link_status(const u8 * link_status,int r)344*4882a593Smuzhiyun static u8 edp_link_status(const u8 *link_status, int r)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	return link_status[r - DPCD_LANE0_1_STATUS];
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
rk_edp_dpcd_read_link_status(struct rk_edp_priv * edp,u8 * link_status)349*4882a593Smuzhiyun static int rk_edp_dpcd_read_link_status(struct rk_edp_priv *edp,
350*4882a593Smuzhiyun 					u8 *link_status)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	return rk_edp_dpcd_read(edp->regs, DPCD_LANE0_1_STATUS, link_status,
353*4882a593Smuzhiyun 				DP_LINK_STATUS_SIZE);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
edp_get_lane_status(const u8 * link_status,int lane)356*4882a593Smuzhiyun static u8 edp_get_lane_status(const u8 *link_status, int lane)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	int i = DPCD_LANE0_1_STATUS + (lane >> 1);
359*4882a593Smuzhiyun 	int s = (lane & 1) * 4;
360*4882a593Smuzhiyun 	u8 l = edp_link_status(link_status, i);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	return (l >> s) & 0xf;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
rk_edp_clock_recovery(const u8 * link_status,int lane_count)365*4882a593Smuzhiyun static int rk_edp_clock_recovery(const u8 *link_status, int lane_count)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	int lane;
368*4882a593Smuzhiyun 	u8 lane_status;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	for (lane = 0; lane < lane_count; lane++) {
371*4882a593Smuzhiyun 		lane_status = edp_get_lane_status(link_status, lane);
372*4882a593Smuzhiyun 		if ((lane_status & DP_LANE_CR_DONE) == 0)
373*4882a593Smuzhiyun 			return -EIO;
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	return 0;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
rk_edp_channel_eq(const u8 * link_status,int lane_count)379*4882a593Smuzhiyun static int rk_edp_channel_eq(const u8 *link_status, int lane_count)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	u8 lane_align;
382*4882a593Smuzhiyun 	u8 lane_status;
383*4882a593Smuzhiyun 	int lane;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	lane_align = edp_link_status(link_status,
386*4882a593Smuzhiyun 				    DPCD_LANE_ALIGN_STATUS_UPDATED);
387*4882a593Smuzhiyun 	if (!(lane_align & DP_INTERLANE_ALIGN_DONE))
388*4882a593Smuzhiyun 		return -EIO;
389*4882a593Smuzhiyun 	for (lane = 0; lane < lane_count; lane++) {
390*4882a593Smuzhiyun 		lane_status = edp_get_lane_status(link_status, lane);
391*4882a593Smuzhiyun 		if ((lane_status & DP_CHANNEL_EQ_BITS) != DP_CHANNEL_EQ_BITS)
392*4882a593Smuzhiyun 			return -EIO;
393*4882a593Smuzhiyun 	}
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	return 0;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
rk_edp_get_adjust_request_voltage(const u8 * link_status,int lane)398*4882a593Smuzhiyun static uint rk_edp_get_adjust_request_voltage(const u8 *link_status, int lane)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	int i = DPCD_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
401*4882a593Smuzhiyun 	int s = ((lane & 1) ?
402*4882a593Smuzhiyun 		 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
403*4882a593Smuzhiyun 		 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
404*4882a593Smuzhiyun 	u8 l = edp_link_status(link_status, i);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	return ((l >> s) & 0x3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
rk_edp_get_adjust_request_pre_emphasis(const u8 * link_status,int lane)409*4882a593Smuzhiyun static uint rk_edp_get_adjust_request_pre_emphasis(const u8 *link_status,
410*4882a593Smuzhiyun 						   int lane)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	int i = DPCD_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
413*4882a593Smuzhiyun 	int s = ((lane & 1) ?
414*4882a593Smuzhiyun 		 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
415*4882a593Smuzhiyun 		 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
416*4882a593Smuzhiyun 	u8 l = edp_link_status(link_status, i);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	return ((l >> s) & 0x3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
edp_get_adjust_train(const u8 * link_status,int lane_count,u8 train_set[])421*4882a593Smuzhiyun static void edp_get_adjust_train(const u8 *link_status, int lane_count,
422*4882a593Smuzhiyun 				 u8 train_set[])
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	uint v = 0;
425*4882a593Smuzhiyun 	uint p = 0;
426*4882a593Smuzhiyun 	int lane;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	for (lane = 0; lane < lane_count; lane++) {
429*4882a593Smuzhiyun 		uint this_v, this_p;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 		this_v = rk_edp_get_adjust_request_voltage(link_status, lane);
432*4882a593Smuzhiyun 		this_p = rk_edp_get_adjust_request_pre_emphasis(link_status,
433*4882a593Smuzhiyun 								lane);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 		debug("requested signal parameters: lane %d voltage %s pre_emph %s\n",
436*4882a593Smuzhiyun 		      lane,
437*4882a593Smuzhiyun 		      voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
438*4882a593Smuzhiyun 		      pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 		if (this_v > v)
441*4882a593Smuzhiyun 			v = this_v;
442*4882a593Smuzhiyun 		if (this_p > p)
443*4882a593Smuzhiyun 			p = this_p;
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	if (v >= DP_VOLTAGE_MAX)
447*4882a593Smuzhiyun 		v |= DP_TRAIN_MAX_SWING_REACHED;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	if (p >= DP_PRE_EMPHASIS_MAX)
450*4882a593Smuzhiyun 		p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	debug("using signal parameters: voltage %s pre_emph %s\n",
453*4882a593Smuzhiyun 	      voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK)
454*4882a593Smuzhiyun 			>> DP_TRAIN_VOLTAGE_SWING_SHIFT],
455*4882a593Smuzhiyun 	      pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK)
456*4882a593Smuzhiyun 			>> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	for (lane = 0; lane < 4; lane++)
459*4882a593Smuzhiyun 		train_set[lane] = v | p;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
rk_edp_link_train_cr(struct rk_edp_priv * edp)462*4882a593Smuzhiyun static int rk_edp_link_train_cr(struct rk_edp_priv *edp)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	struct rk3288_edp *regs = edp->regs;
465*4882a593Smuzhiyun 	int clock_recovery;
466*4882a593Smuzhiyun 	uint voltage, tries = 0;
467*4882a593Smuzhiyun 	u8 status[DP_LINK_STATUS_SIZE];
468*4882a593Smuzhiyun 	int i, ret;
469*4882a593Smuzhiyun 	u8 value;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	value = DP_TRAINING_PATTERN_1;
472*4882a593Smuzhiyun 	writel(value, &regs->dp_training_ptn_set);
473*4882a593Smuzhiyun 	ret = rk_edp_dpcd_write(regs, DPCD_TRAINING_PATTERN_SET, &value, 1);
474*4882a593Smuzhiyun 	if (ret)
475*4882a593Smuzhiyun 		return ret;
476*4882a593Smuzhiyun 	memset(edp->train_set, '\0', sizeof(edp->train_set));
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	/* clock recovery loop */
479*4882a593Smuzhiyun 	clock_recovery = 0;
480*4882a593Smuzhiyun 	tries = 0;
481*4882a593Smuzhiyun 	voltage = 0xff;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	while (1) {
484*4882a593Smuzhiyun 		rk_edp_set_link_training(edp, edp->train_set);
485*4882a593Smuzhiyun 		ret = rk_edp_dpcd_write(regs, DPCD_TRAINING_LANE0_SET,
486*4882a593Smuzhiyun 					edp->train_set,
487*4882a593Smuzhiyun 					edp->link_train.lane_count);
488*4882a593Smuzhiyun 		if (ret)
489*4882a593Smuzhiyun 			return ret;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 		mdelay(1);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 		ret = rk_edp_dpcd_read_link_status(edp, status);
494*4882a593Smuzhiyun 		if (ret) {
495*4882a593Smuzhiyun 			printf("displayport link status failed, ret=%d\n", ret);
496*4882a593Smuzhiyun 			break;
497*4882a593Smuzhiyun 		}
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 		clock_recovery = rk_edp_clock_recovery(status,
500*4882a593Smuzhiyun 						edp->link_train.lane_count);
501*4882a593Smuzhiyun 		if (!clock_recovery)
502*4882a593Smuzhiyun 			break;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 		for (i = 0; i < edp->link_train.lane_count; i++) {
505*4882a593Smuzhiyun 			if ((edp->train_set[i] &
506*4882a593Smuzhiyun 				DP_TRAIN_MAX_SWING_REACHED) == 0)
507*4882a593Smuzhiyun 				break;
508*4882a593Smuzhiyun 		}
509*4882a593Smuzhiyun 		if (i == edp->link_train.lane_count) {
510*4882a593Smuzhiyun 			printf("clock recovery reached max voltage\n");
511*4882a593Smuzhiyun 			break;
512*4882a593Smuzhiyun 		}
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 		if ((edp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) ==
515*4882a593Smuzhiyun 				voltage) {
516*4882a593Smuzhiyun 			if (++tries == MAX_CR_LOOP) {
517*4882a593Smuzhiyun 				printf("clock recovery tried 5 times\n");
518*4882a593Smuzhiyun 				break;
519*4882a593Smuzhiyun 			}
520*4882a593Smuzhiyun 		} else {
521*4882a593Smuzhiyun 			tries = 0;
522*4882a593Smuzhiyun 		}
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 		voltage = edp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 		/* Compute new train_set as requested by sink */
527*4882a593Smuzhiyun 		edp_get_adjust_train(status, edp->link_train.lane_count,
528*4882a593Smuzhiyun 				     edp->train_set);
529*4882a593Smuzhiyun 	}
530*4882a593Smuzhiyun 	if (clock_recovery) {
531*4882a593Smuzhiyun 		printf("clock recovery failed: %d\n", clock_recovery);
532*4882a593Smuzhiyun 		return clock_recovery;
533*4882a593Smuzhiyun 	} else {
534*4882a593Smuzhiyun 		debug("clock recovery at voltage %d pre-emphasis %d\n",
535*4882a593Smuzhiyun 		      edp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
536*4882a593Smuzhiyun 		      (edp->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
537*4882a593Smuzhiyun 				DP_TRAIN_PRE_EMPHASIS_SHIFT);
538*4882a593Smuzhiyun 		return 0;
539*4882a593Smuzhiyun 	}
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
rk_edp_link_train_ce(struct rk_edp_priv * edp)542*4882a593Smuzhiyun static int rk_edp_link_train_ce(struct rk_edp_priv *edp)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	struct rk3288_edp *regs = edp->regs;
545*4882a593Smuzhiyun 	int channel_eq;
546*4882a593Smuzhiyun 	u8 value;
547*4882a593Smuzhiyun 	int tries;
548*4882a593Smuzhiyun 	u8 status[DP_LINK_STATUS_SIZE];
549*4882a593Smuzhiyun 	int ret;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	value = DP_TRAINING_PATTERN_2;
552*4882a593Smuzhiyun 	writel(value, &regs->dp_training_ptn_set);
553*4882a593Smuzhiyun 	ret = rk_edp_dpcd_write(regs, DPCD_TRAINING_PATTERN_SET, &value, 1);
554*4882a593Smuzhiyun 	if (ret)
555*4882a593Smuzhiyun 		return ret;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	/* channel equalization loop */
558*4882a593Smuzhiyun 	channel_eq = 0;
559*4882a593Smuzhiyun 	for (tries = 0; tries < 5; tries++) {
560*4882a593Smuzhiyun 		rk_edp_set_link_training(edp, edp->train_set);
561*4882a593Smuzhiyun 		udelay(400);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 		if (rk_edp_dpcd_read_link_status(edp, status) < 0) {
564*4882a593Smuzhiyun 			printf("displayport link status failed\n");
565*4882a593Smuzhiyun 			return -1;
566*4882a593Smuzhiyun 		}
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 		channel_eq = rk_edp_channel_eq(status,
569*4882a593Smuzhiyun 					       edp->link_train.lane_count);
570*4882a593Smuzhiyun 		if (!channel_eq)
571*4882a593Smuzhiyun 			break;
572*4882a593Smuzhiyun 		edp_get_adjust_train(status, edp->link_train.lane_count,
573*4882a593Smuzhiyun 				     edp->train_set);
574*4882a593Smuzhiyun 	}
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	if (channel_eq) {
577*4882a593Smuzhiyun 		printf("channel eq failed, ret=%d\n", channel_eq);
578*4882a593Smuzhiyun 		return channel_eq;
579*4882a593Smuzhiyun 	}
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	debug("channel eq at voltage %d pre-emphasis %d\n",
582*4882a593Smuzhiyun 	      edp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
583*4882a593Smuzhiyun 	      (edp->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
584*4882a593Smuzhiyun 			>> DP_TRAIN_PRE_EMPHASIS_SHIFT);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	return 0;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
rk_edp_init_training(struct rk_edp_priv * edp)589*4882a593Smuzhiyun static int rk_edp_init_training(struct rk_edp_priv *edp)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	u8 values[3];
592*4882a593Smuzhiyun 	int ret;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	ret = rk_edp_dpcd_read(edp->regs, DPCD_DPCD_REV, values,
595*4882a593Smuzhiyun 			       sizeof(values));
596*4882a593Smuzhiyun 	if (ret < 0)
597*4882a593Smuzhiyun 		return ret;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	edp->link_train.revision = values[0];
600*4882a593Smuzhiyun 	edp->link_train.link_rate = values[1];
601*4882a593Smuzhiyun 	edp->link_train.lane_count = values[2] & DP_MAX_LANE_COUNT_MASK;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	debug("max link rate:%d.%dGps max number of lanes:%d\n",
604*4882a593Smuzhiyun 	      edp->link_train.link_rate * 27 / 100,
605*4882a593Smuzhiyun 	      edp->link_train.link_rate * 27 % 100,
606*4882a593Smuzhiyun 	      edp->link_train.lane_count);
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	if ((edp->link_train.link_rate != LINK_RATE_1_62GBPS) &&
609*4882a593Smuzhiyun 	    (edp->link_train.link_rate != LINK_RATE_2_70GBPS)) {
610*4882a593Smuzhiyun 		debug("Rx Max Link Rate is abnormal :%x\n",
611*4882a593Smuzhiyun 		      edp->link_train.link_rate);
612*4882a593Smuzhiyun 		return -EPERM;
613*4882a593Smuzhiyun 	}
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	if (edp->link_train.lane_count == 0) {
616*4882a593Smuzhiyun 		debug("Rx Max Lane count is abnormal :%x\n",
617*4882a593Smuzhiyun 		      edp->link_train.lane_count);
618*4882a593Smuzhiyun 		return -EPERM;
619*4882a593Smuzhiyun 	}
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	ret = rk_edp_link_power_up(edp);
622*4882a593Smuzhiyun 	if (ret)
623*4882a593Smuzhiyun 		return ret;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	return rk_edp_link_configure(edp);
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun 
rk_edp_hw_link_training(struct rk_edp_priv * edp)628*4882a593Smuzhiyun static int rk_edp_hw_link_training(struct rk_edp_priv *edp)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun 	ulong start;
631*4882a593Smuzhiyun 	u32 val;
632*4882a593Smuzhiyun 	int ret;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	/* Set link rate and count as you want to establish */
635*4882a593Smuzhiyun 	writel(edp->link_train.link_rate, &edp->regs->link_bw_set);
636*4882a593Smuzhiyun 	writel(edp->link_train.lane_count, &edp->regs->lane_count_set);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	ret = rk_edp_link_train_cr(edp);
639*4882a593Smuzhiyun 	if (ret)
640*4882a593Smuzhiyun 		return ret;
641*4882a593Smuzhiyun 	ret = rk_edp_link_train_ce(edp);
642*4882a593Smuzhiyun 	if (ret)
643*4882a593Smuzhiyun 		return ret;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	writel(HW_LT_EN, &edp->regs->dp_hw_link_training);
646*4882a593Smuzhiyun 	start = get_timer(0);
647*4882a593Smuzhiyun 	do {
648*4882a593Smuzhiyun 		val = readl(&edp->regs->dp_hw_link_training);
649*4882a593Smuzhiyun 		if (!(val & HW_LT_EN))
650*4882a593Smuzhiyun 			break;
651*4882a593Smuzhiyun 	} while (get_timer(start) < 10);
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	if (val & HW_LT_ERR_CODE_MASK) {
654*4882a593Smuzhiyun 		printf("edp hw link training error: %d\n",
655*4882a593Smuzhiyun 		       val >> HW_LT_ERR_CODE_SHIFT);
656*4882a593Smuzhiyun 		return -EIO;
657*4882a593Smuzhiyun 	}
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	return 0;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun 
rk_edp_select_i2c_device(struct rk3288_edp * regs,unsigned int device_addr,unsigned int val_addr)662*4882a593Smuzhiyun static int rk_edp_select_i2c_device(struct rk3288_edp *regs,
663*4882a593Smuzhiyun 				    unsigned int device_addr,
664*4882a593Smuzhiyun 				    unsigned int val_addr)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun 	int ret;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	/* Set EDID device address */
669*4882a593Smuzhiyun 	writel(device_addr, &regs->aux_addr_7_0);
670*4882a593Smuzhiyun 	writel(0x0, &regs->aux_addr_15_8);
671*4882a593Smuzhiyun 	writel(0x0, &regs->aux_addr_19_16);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	/* Set offset from base address of EDID device */
674*4882a593Smuzhiyun 	writel(val_addr, &regs->buf_data[0]);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	/*
677*4882a593Smuzhiyun 	 * Set I2C transaction and write address
678*4882a593Smuzhiyun 	 * If bit 3 is 1, DisplayPort transaction.
679*4882a593Smuzhiyun 	 * If Bit 3 is 0, I2C transaction.
680*4882a593Smuzhiyun 	 */
681*4882a593Smuzhiyun 	writel(AUX_TX_COMM_I2C_TRANSACTION | AUX_TX_COMM_MOT |
682*4882a593Smuzhiyun 	       AUX_TX_COMM_WRITE, &regs->aux_ch_ctl_1);
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	/* Start AUX transaction */
685*4882a593Smuzhiyun 	ret = rk_edp_start_aux_transaction(regs);
686*4882a593Smuzhiyun 	if (ret != 0) {
687*4882a593Smuzhiyun 		debug("select_i2c_device Aux Transaction fail!\n");
688*4882a593Smuzhiyun 		return ret;
689*4882a593Smuzhiyun 	}
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	return 0;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun 
rk_edp_i2c_read(struct rk3288_edp * regs,unsigned int device_addr,unsigned int val_addr,unsigned int count,u8 edid[])694*4882a593Smuzhiyun static int rk_edp_i2c_read(struct rk3288_edp *regs, unsigned int device_addr,
695*4882a593Smuzhiyun 			   unsigned int val_addr, unsigned int count, u8 edid[])
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun 	u32 val;
698*4882a593Smuzhiyun 	unsigned int i, j;
699*4882a593Smuzhiyun 	unsigned int cur_data_idx;
700*4882a593Smuzhiyun 	unsigned int defer = 0;
701*4882a593Smuzhiyun 	int ret = 0;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	for (i = 0; i < count; i += 16) {
704*4882a593Smuzhiyun 		for (j = 0; j < 10; j++) { /* try 10 times */
705*4882a593Smuzhiyun 			/* Clear AUX CH data buffer */
706*4882a593Smuzhiyun 			writel(BUF_CLR, &regs->buf_data_ctl);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 			/* Set normal AUX CH command */
709*4882a593Smuzhiyun 			clrbits_le32(&regs->aux_ch_ctl_2, ADDR_ONLY);
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 			/*
712*4882a593Smuzhiyun 			 * If Rx sends defer, Tx sends only reads
713*4882a593Smuzhiyun 			 * request without sending addres
714*4882a593Smuzhiyun 			 */
715*4882a593Smuzhiyun 			if (!defer) {
716*4882a593Smuzhiyun 				ret = rk_edp_select_i2c_device(regs,
717*4882a593Smuzhiyun 							       device_addr,
718*4882a593Smuzhiyun 							       val_addr + i);
719*4882a593Smuzhiyun 			} else {
720*4882a593Smuzhiyun 				defer = 0;
721*4882a593Smuzhiyun 			}
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 			/*
724*4882a593Smuzhiyun 			 * Set I2C transaction and write data
725*4882a593Smuzhiyun 			 * If bit 3 is 1, DisplayPort transaction.
726*4882a593Smuzhiyun 			 * If Bit 3 is 0, I2C transaction.
727*4882a593Smuzhiyun 			 */
728*4882a593Smuzhiyun 			writel(AUX_LENGTH(16) | AUX_TX_COMM_I2C_TRANSACTION |
729*4882a593Smuzhiyun 			       AUX_TX_COMM_READ, &regs->aux_ch_ctl_1);
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 			/* Start AUX transaction */
732*4882a593Smuzhiyun 			ret = rk_edp_start_aux_transaction(regs);
733*4882a593Smuzhiyun 			if (ret == 0) {
734*4882a593Smuzhiyun 				break;
735*4882a593Smuzhiyun 			} else {
736*4882a593Smuzhiyun 				debug("Aux Transaction fail!\n");
737*4882a593Smuzhiyun 				continue;
738*4882a593Smuzhiyun 			}
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 			/* Check if Rx sends defer */
741*4882a593Smuzhiyun 			val = readl(&regs->aux_rx_comm);
742*4882a593Smuzhiyun 			if (val == AUX_RX_COMM_AUX_DEFER ||
743*4882a593Smuzhiyun 			    val == AUX_RX_COMM_I2C_DEFER) {
744*4882a593Smuzhiyun 				debug("Defer: %d\n\n", val);
745*4882a593Smuzhiyun 				defer = 1;
746*4882a593Smuzhiyun 			}
747*4882a593Smuzhiyun 		}
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 		if (ret)
750*4882a593Smuzhiyun 			return ret;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 		for (cur_data_idx = 0; cur_data_idx < 16; cur_data_idx++) {
753*4882a593Smuzhiyun 			val = readl(&regs->buf_data[cur_data_idx]);
754*4882a593Smuzhiyun 			edid[i + cur_data_idx] = (u8)val;
755*4882a593Smuzhiyun 		}
756*4882a593Smuzhiyun 	}
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	return 0;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun 
rk_edp_set_link_train(struct rk_edp_priv * edp)761*4882a593Smuzhiyun static int rk_edp_set_link_train(struct rk_edp_priv *edp)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun 	int ret;
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	ret = rk_edp_init_training(edp);
766*4882a593Smuzhiyun 	if (ret) {
767*4882a593Smuzhiyun 		printf("DP LT init failed!\n");
768*4882a593Smuzhiyun 		return ret;
769*4882a593Smuzhiyun 	}
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	ret = rk_edp_hw_link_training(edp);
772*4882a593Smuzhiyun 	if (ret)
773*4882a593Smuzhiyun 		return ret;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	return 0;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun 
rk_edp_init_video(struct rk3288_edp * regs)778*4882a593Smuzhiyun static void rk_edp_init_video(struct rk3288_edp *regs)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun 	writel(VSYNC_DET | VID_FORMAT_CHG | VID_CLK_CHG,
781*4882a593Smuzhiyun 	       &regs->common_int_sta_1);
782*4882a593Smuzhiyun 	writel(CHA_CRI(4) | CHA_CTRL, &regs->sys_ctl_2);
783*4882a593Smuzhiyun 	writel(VID_HRES_TH(2) | VID_VRES_TH(0), &regs->video_ctl_8);
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun 
rk_edp_config_video_slave_mode(struct rk3288_edp * regs)786*4882a593Smuzhiyun static void rk_edp_config_video_slave_mode(struct rk3288_edp *regs)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun 	clrbits_le32(&regs->func_en_1, VID_FIFO_FUNC_EN_N | VID_CAP_FUNC_EN_N);
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun 
rk_edp_set_video_cr_mn(struct rk3288_edp * regs,enum clock_recovery_m_value_type type,u32 m_value,u32 n_value)791*4882a593Smuzhiyun static void rk_edp_set_video_cr_mn(struct rk3288_edp *regs,
792*4882a593Smuzhiyun 				   enum clock_recovery_m_value_type type,
793*4882a593Smuzhiyun 				   u32 m_value,
794*4882a593Smuzhiyun 				   u32 n_value)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	if (type == REGISTER_M) {
797*4882a593Smuzhiyun 		setbits_le32(&regs->sys_ctl_4, FIX_M_VID);
798*4882a593Smuzhiyun 		writel(m_value & 0xff, &regs->m_vid_0);
799*4882a593Smuzhiyun 		writel((m_value >> 8) & 0xff, &regs->m_vid_1);
800*4882a593Smuzhiyun 		writel((m_value >> 16) & 0xff, &regs->m_vid_2);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 		writel(n_value & 0xf, &regs->n_vid_0);
803*4882a593Smuzhiyun 		writel((n_value >> 8) & 0xff, &regs->n_vid_1);
804*4882a593Smuzhiyun 		writel((n_value >> 16) & 0xff, &regs->n_vid_2);
805*4882a593Smuzhiyun 	} else {
806*4882a593Smuzhiyun 		clrbits_le32(&regs->sys_ctl_4, FIX_M_VID);
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 		writel(0x00, &regs->n_vid_0);
809*4882a593Smuzhiyun 		writel(0x80, &regs->n_vid_1);
810*4882a593Smuzhiyun 		writel(0x00, &regs->n_vid_2);
811*4882a593Smuzhiyun 	}
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun 
rk_edp_is_video_stream_clock_on(struct rk3288_edp * regs)814*4882a593Smuzhiyun static int rk_edp_is_video_stream_clock_on(struct rk3288_edp *regs)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun 	ulong start;
817*4882a593Smuzhiyun 	u32 val;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	start = get_timer(0);
820*4882a593Smuzhiyun 	do {
821*4882a593Smuzhiyun 		val = readl(&regs->sys_ctl_1);
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 		/* must write value to update DET_STA bit status */
824*4882a593Smuzhiyun 		writel(val, &regs->sys_ctl_1);
825*4882a593Smuzhiyun 		val = readl(&regs->sys_ctl_1);
826*4882a593Smuzhiyun 		if (!(val & DET_STA))
827*4882a593Smuzhiyun 			continue;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 		val = readl(&regs->sys_ctl_2);
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 		/* must write value to update CHA_STA bit status */
832*4882a593Smuzhiyun 		writel(val, &regs->sys_ctl_2);
833*4882a593Smuzhiyun 		val = readl(&regs->sys_ctl_2);
834*4882a593Smuzhiyun 		if (!(val & CHA_STA))
835*4882a593Smuzhiyun 			return 0;
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	} while (get_timer(start) < 100);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	return -ETIMEDOUT;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun 
rk_edp_is_video_stream_on(struct rk_edp_priv * edp)842*4882a593Smuzhiyun static int rk_edp_is_video_stream_on(struct rk_edp_priv *edp)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun 	ulong start;
845*4882a593Smuzhiyun 	u32 val;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	start = get_timer(0);
848*4882a593Smuzhiyun 	do {
849*4882a593Smuzhiyun 		val = readl(&edp->regs->sys_ctl_3);
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 		/* must write value to update STRM_VALID bit status */
852*4882a593Smuzhiyun 		writel(val, &edp->regs->sys_ctl_3);
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 		val = readl(&edp->regs->sys_ctl_3);
855*4882a593Smuzhiyun 		if (!(val & STRM_VALID))
856*4882a593Smuzhiyun 			return 0;
857*4882a593Smuzhiyun 	} while (get_timer(start) < 100);
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	return -ETIMEDOUT;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun 
rk_edp_config_video(struct rk_edp_priv * edp)862*4882a593Smuzhiyun static int rk_edp_config_video(struct rk_edp_priv *edp)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun 	int ret;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	rk_edp_config_video_slave_mode(edp->regs);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	if (!rk_edp_get_pll_locked(edp->regs)) {
869*4882a593Smuzhiyun 		debug("PLL is not locked yet.\n");
870*4882a593Smuzhiyun 		return -ETIMEDOUT;
871*4882a593Smuzhiyun 	}
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	ret = rk_edp_is_video_stream_clock_on(edp->regs);
874*4882a593Smuzhiyun 	if (ret)
875*4882a593Smuzhiyun 		return ret;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	/* Set to use the register calculated M/N video */
878*4882a593Smuzhiyun 	rk_edp_set_video_cr_mn(edp->regs, CALCULATED_M, 0, 0);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	/* For video bist, Video timing must be generated by register */
881*4882a593Smuzhiyun 	clrbits_le32(&edp->regs->video_ctl_10, F_SEL);
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	/* Disable video mute */
884*4882a593Smuzhiyun 	clrbits_le32(&edp->regs->video_ctl_1, VIDEO_MUTE);
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	/* Enable video at next frame */
887*4882a593Smuzhiyun 	setbits_le32(&edp->regs->video_ctl_1, VIDEO_EN);
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	return rk_edp_is_video_stream_on(edp);
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun 
rockchip_edp_force_hpd(struct rk_edp_priv * edp)892*4882a593Smuzhiyun static void rockchip_edp_force_hpd(struct rk_edp_priv *edp)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun 	setbits_le32(&edp->regs->sys_ctl_3, F_HPD | HPD_CTRL);
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun 
rockchip_edp_get_plug_in_status(struct rk_edp_priv * edp)897*4882a593Smuzhiyun static int rockchip_edp_get_plug_in_status(struct rk_edp_priv *edp)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun 	u32 val;
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	val = readl(&edp->regs->sys_ctl_3);
902*4882a593Smuzhiyun 	if (val & HPD_STATUS)
903*4882a593Smuzhiyun 		return 1;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	return 0;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun /*
909*4882a593Smuzhiyun  * support edp HPD function
910*4882a593Smuzhiyun  * some hardware version do not support edp hdp,
911*4882a593Smuzhiyun  * we use 200ms to try to get the hpd single now,
912*4882a593Smuzhiyun  * if we can not get edp hpd single, it will delay 200ms,
913*4882a593Smuzhiyun  * also meet the edp power timing request, to compatible
914*4882a593Smuzhiyun  * all of the hardware version
915*4882a593Smuzhiyun  */
rockchip_edp_wait_hpd(struct rk_edp_priv * edp)916*4882a593Smuzhiyun static void rockchip_edp_wait_hpd(struct rk_edp_priv *edp)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun 	ulong start;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	start = get_timer(0);
921*4882a593Smuzhiyun 	do {
922*4882a593Smuzhiyun 		if (rockchip_edp_get_plug_in_status(edp))
923*4882a593Smuzhiyun 			return;
924*4882a593Smuzhiyun 		udelay(100);
925*4882a593Smuzhiyun 	} while (get_timer(start) < 200);
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	debug("do not get hpd single, force hpd\n");
928*4882a593Smuzhiyun 	rockchip_edp_force_hpd(edp);
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun 
rk_edp_enable(struct udevice * dev,int panel_bpp,const struct display_timing * edid)931*4882a593Smuzhiyun static int rk_edp_enable(struct udevice *dev, int panel_bpp,
932*4882a593Smuzhiyun 			 const struct display_timing *edid)
933*4882a593Smuzhiyun {
934*4882a593Smuzhiyun 	struct rk_edp_priv *priv = dev_get_priv(dev);
935*4882a593Smuzhiyun 	int ret = 0;
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	ret = rk_edp_set_link_train(priv);
938*4882a593Smuzhiyun 	if (ret) {
939*4882a593Smuzhiyun 		printf("link train failed!\n");
940*4882a593Smuzhiyun 		return ret;
941*4882a593Smuzhiyun 	}
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	rk_edp_init_video(priv->regs);
944*4882a593Smuzhiyun 	ret = rk_edp_config_video(priv);
945*4882a593Smuzhiyun 	if (ret) {
946*4882a593Smuzhiyun 		printf("config video failed\n");
947*4882a593Smuzhiyun 		return ret;
948*4882a593Smuzhiyun 	}
949*4882a593Smuzhiyun 	ret = panel_enable_backlight(priv->panel);
950*4882a593Smuzhiyun 	if (ret) {
951*4882a593Smuzhiyun 		debug("%s: backlight error: %d\n", __func__, ret);
952*4882a593Smuzhiyun 		return ret;
953*4882a593Smuzhiyun 	}
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	return 0;
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun 
rk_edp_read_edid(struct udevice * dev,u8 * buf,int buf_size)958*4882a593Smuzhiyun static int rk_edp_read_edid(struct udevice *dev, u8 *buf, int buf_size)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun 	struct rk_edp_priv *priv = dev_get_priv(dev);
961*4882a593Smuzhiyun 	u32 edid_size = EDID_LENGTH;
962*4882a593Smuzhiyun 	int ret;
963*4882a593Smuzhiyun 	int i;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
966*4882a593Smuzhiyun 		ret = rk_edp_i2c_read(priv->regs, EDID_ADDR, EDID_HEADER,
967*4882a593Smuzhiyun 				      EDID_LENGTH, &buf[EDID_HEADER]);
968*4882a593Smuzhiyun 		if (ret) {
969*4882a593Smuzhiyun 			debug("EDID read failed\n");
970*4882a593Smuzhiyun 			continue;
971*4882a593Smuzhiyun 		}
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 		/*
974*4882a593Smuzhiyun 		 * check if the EDID has an extension flag, and read additional
975*4882a593Smuzhiyun 		 * EDID data if needed
976*4882a593Smuzhiyun 		 */
977*4882a593Smuzhiyun 		if (buf[EDID_EXTENSION_FLAG]) {
978*4882a593Smuzhiyun 			edid_size += EDID_LENGTH;
979*4882a593Smuzhiyun 			ret = rk_edp_i2c_read(priv->regs, EDID_ADDR,
980*4882a593Smuzhiyun 					      EDID_LENGTH, EDID_LENGTH,
981*4882a593Smuzhiyun 					      &buf[EDID_LENGTH]);
982*4882a593Smuzhiyun 			if (ret) {
983*4882a593Smuzhiyun 				debug("EDID Read failed!\n");
984*4882a593Smuzhiyun 				continue;
985*4882a593Smuzhiyun 			}
986*4882a593Smuzhiyun 		}
987*4882a593Smuzhiyun 		goto done;
988*4882a593Smuzhiyun 	}
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	/* After 3 attempts, give up */
991*4882a593Smuzhiyun 	return ret;
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun done:
994*4882a593Smuzhiyun 	return edid_size;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun 
rk_edp_ofdata_to_platdata(struct udevice * dev)997*4882a593Smuzhiyun static int rk_edp_ofdata_to_platdata(struct udevice *dev)
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun 	struct rk_edp_priv *priv = dev_get_priv(dev);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	priv->regs = (struct rk3288_edp *)devfdt_get_addr(dev);
1002*4882a593Smuzhiyun 	priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	return 0;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun 
rk_edp_remove(struct udevice * dev)1007*4882a593Smuzhiyun static int rk_edp_remove(struct udevice *dev)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun 	struct rk_edp_priv *priv = dev_get_priv(dev);
1010*4882a593Smuzhiyun 	struct rk3288_edp *regs = priv->regs;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	setbits_le32(&regs->video_ctl_1, VIDEO_MUTE);
1013*4882a593Smuzhiyun 	clrbits_le32(&regs->video_ctl_1, VIDEO_EN);
1014*4882a593Smuzhiyun 	clrbits_le32(&regs->sys_ctl_3, F_HPD | HPD_CTRL);
1015*4882a593Smuzhiyun 	setbits_le32(&regs->func_en_1, SW_FUNC_EN_N);
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	return 0;
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun 
rk_edp_probe(struct udevice * dev)1020*4882a593Smuzhiyun static int rk_edp_probe(struct udevice *dev)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun 	struct display_plat *uc_plat = dev_get_uclass_platdata(dev);
1023*4882a593Smuzhiyun 	struct rk_edp_priv *priv = dev_get_priv(dev);
1024*4882a593Smuzhiyun 	struct rk3288_edp *regs = priv->regs;
1025*4882a593Smuzhiyun 	struct clk clk;
1026*4882a593Smuzhiyun 	int ret;
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	ret = uclass_get_device_by_phandle(UCLASS_PANEL, dev, "rockchip,panel",
1029*4882a593Smuzhiyun 					   &priv->panel);
1030*4882a593Smuzhiyun 	if (ret) {
1031*4882a593Smuzhiyun 		debug("%s: Cannot find panel for '%s' (ret=%d)\n", __func__,
1032*4882a593Smuzhiyun 		      dev->name, ret);
1033*4882a593Smuzhiyun 		return ret;
1034*4882a593Smuzhiyun 	}
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	int vop_id = uc_plat->source_id;
1037*4882a593Smuzhiyun 	debug("%s, uc_plat=%p, vop_id=%u\n", __func__, uc_plat, vop_id);
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	ret = clk_get_by_index(dev, 1, &clk);
1040*4882a593Smuzhiyun 	if (ret >= 0) {
1041*4882a593Smuzhiyun 		ret = clk_set_rate(&clk, 0);
1042*4882a593Smuzhiyun 		clk_free(&clk);
1043*4882a593Smuzhiyun 	}
1044*4882a593Smuzhiyun 	if (ret) {
1045*4882a593Smuzhiyun 		debug("%s: Failed to set EDP clock: ret=%d\n", __func__, ret);
1046*4882a593Smuzhiyun 		return ret;
1047*4882a593Smuzhiyun 	}
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	ret = clk_get_by_index(uc_plat->src_dev, 0, &clk);
1050*4882a593Smuzhiyun 	if (ret >= 0) {
1051*4882a593Smuzhiyun 		ret = clk_set_rate(&clk, 192000000);
1052*4882a593Smuzhiyun 		clk_free(&clk);
1053*4882a593Smuzhiyun 	}
1054*4882a593Smuzhiyun 	if (ret < 0) {
1055*4882a593Smuzhiyun 		debug("%s: Failed to set clock in source device '%s': ret=%d\n",
1056*4882a593Smuzhiyun 		      __func__, uc_plat->src_dev->name, ret);
1057*4882a593Smuzhiyun 		return ret;
1058*4882a593Smuzhiyun 	}
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	/* grf_edp_ref_clk_sel: from internal 24MHz or 27MHz clock */
1061*4882a593Smuzhiyun 	rk_setreg(&priv->grf->soc_con12, 1 << 4);
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	/* select epd signal from vop0 or vop1 */
1064*4882a593Smuzhiyun 	rk_setreg(&priv->grf->soc_con6, (vop_id == 1) ? (1 << 5) : (1 << 5));
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	rockchip_edp_wait_hpd(priv);
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	rk_edp_init_refclk(regs);
1069*4882a593Smuzhiyun 	rk_edp_init_interrupt(regs);
1070*4882a593Smuzhiyun 	rk_edp_enable_sw_function(regs);
1071*4882a593Smuzhiyun 	ret = rk_edp_init_analog_func(regs);
1072*4882a593Smuzhiyun 	if (ret)
1073*4882a593Smuzhiyun 		return ret;
1074*4882a593Smuzhiyun 	rk_edp_init_aux(regs);
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	return 0;
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun static const struct dm_display_ops dp_rockchip_ops = {
1080*4882a593Smuzhiyun 	.read_edid = rk_edp_read_edid,
1081*4882a593Smuzhiyun 	.enable = rk_edp_enable,
1082*4882a593Smuzhiyun };
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun static const struct udevice_id rockchip_dp_ids[] = {
1085*4882a593Smuzhiyun 	{ .compatible = "rockchip,rk3288-edp" },
1086*4882a593Smuzhiyun 	{ }
1087*4882a593Smuzhiyun };
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun U_BOOT_DRIVER(dp_rockchip) = {
1090*4882a593Smuzhiyun 	.name	= "edp_rockchip",
1091*4882a593Smuzhiyun 	.id	= UCLASS_DISPLAY,
1092*4882a593Smuzhiyun 	.of_match = rockchip_dp_ids,
1093*4882a593Smuzhiyun 	.ops	= &dp_rockchip_ops,
1094*4882a593Smuzhiyun 	.ofdata_to_platdata	= rk_edp_ofdata_to_platdata,
1095*4882a593Smuzhiyun 	.probe	= rk_edp_probe,
1096*4882a593Smuzhiyun 	.remove	= rk_edp_remove,
1097*4882a593Smuzhiyun 	.priv_auto_alloc_size	= sizeof(struct rk_edp_priv),
1098*4882a593Smuzhiyun };
1099