1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2017, Fuzhou Rockchip Electronics Co., Ltd
3*4882a593Smuzhiyun * Author: Eric Gao <eric.gao@rock-chips.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <clk.h>
10*4882a593Smuzhiyun #include <display.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <fdtdec.h>
13*4882a593Smuzhiyun #include <panel.h>
14*4882a593Smuzhiyun #include <regmap.h>
15*4882a593Smuzhiyun #include "rk_mipi.h"
16*4882a593Smuzhiyun #include <syscon.h>
17*4882a593Smuzhiyun #include <asm/gpio.h>
18*4882a593Smuzhiyun #include <asm/hardware.h>
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun #include <dm/uclass-internal.h>
21*4882a593Smuzhiyun #include <linux/kernel.h>
22*4882a593Smuzhiyun #include <asm/arch/clock.h>
23*4882a593Smuzhiyun #include <asm/arch/cru_rk3288.h>
24*4882a593Smuzhiyun #include <asm/arch/grf_rk3288.h>
25*4882a593Smuzhiyun #include <asm/arch/rockchip_mipi_dsi.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define MHz 1000000
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* Select mipi dsi source, big or little vop */
rk_mipi_dsi_source_select(struct udevice * dev)32*4882a593Smuzhiyun static int rk_mipi_dsi_source_select(struct udevice *dev)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun struct rk_mipi_priv *priv = dev_get_priv(dev);
35*4882a593Smuzhiyun struct rk3288_grf *grf = priv->grf;
36*4882a593Smuzhiyun struct display_plat *disp_uc_plat = dev_get_uclass_platdata(dev);
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* Select the video source */
39*4882a593Smuzhiyun switch (disp_uc_plat->source_id) {
40*4882a593Smuzhiyun case VOP_B:
41*4882a593Smuzhiyun rk_clrsetreg(&grf->soc_con6, RK3288_DSI0_LCDC_SEL_MASK,
42*4882a593Smuzhiyun RK3288_DSI0_LCDC_SEL_BIG
43*4882a593Smuzhiyun << RK3288_DSI0_LCDC_SEL_SHIFT);
44*4882a593Smuzhiyun break;
45*4882a593Smuzhiyun case VOP_L:
46*4882a593Smuzhiyun rk_clrsetreg(&grf->soc_con6, RK3288_DSI0_LCDC_SEL_MASK,
47*4882a593Smuzhiyun RK3288_DSI0_LCDC_SEL_LIT
48*4882a593Smuzhiyun << RK3288_DSI0_LCDC_SEL_SHIFT);
49*4882a593Smuzhiyun break;
50*4882a593Smuzhiyun default:
51*4882a593Smuzhiyun debug("%s: Invalid VOP id\n", __func__);
52*4882a593Smuzhiyun return -EINVAL;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun return 0;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* Setup mipi dphy working mode */
rk_mipi_dphy_mode_set(struct udevice * dev)59*4882a593Smuzhiyun static void rk_mipi_dphy_mode_set(struct udevice *dev)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun struct rk_mipi_priv *priv = dev_get_priv(dev);
62*4882a593Smuzhiyun struct rk3288_grf *grf = priv->grf;
63*4882a593Smuzhiyun int val;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* Set Controller as TX mode */
66*4882a593Smuzhiyun val = RK3288_DPHY_TX0_RXMODE_DIS << RK3288_DPHY_TX0_RXMODE_SHIFT;
67*4882a593Smuzhiyun rk_clrsetreg(&grf->soc_con8, RK3288_DPHY_TX0_RXMODE_MASK, val);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* Exit tx stop mode */
70*4882a593Smuzhiyun val |= RK3288_DPHY_TX0_TXSTOPMODE_EN
71*4882a593Smuzhiyun << RK3288_DPHY_TX0_TXSTOPMODE_SHIFT;
72*4882a593Smuzhiyun rk_clrsetreg(&grf->soc_con8,
73*4882a593Smuzhiyun RK3288_DPHY_TX0_TXSTOPMODE_MASK, val);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* Disable turnequest */
76*4882a593Smuzhiyun val |= RK3288_DPHY_TX0_TURNREQUEST_EN
77*4882a593Smuzhiyun << RK3288_DPHY_TX0_TURNREQUEST_SHIFT;
78*4882a593Smuzhiyun rk_clrsetreg(&grf->soc_con8,
79*4882a593Smuzhiyun RK3288_DPHY_TX0_TURNREQUEST_MASK, val);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun * This function is called by rk_display_init() using rk_mipi_dsi_enable() and
84*4882a593Smuzhiyun * rk_mipi_phy_enable() to initialize mipi controller and dphy. If success,
85*4882a593Smuzhiyun * enable backlight.
86*4882a593Smuzhiyun */
rk_mipi_enable(struct udevice * dev,int panel_bpp,const struct display_timing * timing)87*4882a593Smuzhiyun static int rk_mipi_enable(struct udevice *dev, int panel_bpp,
88*4882a593Smuzhiyun const struct display_timing *timing)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun int ret;
91*4882a593Smuzhiyun struct rk_mipi_priv *priv = dev_get_priv(dev);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Fill the mipi controller parameter */
94*4882a593Smuzhiyun priv->ref_clk = 24 * MHz;
95*4882a593Smuzhiyun priv->sys_clk = priv->ref_clk;
96*4882a593Smuzhiyun priv->pix_clk = timing->pixelclock.typ;
97*4882a593Smuzhiyun priv->phy_clk = priv->pix_clk * 6;
98*4882a593Smuzhiyun priv->txbyte_clk = priv->phy_clk / 8;
99*4882a593Smuzhiyun priv->txesc_clk = 20 * MHz;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* Select vop port, big or little */
102*4882a593Smuzhiyun rk_mipi_dsi_source_select(dev);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* Set mipi dphy work mode */
105*4882a593Smuzhiyun rk_mipi_dphy_mode_set(dev);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Config and enable mipi dsi according to timing */
108*4882a593Smuzhiyun ret = rk_mipi_dsi_enable(dev, timing);
109*4882a593Smuzhiyun if (ret) {
110*4882a593Smuzhiyun debug("%s: rk_mipi_dsi_enable() failed (err=%d)\n",
111*4882a593Smuzhiyun __func__, ret);
112*4882a593Smuzhiyun return ret;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* Config and enable mipi phy */
116*4882a593Smuzhiyun ret = rk_mipi_phy_enable(dev);
117*4882a593Smuzhiyun if (ret) {
118*4882a593Smuzhiyun debug("%s: rk_mipi_phy_enable() failed (err=%d)\n",
119*4882a593Smuzhiyun __func__, ret);
120*4882a593Smuzhiyun return ret;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* Enable backlight */
124*4882a593Smuzhiyun ret = panel_enable_backlight(priv->panel);
125*4882a593Smuzhiyun if (ret) {
126*4882a593Smuzhiyun debug("%s: panel_enable_backlight() failed (err=%d)\n",
127*4882a593Smuzhiyun __func__, ret);
128*4882a593Smuzhiyun return ret;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun return 0;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
rk_mipi_ofdata_to_platdata(struct udevice * dev)134*4882a593Smuzhiyun static int rk_mipi_ofdata_to_platdata(struct udevice *dev)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun struct rk_mipi_priv *priv = dev_get_priv(dev);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
139*4882a593Smuzhiyun if (IS_ERR(priv->grf)) {
140*4882a593Smuzhiyun debug("%s: Get syscon grf failed (ret=%p)\n",
141*4882a593Smuzhiyun __func__, priv->grf);
142*4882a593Smuzhiyun return -ENXIO;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun priv->regs = dev_read_addr(dev);
145*4882a593Smuzhiyun if (priv->regs == FDT_ADDR_T_NONE) {
146*4882a593Smuzhiyun debug("%s: Get MIPI dsi address failed (ret=%lu)\n", __func__,
147*4882a593Smuzhiyun priv->regs);
148*4882a593Smuzhiyun return -ENXIO;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun return 0;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun * Probe function: check panel existence and readingit's timing. Then config
156*4882a593Smuzhiyun * mipi dsi controller and enable it according to the timing parameter.
157*4882a593Smuzhiyun */
rk_mipi_probe(struct udevice * dev)158*4882a593Smuzhiyun static int rk_mipi_probe(struct udevice *dev)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun int ret;
161*4882a593Smuzhiyun struct rk_mipi_priv *priv = dev_get_priv(dev);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun ret = uclass_get_device_by_phandle(UCLASS_PANEL, dev, "rockchip,panel",
164*4882a593Smuzhiyun &priv->panel);
165*4882a593Smuzhiyun if (ret) {
166*4882a593Smuzhiyun debug("%s: Can not find panel (err=%d)\n", __func__, ret);
167*4882a593Smuzhiyun return ret;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun return 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun static const struct dm_display_ops rk_mipi_dsi_ops = {
174*4882a593Smuzhiyun .read_timing = rk_mipi_read_timing,
175*4882a593Smuzhiyun .enable = rk_mipi_enable,
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static const struct udevice_id rk_mipi_dsi_ids[] = {
179*4882a593Smuzhiyun { .compatible = "rockchip,rk3288_mipi_dsi" },
180*4882a593Smuzhiyun { }
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun U_BOOT_DRIVER(rk_mipi_dsi) = {
184*4882a593Smuzhiyun .name = "rk_mipi_dsi",
185*4882a593Smuzhiyun .id = UCLASS_DISPLAY,
186*4882a593Smuzhiyun .of_match = rk_mipi_dsi_ids,
187*4882a593Smuzhiyun .ofdata_to_platdata = rk_mipi_ofdata_to_platdata,
188*4882a593Smuzhiyun .probe = rk_mipi_probe,
189*4882a593Smuzhiyun .ops = &rk_mipi_dsi_ops,
190*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct rk_mipi_priv),
191*4882a593Smuzhiyun };
192