1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2010
3*4882a593Smuzhiyun * Texas Instruments, <www.ti.com>
4*4882a593Smuzhiyun * Syed Mohammed Khasim <khasim@ti.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Referred to Linux Kernel DSS driver files for OMAP3 by
7*4882a593Smuzhiyun * Tomi Valkeinen from drivers/video/omap2/dss/
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * See file CREDITS for list of people who contributed to this
10*4882a593Smuzhiyun * project.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
13*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
14*4882a593Smuzhiyun * published by the Free Software Foundation's version 2 and any
15*4882a593Smuzhiyun * later version the License.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful,
18*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of
19*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20*4882a593Smuzhiyun * GNU General Public License for more details.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License
23*4882a593Smuzhiyun * along with this program; if not, write to the Free Software
24*4882a593Smuzhiyun * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25*4882a593Smuzhiyun * MA 02111-1307 USA
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <common.h>
29*4882a593Smuzhiyun #include <asm/io.h>
30*4882a593Smuzhiyun #include <asm/arch/dss.h>
31*4882a593Smuzhiyun #include <video_fb.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* Configure VENC for a given Mode (NTSC / PAL) */
omap3_dss_venc_config(const struct venc_regs * venc_cfg,u32 height,u32 width)34*4882a593Smuzhiyun void omap3_dss_venc_config(const struct venc_regs *venc_cfg,
35*4882a593Smuzhiyun u32 height, u32 width)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun struct venc_regs *venc = (struct venc_regs *) OMAP3_VENC_BASE;
38*4882a593Smuzhiyun struct dss_regs *dss = (struct dss_regs *) OMAP3_DSS_BASE;
39*4882a593Smuzhiyun struct dispc_regs *dispc = (struct dispc_regs *) OMAP3_DISPC_BASE;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun writel(venc_cfg->status, &venc->status);
42*4882a593Smuzhiyun writel(venc_cfg->f_control, &venc->f_control);
43*4882a593Smuzhiyun writel(venc_cfg->vidout_ctrl, &venc->vidout_ctrl);
44*4882a593Smuzhiyun writel(venc_cfg->sync_ctrl, &venc->sync_ctrl);
45*4882a593Smuzhiyun writel(venc_cfg->llen, &venc->llen);
46*4882a593Smuzhiyun writel(venc_cfg->flens, &venc->flens);
47*4882a593Smuzhiyun writel(venc_cfg->hfltr_ctrl, &venc->hfltr_ctrl);
48*4882a593Smuzhiyun writel(venc_cfg->cc_carr_wss_carr, &venc->cc_carr_wss_carr);
49*4882a593Smuzhiyun writel(venc_cfg->c_phase, &venc->c_phase);
50*4882a593Smuzhiyun writel(venc_cfg->gain_u, &venc->gain_u);
51*4882a593Smuzhiyun writel(venc_cfg->gain_v, &venc->gain_v);
52*4882a593Smuzhiyun writel(venc_cfg->gain_y, &venc->gain_y);
53*4882a593Smuzhiyun writel(venc_cfg->black_level, &venc->black_level);
54*4882a593Smuzhiyun writel(venc_cfg->blank_level, &venc->blank_level);
55*4882a593Smuzhiyun writel(venc_cfg->x_color, &venc->x_color);
56*4882a593Smuzhiyun writel(venc_cfg->m_control, &venc->m_control);
57*4882a593Smuzhiyun writel(venc_cfg->bstamp_wss_data, &venc->bstamp_wss_data);
58*4882a593Smuzhiyun writel(venc_cfg->s_carr, &venc->s_carr);
59*4882a593Smuzhiyun writel(venc_cfg->line21, &venc->line21);
60*4882a593Smuzhiyun writel(venc_cfg->ln_sel, &venc->ln_sel);
61*4882a593Smuzhiyun writel(venc_cfg->l21__wc_ctl, &venc->l21__wc_ctl);
62*4882a593Smuzhiyun writel(venc_cfg->htrigger_vtrigger, &venc->htrigger_vtrigger);
63*4882a593Smuzhiyun writel(venc_cfg->savid__eavid, &venc->savid__eavid);
64*4882a593Smuzhiyun writel(venc_cfg->flen__fal, &venc->flen__fal);
65*4882a593Smuzhiyun writel(venc_cfg->lal__phase_reset, &venc->lal__phase_reset);
66*4882a593Smuzhiyun writel(venc_cfg->hs_int_start_stop_x, &venc->hs_int_start_stop_x);
67*4882a593Smuzhiyun writel(venc_cfg->hs_ext_start_stop_x, &venc->hs_ext_start_stop_x);
68*4882a593Smuzhiyun writel(venc_cfg->vs_int_start_x, &venc->vs_int_start_x);
69*4882a593Smuzhiyun writel(venc_cfg->vs_int_stop_x__vs_int_start_y,
70*4882a593Smuzhiyun &venc->vs_int_stop_x__vs_int_start_y);
71*4882a593Smuzhiyun writel(venc_cfg->vs_int_stop_y__vs_ext_start_x,
72*4882a593Smuzhiyun &venc->vs_int_stop_y__vs_ext_start_x);
73*4882a593Smuzhiyun writel(venc_cfg->vs_ext_stop_x__vs_ext_start_y,
74*4882a593Smuzhiyun &venc->vs_ext_stop_x__vs_ext_start_y);
75*4882a593Smuzhiyun writel(venc_cfg->vs_ext_stop_y, &venc->vs_ext_stop_y);
76*4882a593Smuzhiyun writel(venc_cfg->avid_start_stop_x, &venc->avid_start_stop_x);
77*4882a593Smuzhiyun writel(venc_cfg->avid_start_stop_y, &venc->avid_start_stop_y);
78*4882a593Smuzhiyun writel(venc_cfg->fid_int_start_x__fid_int_start_y,
79*4882a593Smuzhiyun &venc->fid_int_start_x__fid_int_start_y);
80*4882a593Smuzhiyun writel(venc_cfg->fid_int_offset_y__fid_ext_start_x,
81*4882a593Smuzhiyun &venc->fid_int_offset_y__fid_ext_start_x);
82*4882a593Smuzhiyun writel(venc_cfg->fid_ext_start_y__fid_ext_offset_y,
83*4882a593Smuzhiyun &venc->fid_ext_start_y__fid_ext_offset_y);
84*4882a593Smuzhiyun writel(venc_cfg->tvdetgp_int_start_stop_x,
85*4882a593Smuzhiyun &venc->tvdetgp_int_start_stop_x);
86*4882a593Smuzhiyun writel(venc_cfg->tvdetgp_int_start_stop_y,
87*4882a593Smuzhiyun &venc->tvdetgp_int_start_stop_y);
88*4882a593Smuzhiyun writel(venc_cfg->gen_ctrl, &venc->gen_ctrl);
89*4882a593Smuzhiyun writel(venc_cfg->output_control, &venc->output_control);
90*4882a593Smuzhiyun writel(venc_cfg->dac_b__dac_c, &venc->dac_b__dac_c);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* Configure DSS for VENC Settings */
93*4882a593Smuzhiyun writel(VENC_CLK_ENABLE | DAC_DEMEN | DAC_POWERDN | VENC_OUT_SEL,
94*4882a593Smuzhiyun &dss->control);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* Configure height and width for Digital out */
97*4882a593Smuzhiyun writel(height << DIG_LPP_SHIFT | width, &dispc->size_dig);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* Configure Panel Specific Parameters */
omap3_dss_panel_config(const struct panel_config * panel_cfg)101*4882a593Smuzhiyun void omap3_dss_panel_config(const struct panel_config *panel_cfg)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun struct dispc_regs *dispc = (struct dispc_regs *) OMAP3_DISPC_BASE;
104*4882a593Smuzhiyun struct dss_regs *dss = (struct dss_regs *) OMAP3_DSS_BASE;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun writel(DSS_SOFTRESET, &dss->sysconfig);
107*4882a593Smuzhiyun while (!(readl(&dss->sysstatus) & DSS_RESETDONE))
108*4882a593Smuzhiyun ;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun writel(panel_cfg->timing_h, &dispc->timing_h);
111*4882a593Smuzhiyun writel(panel_cfg->timing_v, &dispc->timing_v);
112*4882a593Smuzhiyun writel(panel_cfg->pol_freq, &dispc->pol_freq);
113*4882a593Smuzhiyun writel(panel_cfg->divisor, &dispc->divisor);
114*4882a593Smuzhiyun writel(panel_cfg->lcd_size, &dispc->size_lcd);
115*4882a593Smuzhiyun writel(panel_cfg->load_mode << LOADMODE_SHIFT, &dispc->config);
116*4882a593Smuzhiyun writel(panel_cfg->panel_type << TFTSTN_SHIFT |
117*4882a593Smuzhiyun panel_cfg->data_lines << DATALINES_SHIFT, &dispc->control);
118*4882a593Smuzhiyun writel(panel_cfg->panel_color, &dispc->default_color0);
119*4882a593Smuzhiyun writel((u32) panel_cfg->frame_buffer, &dispc->gfx_ba0);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun if (!panel_cfg->frame_buffer)
122*4882a593Smuzhiyun return;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun writel(panel_cfg->gfx_format | GFX_ENABLE, &dispc->gfx_attributes);
125*4882a593Smuzhiyun writel(1, &dispc->gfx_row_inc);
126*4882a593Smuzhiyun writel(1, &dispc->gfx_pixel_inc);
127*4882a593Smuzhiyun writel(panel_cfg->lcd_size, &dispc->gfx_size);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* Enable LCD and DIGITAL OUT in DSS */
omap3_dss_enable(void)131*4882a593Smuzhiyun void omap3_dss_enable(void)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun struct dispc_regs *dispc = (struct dispc_regs *) OMAP3_DISPC_BASE;
134*4882a593Smuzhiyun u32 l;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun l = readl(&dispc->control);
137*4882a593Smuzhiyun l |= LCD_ENABLE | GO_LCD | DIG_ENABLE | GO_DIG | GP_OUT0 | GP_OUT1;
138*4882a593Smuzhiyun writel(l, &dispc->control);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun #ifdef CONFIG_CFB_CONSOLE
__board_video_init(void)142*4882a593Smuzhiyun int __board_video_init(void)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun return -1;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun int board_video_init(void)
148*4882a593Smuzhiyun __attribute__((weak, alias("__board_video_init")));
149*4882a593Smuzhiyun
video_hw_init(void)150*4882a593Smuzhiyun void *video_hw_init(void)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun static GraphicDevice dssfb;
153*4882a593Smuzhiyun GraphicDevice *pGD = &dssfb;
154*4882a593Smuzhiyun struct dispc_regs *dispc = (struct dispc_regs *) OMAP3_DISPC_BASE;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun if (board_video_init() || !readl(&dispc->gfx_ba0))
157*4882a593Smuzhiyun return NULL;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun pGD->winSizeX = (readl(&dispc->size_lcd) & 0x7FF) + 1;
160*4882a593Smuzhiyun pGD->winSizeY = ((readl(&dispc->size_lcd) >> 16) & 0x7FF) + 1;
161*4882a593Smuzhiyun pGD->gdfBytesPP = 4;
162*4882a593Smuzhiyun pGD->gdfIndex = GDF_32BIT_X888RGB;
163*4882a593Smuzhiyun pGD->frameAdrs = readl(&dispc->gfx_ba0);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun return pGD;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun #endif
168