xref: /OK3568_Linux_fs/u-boot/drivers/video/mxsfb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Freescale i.MX23/i.MX28 LCDIF driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2011-2013 Marek Vasut <marex@denx.de>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <malloc.h>
10*4882a593Smuzhiyun #include <video_fb.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
13*4882a593Smuzhiyun #include <asm/arch/clock.h>
14*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
15*4882a593Smuzhiyun #include <linux/errno.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <asm/mach-imx/dma.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "videomodes.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define	PS2KHZ(ps)	(1000000000UL / (ps))
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun static GraphicDevice panel;
25*4882a593Smuzhiyun struct mxs_dma_desc desc;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /**
28*4882a593Smuzhiyun  * mxsfb_system_setup() - Fine-tune LCDIF configuration
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  * This function is used to adjust the LCDIF configuration. This is usually
31*4882a593Smuzhiyun  * needed when driving the controller in System-Mode to operate an 8080 or
32*4882a593Smuzhiyun  * 6800 connected SmartLCD.
33*4882a593Smuzhiyun  */
mxsfb_system_setup(void)34*4882a593Smuzhiyun __weak void mxsfb_system_setup(void)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun  * ARIES M28EVK:
40*4882a593Smuzhiyun  * setenv videomode
41*4882a593Smuzhiyun  * video=ctfb:x:800,y:480,depth:18,mode:0,pclk:30066,
42*4882a593Smuzhiyun  *       le:0,ri:256,up:0,lo:45,hs:1,vs:1,sync:100663296,vmode:0
43*4882a593Smuzhiyun  *
44*4882a593Smuzhiyun  * Freescale mx23evk/mx28evk with a Seiko 4.3'' WVGA panel:
45*4882a593Smuzhiyun  * setenv videomode
46*4882a593Smuzhiyun  * video=ctfb:x:800,y:480,depth:24,mode:0,pclk:29851,
47*4882a593Smuzhiyun  * 	 le:89,ri:164,up:23,lo:10,hs:10,vs:10,sync:0,vmode:0
48*4882a593Smuzhiyun  */
49*4882a593Smuzhiyun 
mxs_lcd_init(GraphicDevice * panel,struct ctfb_res_modes * mode,int bpp)50*4882a593Smuzhiyun static void mxs_lcd_init(GraphicDevice *panel,
51*4882a593Smuzhiyun 			struct ctfb_res_modes *mode, int bpp)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	struct mxs_lcdif_regs *regs = (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
54*4882a593Smuzhiyun 	uint32_t word_len = 0, bus_width = 0;
55*4882a593Smuzhiyun 	uint8_t valid_data = 0;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	/* Kick in the LCDIF clock */
58*4882a593Smuzhiyun 	mxs_set_lcdclk(MXS_LCDIF_BASE, PS2KHZ(mode->pixclock));
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	/* Restart the LCDIF block */
61*4882a593Smuzhiyun 	mxs_reset_block(&regs->hw_lcdif_ctrl_reg);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	switch (bpp) {
64*4882a593Smuzhiyun 	case 24:
65*4882a593Smuzhiyun 		word_len = LCDIF_CTRL_WORD_LENGTH_24BIT;
66*4882a593Smuzhiyun 		bus_width = LCDIF_CTRL_LCD_DATABUS_WIDTH_24BIT;
67*4882a593Smuzhiyun 		valid_data = 0x7;
68*4882a593Smuzhiyun 		break;
69*4882a593Smuzhiyun 	case 18:
70*4882a593Smuzhiyun 		word_len = LCDIF_CTRL_WORD_LENGTH_24BIT;
71*4882a593Smuzhiyun 		bus_width = LCDIF_CTRL_LCD_DATABUS_WIDTH_18BIT;
72*4882a593Smuzhiyun 		valid_data = 0x7;
73*4882a593Smuzhiyun 		break;
74*4882a593Smuzhiyun 	case 16:
75*4882a593Smuzhiyun 		word_len = LCDIF_CTRL_WORD_LENGTH_16BIT;
76*4882a593Smuzhiyun 		bus_width = LCDIF_CTRL_LCD_DATABUS_WIDTH_16BIT;
77*4882a593Smuzhiyun 		valid_data = 0xf;
78*4882a593Smuzhiyun 		break;
79*4882a593Smuzhiyun 	case 8:
80*4882a593Smuzhiyun 		word_len = LCDIF_CTRL_WORD_LENGTH_8BIT;
81*4882a593Smuzhiyun 		bus_width = LCDIF_CTRL_LCD_DATABUS_WIDTH_8BIT;
82*4882a593Smuzhiyun 		valid_data = 0xf;
83*4882a593Smuzhiyun 		break;
84*4882a593Smuzhiyun 	}
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	writel(bus_width | word_len | LCDIF_CTRL_DOTCLK_MODE |
87*4882a593Smuzhiyun 		LCDIF_CTRL_BYPASS_COUNT | LCDIF_CTRL_LCDIF_MASTER,
88*4882a593Smuzhiyun 		&regs->hw_lcdif_ctrl);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	writel(valid_data << LCDIF_CTRL1_BYTE_PACKING_FORMAT_OFFSET,
91*4882a593Smuzhiyun 		&regs->hw_lcdif_ctrl1);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	mxsfb_system_setup();
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	writel((mode->yres << LCDIF_TRANSFER_COUNT_V_COUNT_OFFSET) | mode->xres,
96*4882a593Smuzhiyun 		&regs->hw_lcdif_transfer_count);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	writel(LCDIF_VDCTRL0_ENABLE_PRESENT | LCDIF_VDCTRL0_ENABLE_POL |
99*4882a593Smuzhiyun 		LCDIF_VDCTRL0_VSYNC_PERIOD_UNIT |
100*4882a593Smuzhiyun 		LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_UNIT |
101*4882a593Smuzhiyun 		mode->vsync_len, &regs->hw_lcdif_vdctrl0);
102*4882a593Smuzhiyun 	writel(mode->upper_margin + mode->lower_margin +
103*4882a593Smuzhiyun 		mode->vsync_len + mode->yres,
104*4882a593Smuzhiyun 		&regs->hw_lcdif_vdctrl1);
105*4882a593Smuzhiyun 	writel((mode->hsync_len << LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_OFFSET) |
106*4882a593Smuzhiyun 		(mode->left_margin + mode->right_margin +
107*4882a593Smuzhiyun 		mode->hsync_len + mode->xres),
108*4882a593Smuzhiyun 		&regs->hw_lcdif_vdctrl2);
109*4882a593Smuzhiyun 	writel(((mode->left_margin + mode->hsync_len) <<
110*4882a593Smuzhiyun 		LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT_OFFSET) |
111*4882a593Smuzhiyun 		(mode->upper_margin + mode->vsync_len),
112*4882a593Smuzhiyun 		&regs->hw_lcdif_vdctrl3);
113*4882a593Smuzhiyun 	writel((0 << LCDIF_VDCTRL4_DOTCLK_DLY_SEL_OFFSET) | mode->xres,
114*4882a593Smuzhiyun 		&regs->hw_lcdif_vdctrl4);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	writel(panel->frameAdrs, &regs->hw_lcdif_cur_buf);
117*4882a593Smuzhiyun 	writel(panel->frameAdrs, &regs->hw_lcdif_next_buf);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* Flush FIFO first */
120*4882a593Smuzhiyun 	writel(LCDIF_CTRL1_FIFO_CLEAR, &regs->hw_lcdif_ctrl1_set);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #ifndef CONFIG_VIDEO_MXS_MODE_SYSTEM
123*4882a593Smuzhiyun 	/* Sync signals ON */
124*4882a593Smuzhiyun 	setbits_le32(&regs->hw_lcdif_vdctrl4, LCDIF_VDCTRL4_SYNC_SIGNALS_ON);
125*4882a593Smuzhiyun #endif
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	/* FIFO cleared */
128*4882a593Smuzhiyun 	writel(LCDIF_CTRL1_FIFO_CLEAR, &regs->hw_lcdif_ctrl1_clr);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/* RUN! */
131*4882a593Smuzhiyun 	writel(LCDIF_CTRL_RUN, &regs->hw_lcdif_ctrl_set);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
lcdif_power_down(void)134*4882a593Smuzhiyun void lcdif_power_down(void)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	struct mxs_lcdif_regs *regs = (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
137*4882a593Smuzhiyun 	int timeout = 1000000;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	if (!panel.frameAdrs)
140*4882a593Smuzhiyun 		return;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	writel(panel.frameAdrs, &regs->hw_lcdif_cur_buf_reg);
143*4882a593Smuzhiyun 	writel(panel.frameAdrs, &regs->hw_lcdif_next_buf_reg);
144*4882a593Smuzhiyun 	writel(LCDIF_CTRL1_VSYNC_EDGE_IRQ, &regs->hw_lcdif_ctrl1_clr);
145*4882a593Smuzhiyun 	while (--timeout) {
146*4882a593Smuzhiyun 		if (readl(&regs->hw_lcdif_ctrl1_reg) &
147*4882a593Smuzhiyun 		    LCDIF_CTRL1_VSYNC_EDGE_IRQ)
148*4882a593Smuzhiyun 			break;
149*4882a593Smuzhiyun 		udelay(1);
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun 	mxs_reset_block((struct mxs_register_32 *)&regs->hw_lcdif_ctrl_reg);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
video_hw_init(void)154*4882a593Smuzhiyun void *video_hw_init(void)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	int bpp = -1;
157*4882a593Smuzhiyun 	char *penv;
158*4882a593Smuzhiyun 	void *fb;
159*4882a593Smuzhiyun 	struct ctfb_res_modes mode;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	puts("Video: ");
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	/* Suck display configuration from "videomode" variable */
164*4882a593Smuzhiyun 	penv = env_get("videomode");
165*4882a593Smuzhiyun 	if (!penv) {
166*4882a593Smuzhiyun 		puts("MXSFB: 'videomode' variable not set!\n");
167*4882a593Smuzhiyun 		return NULL;
168*4882a593Smuzhiyun 	}
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	bpp = video_get_params(&mode, penv);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	/* fill in Graphic device struct */
173*4882a593Smuzhiyun 	sprintf(panel.modeIdent, "%dx%dx%d",
174*4882a593Smuzhiyun 			mode.xres, mode.yres, bpp);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	panel.winSizeX = mode.xres;
177*4882a593Smuzhiyun 	panel.winSizeY = mode.yres;
178*4882a593Smuzhiyun 	panel.plnSizeX = mode.xres;
179*4882a593Smuzhiyun 	panel.plnSizeY = mode.yres;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	switch (bpp) {
182*4882a593Smuzhiyun 	case 24:
183*4882a593Smuzhiyun 	case 18:
184*4882a593Smuzhiyun 		panel.gdfBytesPP = 4;
185*4882a593Smuzhiyun 		panel.gdfIndex = GDF_32BIT_X888RGB;
186*4882a593Smuzhiyun 		break;
187*4882a593Smuzhiyun 	case 16:
188*4882a593Smuzhiyun 		panel.gdfBytesPP = 2;
189*4882a593Smuzhiyun 		panel.gdfIndex = GDF_16BIT_565RGB;
190*4882a593Smuzhiyun 		break;
191*4882a593Smuzhiyun 	case 8:
192*4882a593Smuzhiyun 		panel.gdfBytesPP = 1;
193*4882a593Smuzhiyun 		panel.gdfIndex = GDF__8BIT_INDEX;
194*4882a593Smuzhiyun 		break;
195*4882a593Smuzhiyun 	default:
196*4882a593Smuzhiyun 		printf("MXSFB: Invalid BPP specified! (bpp = %i)\n", bpp);
197*4882a593Smuzhiyun 		return NULL;
198*4882a593Smuzhiyun 	}
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	panel.memSize = mode.xres * mode.yres * panel.gdfBytesPP;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	/* Allocate framebuffer */
203*4882a593Smuzhiyun 	fb = memalign(ARCH_DMA_MINALIGN,
204*4882a593Smuzhiyun 		      roundup(panel.memSize, ARCH_DMA_MINALIGN));
205*4882a593Smuzhiyun 	if (!fb) {
206*4882a593Smuzhiyun 		printf("MXSFB: Error allocating framebuffer!\n");
207*4882a593Smuzhiyun 		return NULL;
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	/* Wipe framebuffer */
211*4882a593Smuzhiyun 	memset(fb, 0, panel.memSize);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	panel.frameAdrs = (u32)fb;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	printf("%s\n", panel.modeIdent);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* Start framebuffer */
218*4882a593Smuzhiyun 	mxs_lcd_init(&panel, &mode, bpp);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_MXS_MODE_SYSTEM
221*4882a593Smuzhiyun 	/*
222*4882a593Smuzhiyun 	 * If the LCD runs in system mode, the LCD refresh has to be triggered
223*4882a593Smuzhiyun 	 * manually by setting the RUN bit in HW_LCDIF_CTRL register. To avoid
224*4882a593Smuzhiyun 	 * having to set this bit manually after every single change in the
225*4882a593Smuzhiyun 	 * framebuffer memory, we set up specially crafted circular DMA, which
226*4882a593Smuzhiyun 	 * sets the RUN bit, then waits until it gets cleared and repeats this
227*4882a593Smuzhiyun 	 * infinitelly. This way, we get smooth continuous updates of the LCD.
228*4882a593Smuzhiyun 	 */
229*4882a593Smuzhiyun 	struct mxs_lcdif_regs *regs = (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	memset(&desc, 0, sizeof(struct mxs_dma_desc));
232*4882a593Smuzhiyun 	desc.address = (dma_addr_t)&desc;
233*4882a593Smuzhiyun 	desc.cmd.data = MXS_DMA_DESC_COMMAND_NO_DMAXFER | MXS_DMA_DESC_CHAIN |
234*4882a593Smuzhiyun 			MXS_DMA_DESC_WAIT4END |
235*4882a593Smuzhiyun 			(1 << MXS_DMA_DESC_PIO_WORDS_OFFSET);
236*4882a593Smuzhiyun 	desc.cmd.pio_words[0] = readl(&regs->hw_lcdif_ctrl) | LCDIF_CTRL_RUN;
237*4882a593Smuzhiyun 	desc.cmd.next = (uint32_t)&desc.cmd;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	/* Execute the DMA chain. */
240*4882a593Smuzhiyun 	mxs_dma_circ_start(MXS_DMA_CHANNEL_AHB_APBH_LCDIF, &desc);
241*4882a593Smuzhiyun #endif
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	return (void *)&panel;
244*4882a593Smuzhiyun }
245