xref: /OK3568_Linux_fs/u-boot/drivers/video/mx3fb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2009
3*4882a593Smuzhiyun  * Guennadi Liakhovetski, DENX Software Engineering, <lg@denx.de>
4*4882a593Smuzhiyun  * Copyright (C) 2011
5*4882a593Smuzhiyun  * HALE electronic GmbH, <helmut.raiger@hale.at>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <malloc.h>
11*4882a593Smuzhiyun #include <video_fb.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
14*4882a593Smuzhiyun #include <asm/arch/clock.h>
15*4882a593Smuzhiyun #include <linux/errno.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "videomodes.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* this might need panel specific set-up as-well */
21*4882a593Smuzhiyun #define IF_CONF		0
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* -------------- controller specific stuff -------------- */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* IPU DMA Controller channel definitions. */
26*4882a593Smuzhiyun enum ipu_channel {
27*4882a593Smuzhiyun 	IDMAC_IC_0 = 0,		/* IC (encoding task) to memory */
28*4882a593Smuzhiyun 	IDMAC_IC_1 = 1,		/* IC (viewfinder task) to memory */
29*4882a593Smuzhiyun 	IDMAC_ADC_0 = 1,
30*4882a593Smuzhiyun 	IDMAC_IC_2 = 2,
31*4882a593Smuzhiyun 	IDMAC_ADC_1 = 2,
32*4882a593Smuzhiyun 	IDMAC_IC_3 = 3,
33*4882a593Smuzhiyun 	IDMAC_IC_4 = 4,
34*4882a593Smuzhiyun 	IDMAC_IC_5 = 5,
35*4882a593Smuzhiyun 	IDMAC_IC_6 = 6,
36*4882a593Smuzhiyun 	IDMAC_IC_7 = 7,		/* IC (sensor data) to memory */
37*4882a593Smuzhiyun 	IDMAC_IC_8 = 8,
38*4882a593Smuzhiyun 	IDMAC_IC_9 = 9,
39*4882a593Smuzhiyun 	IDMAC_IC_10 = 10,
40*4882a593Smuzhiyun 	IDMAC_IC_11 = 11,
41*4882a593Smuzhiyun 	IDMAC_IC_12 = 12,
42*4882a593Smuzhiyun 	IDMAC_IC_13 = 13,
43*4882a593Smuzhiyun 	IDMAC_SDC_0 = 14,	/* Background synchronous display data */
44*4882a593Smuzhiyun 	IDMAC_SDC_1 = 15,	/* Foreground data (overlay) */
45*4882a593Smuzhiyun 	IDMAC_SDC_2 = 16,
46*4882a593Smuzhiyun 	IDMAC_SDC_3 = 17,
47*4882a593Smuzhiyun 	IDMAC_ADC_2 = 18,
48*4882a593Smuzhiyun 	IDMAC_ADC_3 = 19,
49*4882a593Smuzhiyun 	IDMAC_ADC_4 = 20,
50*4882a593Smuzhiyun 	IDMAC_ADC_5 = 21,
51*4882a593Smuzhiyun 	IDMAC_ADC_6 = 22,
52*4882a593Smuzhiyun 	IDMAC_ADC_7 = 23,
53*4882a593Smuzhiyun 	IDMAC_PF_0 = 24,
54*4882a593Smuzhiyun 	IDMAC_PF_1 = 25,
55*4882a593Smuzhiyun 	IDMAC_PF_2 = 26,
56*4882a593Smuzhiyun 	IDMAC_PF_3 = 27,
57*4882a593Smuzhiyun 	IDMAC_PF_4 = 28,
58*4882a593Smuzhiyun 	IDMAC_PF_5 = 29,
59*4882a593Smuzhiyun 	IDMAC_PF_6 = 30,
60*4882a593Smuzhiyun 	IDMAC_PF_7 = 31,
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* More formats can be copied from the Linux driver if needed */
64*4882a593Smuzhiyun enum pixel_fmt {
65*4882a593Smuzhiyun 	/* 2 bytes */
66*4882a593Smuzhiyun 	IPU_PIX_FMT_RGB565,
67*4882a593Smuzhiyun 	IPU_PIX_FMT_RGB666,
68*4882a593Smuzhiyun 	IPU_PIX_FMT_BGR666,
69*4882a593Smuzhiyun 	/* 3 bytes */
70*4882a593Smuzhiyun 	IPU_PIX_FMT_RGB24,
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun struct pixel_fmt_cfg {
74*4882a593Smuzhiyun 	u32	b0;
75*4882a593Smuzhiyun 	u32	b1;
76*4882a593Smuzhiyun 	u32	b2;
77*4882a593Smuzhiyun 	u32	acc;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun static struct pixel_fmt_cfg fmt_cfg[] = {
81*4882a593Smuzhiyun 	[IPU_PIX_FMT_RGB24] = {
82*4882a593Smuzhiyun 		0x1600AAAA, 0x00E05555, 0x00070000, 3,
83*4882a593Smuzhiyun 	},
84*4882a593Smuzhiyun 	[IPU_PIX_FMT_RGB666] = {
85*4882a593Smuzhiyun 		0x0005000F, 0x000B000F, 0x0011000F, 1,
86*4882a593Smuzhiyun 	},
87*4882a593Smuzhiyun 	[IPU_PIX_FMT_BGR666] = {
88*4882a593Smuzhiyun 		0x0011000F, 0x000B000F, 0x0005000F, 1,
89*4882a593Smuzhiyun 	},
90*4882a593Smuzhiyun 	[IPU_PIX_FMT_RGB565] = {
91*4882a593Smuzhiyun 		0x0004003F, 0x000A000F, 0x000F003F, 1,
92*4882a593Smuzhiyun 	}
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun enum ipu_panel {
96*4882a593Smuzhiyun 	IPU_PANEL_SHARP_TFT,
97*4882a593Smuzhiyun 	IPU_PANEL_TFT,
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* IPU Common registers */
101*4882a593Smuzhiyun /* IPU_CONF and its bits already defined in imx-regs.h */
102*4882a593Smuzhiyun #define IPU_CHA_BUF0_RDY	(0x04 + IPU_BASE)
103*4882a593Smuzhiyun #define IPU_CHA_BUF1_RDY	(0x08 + IPU_BASE)
104*4882a593Smuzhiyun #define IPU_CHA_DB_MODE_SEL	(0x0C + IPU_BASE)
105*4882a593Smuzhiyun #define IPU_CHA_CUR_BUF		(0x10 + IPU_BASE)
106*4882a593Smuzhiyun #define IPU_FS_PROC_FLOW	(0x14 + IPU_BASE)
107*4882a593Smuzhiyun #define IPU_FS_DISP_FLOW	(0x18 + IPU_BASE)
108*4882a593Smuzhiyun #define IPU_TASKS_STAT		(0x1C + IPU_BASE)
109*4882a593Smuzhiyun #define IPU_IMA_ADDR		(0x20 + IPU_BASE)
110*4882a593Smuzhiyun #define IPU_IMA_DATA		(0x24 + IPU_BASE)
111*4882a593Smuzhiyun #define IPU_INT_CTRL_1		(0x28 + IPU_BASE)
112*4882a593Smuzhiyun #define IPU_INT_CTRL_2		(0x2C + IPU_BASE)
113*4882a593Smuzhiyun #define IPU_INT_CTRL_3		(0x30 + IPU_BASE)
114*4882a593Smuzhiyun #define IPU_INT_CTRL_4		(0x34 + IPU_BASE)
115*4882a593Smuzhiyun #define IPU_INT_CTRL_5		(0x38 + IPU_BASE)
116*4882a593Smuzhiyun #define IPU_INT_STAT_1		(0x3C + IPU_BASE)
117*4882a593Smuzhiyun #define IPU_INT_STAT_2		(0x40 + IPU_BASE)
118*4882a593Smuzhiyun #define IPU_INT_STAT_3		(0x44 + IPU_BASE)
119*4882a593Smuzhiyun #define IPU_INT_STAT_4		(0x48 + IPU_BASE)
120*4882a593Smuzhiyun #define IPU_INT_STAT_5		(0x4C + IPU_BASE)
121*4882a593Smuzhiyun #define IPU_BRK_CTRL_1		(0x50 + IPU_BASE)
122*4882a593Smuzhiyun #define IPU_BRK_CTRL_2		(0x54 + IPU_BASE)
123*4882a593Smuzhiyun #define IPU_BRK_STAT		(0x58 + IPU_BASE)
124*4882a593Smuzhiyun #define IPU_DIAGB_CTRL		(0x5C + IPU_BASE)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /* Image Converter Registers */
127*4882a593Smuzhiyun #define IC_CONF			(0x88 + IPU_BASE)
128*4882a593Smuzhiyun #define IC_PRP_ENC_RSC		(0x8C + IPU_BASE)
129*4882a593Smuzhiyun #define IC_PRP_VF_RSC		(0x90 + IPU_BASE)
130*4882a593Smuzhiyun #define IC_PP_RSC		(0x94 + IPU_BASE)
131*4882a593Smuzhiyun #define IC_CMBP_1		(0x98 + IPU_BASE)
132*4882a593Smuzhiyun #define IC_CMBP_2		(0x9C + IPU_BASE)
133*4882a593Smuzhiyun #define PF_CONF			(0xA0 + IPU_BASE)
134*4882a593Smuzhiyun #define IDMAC_CONF		(0xA4 + IPU_BASE)
135*4882a593Smuzhiyun #define IDMAC_CHA_EN		(0xA8 + IPU_BASE)
136*4882a593Smuzhiyun #define IDMAC_CHA_PRI		(0xAC + IPU_BASE)
137*4882a593Smuzhiyun #define IDMAC_CHA_BUSY		(0xB0 + IPU_BASE)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /* Image Converter Register bits */
140*4882a593Smuzhiyun #define IC_CONF_PRPENC_EN	0x00000001
141*4882a593Smuzhiyun #define IC_CONF_PRPENC_CSC1	0x00000002
142*4882a593Smuzhiyun #define IC_CONF_PRPENC_ROT_EN	0x00000004
143*4882a593Smuzhiyun #define IC_CONF_PRPVF_EN	0x00000100
144*4882a593Smuzhiyun #define IC_CONF_PRPVF_CSC1	0x00000200
145*4882a593Smuzhiyun #define IC_CONF_PRPVF_CSC2	0x00000400
146*4882a593Smuzhiyun #define IC_CONF_PRPVF_CMB	0x00000800
147*4882a593Smuzhiyun #define IC_CONF_PRPVF_ROT_EN	0x00001000
148*4882a593Smuzhiyun #define IC_CONF_PP_EN		0x00010000
149*4882a593Smuzhiyun #define IC_CONF_PP_CSC1		0x00020000
150*4882a593Smuzhiyun #define IC_CONF_PP_CSC2		0x00040000
151*4882a593Smuzhiyun #define IC_CONF_PP_CMB		0x00080000
152*4882a593Smuzhiyun #define IC_CONF_PP_ROT_EN	0x00100000
153*4882a593Smuzhiyun #define IC_CONF_IC_GLB_LOC_A	0x10000000
154*4882a593Smuzhiyun #define IC_CONF_KEY_COLOR_EN	0x20000000
155*4882a593Smuzhiyun #define IC_CONF_RWS_EN		0x40000000
156*4882a593Smuzhiyun #define IC_CONF_CSI_MEM_WR_EN	0x80000000
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /* SDC Registers */
159*4882a593Smuzhiyun #define SDC_COM_CONF		(0xB4 + IPU_BASE)
160*4882a593Smuzhiyun #define SDC_GW_CTRL		(0xB8 + IPU_BASE)
161*4882a593Smuzhiyun #define SDC_FG_POS		(0xBC + IPU_BASE)
162*4882a593Smuzhiyun #define SDC_BG_POS		(0xC0 + IPU_BASE)
163*4882a593Smuzhiyun #define SDC_CUR_POS		(0xC4 + IPU_BASE)
164*4882a593Smuzhiyun #define SDC_PWM_CTRL		(0xC8 + IPU_BASE)
165*4882a593Smuzhiyun #define SDC_CUR_MAP		(0xCC + IPU_BASE)
166*4882a593Smuzhiyun #define SDC_HOR_CONF		(0xD0 + IPU_BASE)
167*4882a593Smuzhiyun #define SDC_VER_CONF		(0xD4 + IPU_BASE)
168*4882a593Smuzhiyun #define SDC_SHARP_CONF_1	(0xD8 + IPU_BASE)
169*4882a593Smuzhiyun #define SDC_SHARP_CONF_2	(0xDC + IPU_BASE)
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /* Register bits */
172*4882a593Smuzhiyun #define SDC_COM_TFT_COLOR	0x00000001UL
173*4882a593Smuzhiyun #define SDC_COM_FG_EN		0x00000010UL
174*4882a593Smuzhiyun #define SDC_COM_GWSEL		0x00000020UL
175*4882a593Smuzhiyun #define SDC_COM_GLB_A		0x00000040UL
176*4882a593Smuzhiyun #define SDC_COM_KEY_COLOR_G	0x00000080UL
177*4882a593Smuzhiyun #define SDC_COM_BG_EN		0x00000200UL
178*4882a593Smuzhiyun #define SDC_COM_SHARP		0x00001000UL
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define SDC_V_SYNC_WIDTH_L	0x00000001UL
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /* Display Interface registers */
183*4882a593Smuzhiyun #define DI_DISP_IF_CONF		(0x0124 + IPU_BASE)
184*4882a593Smuzhiyun #define DI_DISP_SIG_POL		(0x0128 + IPU_BASE)
185*4882a593Smuzhiyun #define DI_SER_DISP1_CONF	(0x012C + IPU_BASE)
186*4882a593Smuzhiyun #define DI_SER_DISP2_CONF	(0x0130 + IPU_BASE)
187*4882a593Smuzhiyun #define DI_HSP_CLK_PER		(0x0134 + IPU_BASE)
188*4882a593Smuzhiyun #define DI_DISP0_TIME_CONF_1	(0x0138 + IPU_BASE)
189*4882a593Smuzhiyun #define DI_DISP0_TIME_CONF_2	(0x013C + IPU_BASE)
190*4882a593Smuzhiyun #define DI_DISP0_TIME_CONF_3	(0x0140 + IPU_BASE)
191*4882a593Smuzhiyun #define DI_DISP1_TIME_CONF_1	(0x0144 + IPU_BASE)
192*4882a593Smuzhiyun #define DI_DISP1_TIME_CONF_2	(0x0148 + IPU_BASE)
193*4882a593Smuzhiyun #define DI_DISP1_TIME_CONF_3	(0x014C + IPU_BASE)
194*4882a593Smuzhiyun #define DI_DISP2_TIME_CONF_1	(0x0150 + IPU_BASE)
195*4882a593Smuzhiyun #define DI_DISP2_TIME_CONF_2	(0x0154 + IPU_BASE)
196*4882a593Smuzhiyun #define DI_DISP2_TIME_CONF_3	(0x0158 + IPU_BASE)
197*4882a593Smuzhiyun #define DI_DISP3_TIME_CONF	(0x015C + IPU_BASE)
198*4882a593Smuzhiyun #define DI_DISP0_DB0_MAP	(0x0160 + IPU_BASE)
199*4882a593Smuzhiyun #define DI_DISP0_DB1_MAP	(0x0164 + IPU_BASE)
200*4882a593Smuzhiyun #define DI_DISP0_DB2_MAP	(0x0168 + IPU_BASE)
201*4882a593Smuzhiyun #define DI_DISP0_CB0_MAP	(0x016C + IPU_BASE)
202*4882a593Smuzhiyun #define DI_DISP0_CB1_MAP	(0x0170 + IPU_BASE)
203*4882a593Smuzhiyun #define DI_DISP0_CB2_MAP	(0x0174 + IPU_BASE)
204*4882a593Smuzhiyun #define DI_DISP1_DB0_MAP	(0x0178 + IPU_BASE)
205*4882a593Smuzhiyun #define DI_DISP1_DB1_MAP	(0x017C + IPU_BASE)
206*4882a593Smuzhiyun #define DI_DISP1_DB2_MAP	(0x0180 + IPU_BASE)
207*4882a593Smuzhiyun #define DI_DISP1_CB0_MAP	(0x0184 + IPU_BASE)
208*4882a593Smuzhiyun #define DI_DISP1_CB1_MAP	(0x0188 + IPU_BASE)
209*4882a593Smuzhiyun #define DI_DISP1_CB2_MAP	(0x018C + IPU_BASE)
210*4882a593Smuzhiyun #define DI_DISP2_DB0_MAP	(0x0190 + IPU_BASE)
211*4882a593Smuzhiyun #define DI_DISP2_DB1_MAP	(0x0194 + IPU_BASE)
212*4882a593Smuzhiyun #define DI_DISP2_DB2_MAP	(0x0198 + IPU_BASE)
213*4882a593Smuzhiyun #define DI_DISP2_CB0_MAP	(0x019C + IPU_BASE)
214*4882a593Smuzhiyun #define DI_DISP2_CB1_MAP	(0x01A0 + IPU_BASE)
215*4882a593Smuzhiyun #define DI_DISP2_CB2_MAP	(0x01A4 + IPU_BASE)
216*4882a593Smuzhiyun #define DI_DISP3_B0_MAP		(0x01A8 + IPU_BASE)
217*4882a593Smuzhiyun #define DI_DISP3_B1_MAP		(0x01AC + IPU_BASE)
218*4882a593Smuzhiyun #define DI_DISP3_B2_MAP		(0x01B0 + IPU_BASE)
219*4882a593Smuzhiyun #define DI_DISP_ACC_CC		(0x01B4 + IPU_BASE)
220*4882a593Smuzhiyun #define DI_DISP_LLA_CONF	(0x01B8 + IPU_BASE)
221*4882a593Smuzhiyun #define DI_DISP_LLA_DATA	(0x01BC + IPU_BASE)
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /* DI_DISP_SIG_POL bits */
224*4882a593Smuzhiyun #define DI_D3_VSYNC_POL		(1 << 28)
225*4882a593Smuzhiyun #define DI_D3_HSYNC_POL		(1 << 27)
226*4882a593Smuzhiyun #define DI_D3_DRDY_SHARP_POL	(1 << 26)
227*4882a593Smuzhiyun #define DI_D3_CLK_POL		(1 << 25)
228*4882a593Smuzhiyun #define DI_D3_DATA_POL		(1 << 24)
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun /* DI_DISP_IF_CONF bits */
231*4882a593Smuzhiyun #define DI_D3_CLK_IDLE		(1 << 26)
232*4882a593Smuzhiyun #define DI_D3_CLK_SEL		(1 << 25)
233*4882a593Smuzhiyun #define DI_D3_DATAMSK		(1 << 24)
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #define IOMUX_PADNUM_MASK	0x1ff
236*4882a593Smuzhiyun #define IOMUX_GPIONUM_SHIFT	9
237*4882a593Smuzhiyun #define IOMUX_GPIONUM_MASK	(0xff << IOMUX_GPIONUM_SHIFT)
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun #define IOMUX_PIN(gpionum, padnum) ((padnum) & IOMUX_PADNUM_MASK)
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun #define IOMUX_MODE_L(pin, mode) IOMUX_MODE(((pin) + 0xc) ^ 3, mode)
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun struct chan_param_mem_planar {
244*4882a593Smuzhiyun 	/* Word 0 */
245*4882a593Smuzhiyun 	u32	xv:10;
246*4882a593Smuzhiyun 	u32	yv:10;
247*4882a593Smuzhiyun 	u32	xb:12;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	u32	yb:12;
250*4882a593Smuzhiyun 	u32	res1:2;
251*4882a593Smuzhiyun 	u32	nsb:1;
252*4882a593Smuzhiyun 	u32	lnpb:6;
253*4882a593Smuzhiyun 	u32	ubo_l:11;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	u32	ubo_h:15;
256*4882a593Smuzhiyun 	u32	vbo_l:17;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	u32	vbo_h:9;
259*4882a593Smuzhiyun 	u32	res2:3;
260*4882a593Smuzhiyun 	u32	fw:12;
261*4882a593Smuzhiyun 	u32	fh_l:8;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	u32	fh_h:4;
264*4882a593Smuzhiyun 	u32	res3:28;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	/* Word 1 */
267*4882a593Smuzhiyun 	u32	eba0;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	u32	eba1;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	u32	bpp:3;
272*4882a593Smuzhiyun 	u32	sl:14;
273*4882a593Smuzhiyun 	u32	pfs:3;
274*4882a593Smuzhiyun 	u32	bam:3;
275*4882a593Smuzhiyun 	u32	res4:2;
276*4882a593Smuzhiyun 	u32	npb:6;
277*4882a593Smuzhiyun 	u32	res5:1;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	u32	sat:2;
280*4882a593Smuzhiyun 	u32	res6:30;
281*4882a593Smuzhiyun } __attribute__ ((packed));
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun struct chan_param_mem_interleaved {
284*4882a593Smuzhiyun 	/* Word 0 */
285*4882a593Smuzhiyun 	u32	xv:10;
286*4882a593Smuzhiyun 	u32	yv:10;
287*4882a593Smuzhiyun 	u32	xb:12;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	u32	yb:12;
290*4882a593Smuzhiyun 	u32	sce:1;
291*4882a593Smuzhiyun 	u32	res1:1;
292*4882a593Smuzhiyun 	u32	nsb:1;
293*4882a593Smuzhiyun 	u32	lnpb:6;
294*4882a593Smuzhiyun 	u32	sx:10;
295*4882a593Smuzhiyun 	u32	sy_l:1;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	u32	sy_h:9;
298*4882a593Smuzhiyun 	u32	ns:10;
299*4882a593Smuzhiyun 	u32	sm:10;
300*4882a593Smuzhiyun 	u32	sdx_l:3;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	u32	sdx_h:2;
303*4882a593Smuzhiyun 	u32	sdy:5;
304*4882a593Smuzhiyun 	u32	sdrx:1;
305*4882a593Smuzhiyun 	u32	sdry:1;
306*4882a593Smuzhiyun 	u32	sdr1:1;
307*4882a593Smuzhiyun 	u32	res2:2;
308*4882a593Smuzhiyun 	u32	fw:12;
309*4882a593Smuzhiyun 	u32	fh_l:8;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	u32	fh_h:4;
312*4882a593Smuzhiyun 	u32	res3:28;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/* Word 1 */
315*4882a593Smuzhiyun 	u32	eba0;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	u32	eba1;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	u32	bpp:3;
320*4882a593Smuzhiyun 	u32	sl:14;
321*4882a593Smuzhiyun 	u32	pfs:3;
322*4882a593Smuzhiyun 	u32	bam:3;
323*4882a593Smuzhiyun 	u32	res4:2;
324*4882a593Smuzhiyun 	u32	npb:6;
325*4882a593Smuzhiyun 	u32	res5:1;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	u32	sat:2;
328*4882a593Smuzhiyun 	u32	scc:1;
329*4882a593Smuzhiyun 	u32	ofs0:5;
330*4882a593Smuzhiyun 	u32	ofs1:5;
331*4882a593Smuzhiyun 	u32	ofs2:5;
332*4882a593Smuzhiyun 	u32	ofs3:5;
333*4882a593Smuzhiyun 	u32	wid0:3;
334*4882a593Smuzhiyun 	u32	wid1:3;
335*4882a593Smuzhiyun 	u32	wid2:3;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	u32	wid3:3;
338*4882a593Smuzhiyun 	u32	dec_sel:1;
339*4882a593Smuzhiyun 	u32	res6:28;
340*4882a593Smuzhiyun } __attribute__ ((packed));
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun union chan_param_mem {
343*4882a593Smuzhiyun 	struct chan_param_mem_planar		pp;
344*4882a593Smuzhiyun 	struct chan_param_mem_interleaved	ip;
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun /* graphics setup */
350*4882a593Smuzhiyun static GraphicDevice panel;
351*4882a593Smuzhiyun static struct ctfb_res_modes *mode;
352*4882a593Smuzhiyun static struct ctfb_res_modes var_mode;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun /*
355*4882a593Smuzhiyun  * sdc_init_panel() - initialize a synchronous LCD panel.
356*4882a593Smuzhiyun  * @width:		width of panel in pixels.
357*4882a593Smuzhiyun  * @height:		height of panel in pixels.
358*4882a593Smuzhiyun  * @di_setup:	pixel format of the frame buffer
359*4882a593Smuzhiyun  * @di_panel:	either SHARP or normal TFT
360*4882a593Smuzhiyun  * @return:		0 on success or negative error code on failure.
361*4882a593Smuzhiyun  */
sdc_init_panel(u16 width,u16 height,enum pixel_fmt di_setup,enum ipu_panel di_panel)362*4882a593Smuzhiyun static int sdc_init_panel(u16 width, u16 height,
363*4882a593Smuzhiyun 		enum pixel_fmt di_setup, enum ipu_panel di_panel)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	u32 reg, div;
366*4882a593Smuzhiyun 	uint32_t old_conf;
367*4882a593Smuzhiyun 	int clock;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	debug("%s(width=%d, height=%d)\n", __func__, width, height);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	/* Init clocking, the IPU receives its clock from the hsp divder */
372*4882a593Smuzhiyun 	clock = mxc_get_clock(MXC_IPU_CLK);
373*4882a593Smuzhiyun 	if (clock < 0)
374*4882a593Smuzhiyun 		return -EACCES;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	/* Init panel size and blanking periods */
377*4882a593Smuzhiyun 	reg = width + mode->left_margin + mode->right_margin - 1;
378*4882a593Smuzhiyun 	if (reg > 1023) {
379*4882a593Smuzhiyun 		printf("mx3fb: Display width too large, coerced to 1023!");
380*4882a593Smuzhiyun 		reg = 1023;
381*4882a593Smuzhiyun 	}
382*4882a593Smuzhiyun 	reg = ((mode->hsync_len - 1) << 26) | (reg << 16);
383*4882a593Smuzhiyun 	writel(reg, SDC_HOR_CONF);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	reg = height + mode->upper_margin + mode->lower_margin - 1;
386*4882a593Smuzhiyun 	if (reg > 1023) {
387*4882a593Smuzhiyun 		printf("mx3fb: Display height too large, coerced to 1023!");
388*4882a593Smuzhiyun 		reg = 1023;
389*4882a593Smuzhiyun 	}
390*4882a593Smuzhiyun 	reg = ((mode->vsync_len - 1) << 26) | SDC_V_SYNC_WIDTH_L | (reg << 16);
391*4882a593Smuzhiyun 	writel(reg, SDC_VER_CONF);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	switch (di_panel) {
394*4882a593Smuzhiyun 	case IPU_PANEL_SHARP_TFT:
395*4882a593Smuzhiyun 		writel(0x00FD0102L, SDC_SHARP_CONF_1);
396*4882a593Smuzhiyun 		writel(0x00F500F4L, SDC_SHARP_CONF_2);
397*4882a593Smuzhiyun 		writel(SDC_COM_SHARP | SDC_COM_TFT_COLOR, SDC_COM_CONF);
398*4882a593Smuzhiyun 		/* TODO: probably IF_CONF must be adapted (see below)! */
399*4882a593Smuzhiyun 		break;
400*4882a593Smuzhiyun 	case IPU_PANEL_TFT:
401*4882a593Smuzhiyun 		writel(SDC_COM_TFT_COLOR, SDC_COM_CONF);
402*4882a593Smuzhiyun 		break;
403*4882a593Smuzhiyun 	default:
404*4882a593Smuzhiyun 		return -EINVAL;
405*4882a593Smuzhiyun 	}
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	/*
408*4882a593Smuzhiyun 	 * Calculate divider: The fractional part is 4 bits so simply
409*4882a593Smuzhiyun 	 * multiple by 2^4 to get it.
410*4882a593Smuzhiyun 	 *
411*4882a593Smuzhiyun 	 * Opposed to the kernel driver mode->pixclock is the time of one
412*4882a593Smuzhiyun 	 * pixel in pico seconds, so:
413*4882a593Smuzhiyun 	 *		pixel_clk = 1e12 / mode->pixclock
414*4882a593Smuzhiyun 	 *		div = ipu_clk * 16 / pixel_clk
415*4882a593Smuzhiyun 	 * leads to:
416*4882a593Smuzhiyun 	 *		div = ipu_clk * 16 / (1e12 / mode->pixclock)
417*4882a593Smuzhiyun 	 * or:
418*4882a593Smuzhiyun 	 *		div = ipu_clk * 16 * mode->pixclock / 1e12
419*4882a593Smuzhiyun 	 *
420*4882a593Smuzhiyun 	 * To avoid integer overflows this is split into 2 shifts and
421*4882a593Smuzhiyun 	 * one divide with sufficient accuracy:
422*4882a593Smuzhiyun 	 *		16*1024*128*476837 =  0.9999996682e12
423*4882a593Smuzhiyun 	 */
424*4882a593Smuzhiyun 	div = ((clock/1024) * (mode->pixclock/128)) / 476837;
425*4882a593Smuzhiyun 	debug("hsp_clk is %d, div=%d\n", clock, div);
426*4882a593Smuzhiyun 	/* coerce to not less than 4.0, not more than 255.9375 */
427*4882a593Smuzhiyun 	if (div < 0x40)
428*4882a593Smuzhiyun 		div = 0x40;
429*4882a593Smuzhiyun 	else if (div > 0xFFF)
430*4882a593Smuzhiyun 		div = 0xFFF;
431*4882a593Smuzhiyun 	/* DISP3_IF_CLK_DOWN_WR is half the divider value and 2 less
432*4882a593Smuzhiyun 	 * fraction bits. Subtract 1 extra from DISP3_IF_CLK_DOWN_WR
433*4882a593Smuzhiyun 	 * based on timing debug DISP3_IF_CLK_UP_WR is 0
434*4882a593Smuzhiyun 	 */
435*4882a593Smuzhiyun 	writel((((div / 8) - 1) << 22) | div, DI_DISP3_TIME_CONF);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	/* DI settings for display 3: clock idle (bit 26) during vsync */
438*4882a593Smuzhiyun 	old_conf = readl(DI_DISP_IF_CONF) & 0x78FFFFFF;
439*4882a593Smuzhiyun 	writel(old_conf | IF_CONF, DI_DISP_IF_CONF);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	/* only set display 3 polarity bits */
442*4882a593Smuzhiyun 	old_conf = readl(DI_DISP_SIG_POL) & 0xE0FFFFFF;
443*4882a593Smuzhiyun 	writel(old_conf | mode->sync, DI_DISP_SIG_POL);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	writel(fmt_cfg[di_setup].b0, DI_DISP3_B0_MAP);
446*4882a593Smuzhiyun 	writel(fmt_cfg[di_setup].b1, DI_DISP3_B1_MAP);
447*4882a593Smuzhiyun 	writel(fmt_cfg[di_setup].b2, DI_DISP3_B2_MAP);
448*4882a593Smuzhiyun 	writel(readl(DI_DISP_ACC_CC) |
449*4882a593Smuzhiyun 		  ((fmt_cfg[di_setup].acc - 1) << 12), DI_DISP_ACC_CC);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	debug("DI_DISP_IF_CONF = 0x%08X\n",	readl(DI_DISP_IF_CONF));
452*4882a593Smuzhiyun 	debug("DI_DISP_SIG_POL = 0x%08X\n", readl(DI_DISP_SIG_POL));
453*4882a593Smuzhiyun 	debug("DI_DISP3_TIME_CONF = 0x%08X\n", readl(DI_DISP3_TIME_CONF));
454*4882a593Smuzhiyun 	debug("SDC_HOR_CONF = 0x%08X\n", readl(SDC_HOR_CONF));
455*4882a593Smuzhiyun 	debug("SDC_VER_CONF = 0x%08X\n", readl(SDC_VER_CONF));
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	return 0;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun 
ipu_ch_param_set_size(union chan_param_mem * params,uint pixelfmt,uint16_t width,uint16_t height,uint16_t stride)460*4882a593Smuzhiyun static void ipu_ch_param_set_size(union chan_param_mem *params,
461*4882a593Smuzhiyun 				  uint pixelfmt, uint16_t width,
462*4882a593Smuzhiyun 				  uint16_t height, uint16_t stride)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	debug("%s(pixelfmt=%d, width=%d, height=%d, stride=%d)\n",
465*4882a593Smuzhiyun 			__func__, pixelfmt, width, height, stride);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	params->pp.fw		= width - 1;
468*4882a593Smuzhiyun 	params->pp.fh_l		= height - 1;
469*4882a593Smuzhiyun 	params->pp.fh_h		= (height - 1) >> 8;
470*4882a593Smuzhiyun 	params->pp.sl		= stride - 1;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	/* See above, for further formats see the Linux driver */
473*4882a593Smuzhiyun 	switch (pixelfmt) {
474*4882a593Smuzhiyun 	case GDF_16BIT_565RGB:
475*4882a593Smuzhiyun 		params->ip.bpp	= 2;
476*4882a593Smuzhiyun 		params->ip.pfs	= 4;
477*4882a593Smuzhiyun 		params->ip.npb	= 7;
478*4882a593Smuzhiyun 		params->ip.sat	= 2;		/* SAT = 32-bit access */
479*4882a593Smuzhiyun 		params->ip.ofs0	= 0;		/* Red bit offset */
480*4882a593Smuzhiyun 		params->ip.ofs1	= 5;		/* Green bit offset */
481*4882a593Smuzhiyun 		params->ip.ofs2	= 11;		/* Blue bit offset */
482*4882a593Smuzhiyun 		params->ip.ofs3	= 16;		/* Alpha bit offset */
483*4882a593Smuzhiyun 		params->ip.wid0	= 4;		/* Red bit width - 1 */
484*4882a593Smuzhiyun 		params->ip.wid1	= 5;		/* Green bit width - 1 */
485*4882a593Smuzhiyun 		params->ip.wid2	= 4;		/* Blue bit width - 1 */
486*4882a593Smuzhiyun 		break;
487*4882a593Smuzhiyun 	case GDF_32BIT_X888RGB:
488*4882a593Smuzhiyun 		params->ip.bpp	= 1;		/* 24 BPP & RGB PFS */
489*4882a593Smuzhiyun 		params->ip.pfs	= 4;
490*4882a593Smuzhiyun 		params->ip.npb	= 7;
491*4882a593Smuzhiyun 		params->ip.sat	= 2;		/* SAT = 32-bit access */
492*4882a593Smuzhiyun 		params->ip.ofs0	= 16;		/* Red bit offset */
493*4882a593Smuzhiyun 		params->ip.ofs1	= 8;		/* Green bit offset */
494*4882a593Smuzhiyun 		params->ip.ofs2	= 0;		/* Blue bit offset */
495*4882a593Smuzhiyun 		params->ip.ofs3	= 24;		/* Alpha bit offset */
496*4882a593Smuzhiyun 		params->ip.wid0	= 7;		/* Red bit width - 1 */
497*4882a593Smuzhiyun 		params->ip.wid1	= 7;		/* Green bit width - 1 */
498*4882a593Smuzhiyun 		params->ip.wid2	= 7;		/* Blue bit width - 1 */
499*4882a593Smuzhiyun 		break;
500*4882a593Smuzhiyun 	default:
501*4882a593Smuzhiyun 		printf("mx3fb: Pixel format not supported!\n");
502*4882a593Smuzhiyun 		break;
503*4882a593Smuzhiyun 	}
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	params->pp.nsb = 1;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
ipu_ch_param_set_buffer(union chan_param_mem * params,void * buf0,void * buf1)508*4882a593Smuzhiyun static void ipu_ch_param_set_buffer(union chan_param_mem *params,
509*4882a593Smuzhiyun 				    void *buf0, void *buf1)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun 	params->pp.eba0 = (u32)buf0;
512*4882a593Smuzhiyun 	params->pp.eba1 = (u32)buf1;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun 
ipu_write_param_mem(uint32_t addr,uint32_t * data,uint32_t num_words)515*4882a593Smuzhiyun static void ipu_write_param_mem(uint32_t addr, uint32_t *data,
516*4882a593Smuzhiyun 				uint32_t num_words)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	for (; num_words > 0; num_words--) {
519*4882a593Smuzhiyun 		writel(addr, IPU_IMA_ADDR);
520*4882a593Smuzhiyun 		writel(*data++, IPU_IMA_DATA);
521*4882a593Smuzhiyun 		addr++;
522*4882a593Smuzhiyun 		if ((addr & 0x7) == 5) {
523*4882a593Smuzhiyun 			addr &= ~0x7;	/* set to word 0 */
524*4882a593Smuzhiyun 			addr += 8;	/* increment to next row */
525*4882a593Smuzhiyun 		}
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
dma_param_addr(enum ipu_channel channel)529*4882a593Smuzhiyun static uint32_t dma_param_addr(enum ipu_channel channel)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	/* Channel Parameter Memory */
532*4882a593Smuzhiyun 	return 0x10000 | (channel << 4);
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
ipu_init_channel_buffer(enum ipu_channel channel,void * fbmem)535*4882a593Smuzhiyun static void ipu_init_channel_buffer(enum ipu_channel channel, void *fbmem)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	union chan_param_mem params = {};
538*4882a593Smuzhiyun 	uint32_t reg;
539*4882a593Smuzhiyun 	uint32_t stride_bytes;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	stride_bytes = (panel.plnSizeX * panel.gdfBytesPP + 3) & ~3;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	debug("%s(channel=%d, fbmem=%p)\n", __func__, channel, fbmem);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	/* Build parameter memory data for DMA channel */
546*4882a593Smuzhiyun 	ipu_ch_param_set_size(&params, panel.gdfIndex,
547*4882a593Smuzhiyun 			      panel.plnSizeX, panel.plnSizeY, stride_bytes);
548*4882a593Smuzhiyun 	ipu_ch_param_set_buffer(&params, fbmem, NULL);
549*4882a593Smuzhiyun 	params.pp.bam = 0;
550*4882a593Smuzhiyun 	/* Some channels (rotation) have restriction on burst length */
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	switch (channel) {
553*4882a593Smuzhiyun 	case IDMAC_SDC_0:
554*4882a593Smuzhiyun 		/* In original code only IPU_PIX_FMT_RGB565 was setting burst */
555*4882a593Smuzhiyun 		params.pp.npb = 16 - 1;
556*4882a593Smuzhiyun 		break;
557*4882a593Smuzhiyun 	default:
558*4882a593Smuzhiyun 		break;
559*4882a593Smuzhiyun 	}
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	ipu_write_param_mem(dma_param_addr(channel), (uint32_t *)&params, 10);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	/* Disable double-buffering */
564*4882a593Smuzhiyun 	reg = readl(IPU_CHA_DB_MODE_SEL);
565*4882a593Smuzhiyun 	reg &= ~(1UL << channel);
566*4882a593Smuzhiyun 	writel(reg, IPU_CHA_DB_MODE_SEL);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
ipu_channel_set_priority(enum ipu_channel channel,int prio)569*4882a593Smuzhiyun static void ipu_channel_set_priority(enum ipu_channel channel,
570*4882a593Smuzhiyun 				     int prio)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun 	u32 reg = readl(IDMAC_CHA_PRI);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	if (prio)
575*4882a593Smuzhiyun 		reg |= 1UL << channel;
576*4882a593Smuzhiyun 	else
577*4882a593Smuzhiyun 		reg &= ~(1UL << channel);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	writel(reg, IDMAC_CHA_PRI);
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun /*
583*4882a593Smuzhiyun  * ipu_enable_channel() - enable an IPU channel.
584*4882a593Smuzhiyun  * @channel:	channel ID.
585*4882a593Smuzhiyun  * @return:	0 on success or negative error code on failure.
586*4882a593Smuzhiyun  */
ipu_enable_channel(enum ipu_channel channel)587*4882a593Smuzhiyun static int ipu_enable_channel(enum ipu_channel channel)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	uint32_t reg;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	/* Reset to buffer 0 */
592*4882a593Smuzhiyun 	writel(1UL << channel, IPU_CHA_CUR_BUF);
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	switch (channel) {
595*4882a593Smuzhiyun 	case IDMAC_SDC_0:
596*4882a593Smuzhiyun 		ipu_channel_set_priority(channel, 1);
597*4882a593Smuzhiyun 		break;
598*4882a593Smuzhiyun 	default:
599*4882a593Smuzhiyun 		break;
600*4882a593Smuzhiyun 	}
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	reg = readl(IDMAC_CHA_EN);
603*4882a593Smuzhiyun 	writel(reg | (1UL << channel), IDMAC_CHA_EN);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	return 0;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
ipu_update_channel_buffer(enum ipu_channel channel,void * buf)608*4882a593Smuzhiyun static int ipu_update_channel_buffer(enum ipu_channel channel, void *buf)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	uint32_t reg;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	reg = readl(IPU_CHA_BUF0_RDY);
613*4882a593Smuzhiyun 	if (reg & (1UL << channel))
614*4882a593Smuzhiyun 		return -EACCES;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	/* 44.3.3.1.9 - Row Number 1 (WORD1, offset 0) */
617*4882a593Smuzhiyun 	writel(dma_param_addr(channel) + 0x0008UL, IPU_IMA_ADDR);
618*4882a593Smuzhiyun 	writel((u32)buf, IPU_IMA_DATA);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	return 0;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun 
idmac_tx_submit(enum ipu_channel channel,void * buf)623*4882a593Smuzhiyun static int idmac_tx_submit(enum ipu_channel channel, void *buf)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun 	int ret;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	ipu_init_channel_buffer(channel, buf);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	/* ipu_idmac.c::ipu_submit_channel_buffers() */
631*4882a593Smuzhiyun 	ret = ipu_update_channel_buffer(channel, buf);
632*4882a593Smuzhiyun 	if (ret < 0)
633*4882a593Smuzhiyun 		return ret;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	/* ipu_idmac.c::ipu_select_buffer() */
636*4882a593Smuzhiyun 	/* Mark buffer 0 as ready. */
637*4882a593Smuzhiyun 	writel(1UL << channel, IPU_CHA_BUF0_RDY);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	ret = ipu_enable_channel(channel);
641*4882a593Smuzhiyun 	return ret;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
sdc_enable_channel(void * fbmem)644*4882a593Smuzhiyun static void sdc_enable_channel(void *fbmem)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun 	int ret;
647*4882a593Smuzhiyun 	u32 reg;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	ret = idmac_tx_submit(IDMAC_SDC_0, fbmem);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	/* mx3fb.c::sdc_fb_init() */
652*4882a593Smuzhiyun 	if (ret >= 0) {
653*4882a593Smuzhiyun 		reg = readl(SDC_COM_CONF);
654*4882a593Smuzhiyun 		writel(reg | SDC_COM_BG_EN, SDC_COM_CONF);
655*4882a593Smuzhiyun 	}
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	/*
658*4882a593Smuzhiyun 	 * Attention! Without this msleep the channel keeps generating
659*4882a593Smuzhiyun 	 * interrupts. Next sdc_set_brightness() is going to be called
660*4882a593Smuzhiyun 	 * from mx3fb_blank().
661*4882a593Smuzhiyun 	 */
662*4882a593Smuzhiyun 	udelay(2000);
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun /*
666*4882a593Smuzhiyun  * mx3fb_set_par() - set framebuffer parameters and change the operating mode.
667*4882a593Smuzhiyun  * @return:	0 on success or negative error code on failure.
668*4882a593Smuzhiyun  *  TODO: currently only 666 and TFT as DI setup supported
669*4882a593Smuzhiyun  */
mx3fb_set_par(void)670*4882a593Smuzhiyun static int mx3fb_set_par(void)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun 	int ret;
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	ret = sdc_init_panel(panel.plnSizeX, panel.plnSizeY,
675*4882a593Smuzhiyun 			IPU_PIX_FMT_RGB666, IPU_PANEL_TFT);
676*4882a593Smuzhiyun 	if (ret < 0)
677*4882a593Smuzhiyun 		return ret;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	writel((mode->left_margin << 16) | mode->upper_margin, SDC_BG_POS);
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	return 0;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun 
ll_disp3_enable(void * base)684*4882a593Smuzhiyun static void ll_disp3_enable(void *base)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun 	u32 reg;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	debug("%s(base=0x%x)\n", __func__, (u32) base);
689*4882a593Smuzhiyun 	/* pcm037.c::mxc_board_init() */
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	/* Display Interface #3 */
692*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD0, MUX_CTL_FUNC));
693*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD1, MUX_CTL_FUNC));
694*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD2, MUX_CTL_FUNC));
695*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD3, MUX_CTL_FUNC));
696*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD4, MUX_CTL_FUNC));
697*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD5, MUX_CTL_FUNC));
698*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD6, MUX_CTL_FUNC));
699*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD7, MUX_CTL_FUNC));
700*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD8, MUX_CTL_FUNC));
701*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD9, MUX_CTL_FUNC));
702*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD10, MUX_CTL_FUNC));
703*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD11, MUX_CTL_FUNC));
704*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD12, MUX_CTL_FUNC));
705*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD13, MUX_CTL_FUNC));
706*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD14, MUX_CTL_FUNC));
707*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD15, MUX_CTL_FUNC));
708*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD16, MUX_CTL_FUNC));
709*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_LD17, MUX_CTL_FUNC));
710*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_VSYNC3, MUX_CTL_FUNC));
711*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_HSYNC, MUX_CTL_FUNC));
712*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_FPSHIFT, MUX_CTL_FUNC));
713*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_DRDY0, MUX_CTL_FUNC));
714*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_D3_REV, MUX_CTL_FUNC));
715*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_CONTRAST, MUX_CTL_FUNC));
716*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_D3_SPL, MUX_CTL_FUNC));
717*4882a593Smuzhiyun 	mx31_gpio_mux(IOMUX_MODE_L(MX31_PIN_D3_CLS, MUX_CTL_FUNC));
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	/* ipu_idmac.c::ipu_probe() */
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	/* Start the clock */
723*4882a593Smuzhiyun 	__REG(CCM_CGR1) = __REG(CCM_CGR1) | (3 << 22);
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	/* ipu_idmac.c::ipu_idmac_init() */
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	/* Service request counter to maximum - shouldn't be needed */
729*4882a593Smuzhiyun 	writel(0x00000070, IDMAC_CONF);
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	/* ipu_idmac.c::ipu_init_channel() */
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	/* Enable IPU sub modules */
735*4882a593Smuzhiyun 	reg = readl(IPU_CONF) | IPU_CONF_SDC_EN | IPU_CONF_DI_EN;
736*4882a593Smuzhiyun 	writel(reg, IPU_CONF);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	/* mx3fb.c::init_fb_chan() */
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	/* set Display Interface clock period */
742*4882a593Smuzhiyun 	writel(0x00100010L, DI_HSP_CLK_PER);
743*4882a593Smuzhiyun 	/* Might need to trigger HSP clock change - see 44.3.3.8.5 */
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	/* mx3fb.c::sdc_set_brightness() */
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	/* This might be board-specific */
749*4882a593Smuzhiyun 	writel(0x03000000UL | 255 << 16, SDC_PWM_CTRL);
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	/* mx3fb.c::sdc_set_global_alpha() */
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	/* Use global - not per-pixel - Alpha-blending */
755*4882a593Smuzhiyun 	reg = readl(SDC_GW_CTRL) & 0x00FFFFFFL;
756*4882a593Smuzhiyun 	writel(reg | ((uint32_t) 0xff << 24), SDC_GW_CTRL);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	reg = readl(SDC_COM_CONF);
759*4882a593Smuzhiyun 	writel(reg | SDC_COM_GLB_A, SDC_COM_CONF);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	/* mx3fb.c::sdc_set_color_key() */
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	/* Disable colour-keying for background */
765*4882a593Smuzhiyun 	reg = readl(SDC_COM_CONF) &
766*4882a593Smuzhiyun 		~(SDC_COM_GWSEL | SDC_COM_KEY_COLOR_G);
767*4882a593Smuzhiyun 	writel(reg, SDC_COM_CONF);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	mx3fb_set_par();
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	sdc_enable_channel(base);
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	/*
775*4882a593Smuzhiyun 	 * Linux driver calls sdc_set_brightness() here again,
776*4882a593Smuzhiyun 	 * once is enough for us
777*4882a593Smuzhiyun 	 */
778*4882a593Smuzhiyun 	debug("%s() done\n", __func__);
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun /* ------------------------ public part ------------------- */
calc_fbsize(void)782*4882a593Smuzhiyun ulong calc_fbsize(void)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun 	return panel.plnSizeX * panel.plnSizeY * panel.gdfBytesPP;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun /*
788*4882a593Smuzhiyun  * The current implementation is only tested for GDF_16BIT_565RGB!
789*4882a593Smuzhiyun  * It was switched from the original CONFIG_LCD setup to CONFIG_VIDEO,
790*4882a593Smuzhiyun  * because the lcd code seemed loaded with color table stuff, that
791*4882a593Smuzhiyun  * does not relate to most modern TFTs. cfb_console.c looks more
792*4882a593Smuzhiyun  * straight forward.
793*4882a593Smuzhiyun  * This is the environment setting for the original setup
794*4882a593Smuzhiyun  *	"unknown=video=ctfb:x:240,y:320,depth:16,mode:0,pclk:185925,le:9,ri:17,
795*4882a593Smuzhiyun  *		up:7,lo:10,hs:1,vs:1,sync:100663296,vmode:0"
796*4882a593Smuzhiyun  *	"videomode=unknown"
797*4882a593Smuzhiyun  *
798*4882a593Smuzhiyun  * Settings for VBEST VGG322403 display:
799*4882a593Smuzhiyun  *	"videomode=video=ctfb:x:320,y:240,depth:16,mode:0,pclk:156000,
800*4882a593Smuzhiyun  *		"le:20,ri:68,up:7,lo:29,hs:30,vs:3,sync:100663296,vmode:0"
801*4882a593Smuzhiyun  *
802*4882a593Smuzhiyun  * Settings for COM57H5M10XRC display:
803*4882a593Smuzhiyun  *	"videomode=video=ctfb:x:640,y:480,depth:16,mode:0,pclk:40000,
804*4882a593Smuzhiyun  *		"le:120,ri:40,up:35,lo:10,hs:30,vs:3,sync:100663296,vmode:0"
805*4882a593Smuzhiyun  */
video_hw_init(void)806*4882a593Smuzhiyun void *video_hw_init(void)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun 	char *penv;
809*4882a593Smuzhiyun 	u32 memsize;
810*4882a593Smuzhiyun 	unsigned long t1, hsynch, vsynch;
811*4882a593Smuzhiyun 	int bits_per_pixel, i, tmp, videomode;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	tmp = 0;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	puts("Video: ");
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	videomode = CONFIG_SYS_DEFAULT_VIDEO_MODE;
818*4882a593Smuzhiyun 	/* get video mode via environment */
819*4882a593Smuzhiyun 	penv = env_get("videomode");
820*4882a593Smuzhiyun 	if (penv) {
821*4882a593Smuzhiyun 		/* decide if it is a string */
822*4882a593Smuzhiyun 		if (penv[0] <= '9') {
823*4882a593Smuzhiyun 			videomode = (int) simple_strtoul(penv, NULL, 16);
824*4882a593Smuzhiyun 			tmp = 1;
825*4882a593Smuzhiyun 		}
826*4882a593Smuzhiyun 	} else {
827*4882a593Smuzhiyun 		tmp = 1;
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 	if (tmp) {
830*4882a593Smuzhiyun 		/* parameter are vesa modes */
831*4882a593Smuzhiyun 		/* search params */
832*4882a593Smuzhiyun 		for (i = 0; i < VESA_MODES_COUNT; i++) {
833*4882a593Smuzhiyun 			if (vesa_modes[i].vesanr == videomode)
834*4882a593Smuzhiyun 				break;
835*4882a593Smuzhiyun 		}
836*4882a593Smuzhiyun 		if (i == VESA_MODES_COUNT) {
837*4882a593Smuzhiyun 			printf("No VESA Mode found, switching to mode 0x%x ",
838*4882a593Smuzhiyun 					CONFIG_SYS_DEFAULT_VIDEO_MODE);
839*4882a593Smuzhiyun 			i = 0;
840*4882a593Smuzhiyun 		}
841*4882a593Smuzhiyun 		mode = (struct ctfb_res_modes *)
842*4882a593Smuzhiyun 				&res_mode_init[vesa_modes[i].resindex];
843*4882a593Smuzhiyun 		bits_per_pixel = vesa_modes[i].bits_per_pixel;
844*4882a593Smuzhiyun 	} else {
845*4882a593Smuzhiyun 		mode = (struct ctfb_res_modes *) &var_mode;
846*4882a593Smuzhiyun 		bits_per_pixel = video_get_params(mode, penv);
847*4882a593Smuzhiyun 	}
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	/* calculate hsynch and vsynch freq (info only) */
850*4882a593Smuzhiyun 	t1 = (mode->left_margin + mode->xres +
851*4882a593Smuzhiyun 	      mode->right_margin + mode->hsync_len) / 8;
852*4882a593Smuzhiyun 	t1 *= 8;
853*4882a593Smuzhiyun 	t1 *= mode->pixclock;
854*4882a593Smuzhiyun 	t1 /= 1000;
855*4882a593Smuzhiyun 	hsynch = 1000000000L / t1;
856*4882a593Smuzhiyun 	t1 *= (mode->upper_margin + mode->yres +
857*4882a593Smuzhiyun 	       mode->lower_margin + mode->vsync_len);
858*4882a593Smuzhiyun 	t1 /= 1000;
859*4882a593Smuzhiyun 	vsynch = 1000000000L / t1;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	/* fill in Graphic device struct */
862*4882a593Smuzhiyun 	sprintf(panel.modeIdent, "%dx%dx%d %ldkHz %ldHz",
863*4882a593Smuzhiyun 			mode->xres, mode->yres,
864*4882a593Smuzhiyun 			bits_per_pixel, (hsynch / 1000), (vsynch / 1000));
865*4882a593Smuzhiyun 	printf("%s\n", panel.modeIdent);
866*4882a593Smuzhiyun 	panel.winSizeX = mode->xres;
867*4882a593Smuzhiyun 	panel.winSizeY = mode->yres;
868*4882a593Smuzhiyun 	panel.plnSizeX = mode->xres;
869*4882a593Smuzhiyun 	panel.plnSizeY = mode->yres;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	switch (bits_per_pixel) {
872*4882a593Smuzhiyun 	case 24:
873*4882a593Smuzhiyun 		panel.gdfBytesPP = 4;
874*4882a593Smuzhiyun 		panel.gdfIndex = GDF_32BIT_X888RGB;
875*4882a593Smuzhiyun 		break;
876*4882a593Smuzhiyun 	case 16:
877*4882a593Smuzhiyun 		panel.gdfBytesPP = 2;
878*4882a593Smuzhiyun 		panel.gdfIndex = GDF_16BIT_565RGB;
879*4882a593Smuzhiyun 		break;
880*4882a593Smuzhiyun 	default:
881*4882a593Smuzhiyun 		panel.gdfBytesPP = 1;
882*4882a593Smuzhiyun 		panel.gdfIndex = GDF__8BIT_INDEX;
883*4882a593Smuzhiyun 		break;
884*4882a593Smuzhiyun 	}
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	/* set up Hardware */
887*4882a593Smuzhiyun 	memsize = calc_fbsize();
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	debug("%s() allocating %d bytes\n", __func__, memsize);
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	/* fill in missing Graphic device struct */
892*4882a593Smuzhiyun 	panel.frameAdrs = (u32) malloc(memsize);
893*4882a593Smuzhiyun 	if (panel.frameAdrs == 0) {
894*4882a593Smuzhiyun 		printf("%s() malloc(%d) failed\n", __func__, memsize);
895*4882a593Smuzhiyun 		return 0;
896*4882a593Smuzhiyun 	}
897*4882a593Smuzhiyun 	panel.memSize = memsize;
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	ll_disp3_enable((void *) panel.frameAdrs);
900*4882a593Smuzhiyun 	memset((void *) panel.frameAdrs, 0, memsize);
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	debug("%s() done, framebuffer at 0x%x, size=%d cleared\n",
903*4882a593Smuzhiyun 			__func__, panel.frameAdrs, memsize);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	return (void *) &panel;
906*4882a593Smuzhiyun }
907