1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2007
3*4882a593Smuzhiyun * DENX Software Engineering, Anatolij Gustschin, agust@denx.de
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun * mb862xx.c - Graphic interface for Fujitsu CoralP/Lime
10*4882a593Smuzhiyun * PCI and video mode code was derived from smiLynxEM driver.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <pci.h>
17*4882a593Smuzhiyun #include <video_fb.h>
18*4882a593Smuzhiyun #include "videomodes.h"
19*4882a593Smuzhiyun #include <mb862xx.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #if defined(CONFIG_POST)
22*4882a593Smuzhiyun #include <post.h>
23*4882a593Smuzhiyun #endif
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun * Graphic Device
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun GraphicDevice mb862xx;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun * 32MB external RAM - 256K Chip MMIO = 0x1FC0000 ;
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun #define VIDEO_MEM_SIZE 0x01FC0000
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #if defined(CONFIG_PCI)
36*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_CORALP)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static struct pci_device_id supported[] = {
39*4882a593Smuzhiyun { PCI_VENDOR_ID_FUJITSU, PCI_DEVICE_ID_CORAL_P },
40*4882a593Smuzhiyun { PCI_VENDOR_ID_FUJITSU, PCI_DEVICE_ID_CORAL_PA },
41*4882a593Smuzhiyun { }
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* Internal clock frequency divider table, index is mode number */
45*4882a593Smuzhiyun unsigned int fr_div[] = { 0x00000f00, 0x00000900, 0x00000500 };
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun #endif
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_CORALP)
50*4882a593Smuzhiyun #define rd_io in32r
51*4882a593Smuzhiyun #define wr_io out32r
52*4882a593Smuzhiyun #else
53*4882a593Smuzhiyun #define rd_io(addr) in_be32((volatile unsigned *)(addr))
54*4882a593Smuzhiyun #define wr_io(addr, val) out_be32((volatile unsigned *)(addr), (val))
55*4882a593Smuzhiyun #endif
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define HOST_RD_REG(off) rd_io((dev->frameAdrs + GC_HOST_BASE + (off)))
58*4882a593Smuzhiyun #define HOST_WR_REG(off, val) wr_io((dev->frameAdrs + GC_HOST_BASE + (off)), \
59*4882a593Smuzhiyun (val))
60*4882a593Smuzhiyun #define DISP_RD_REG(off) rd_io((dev->frameAdrs + GC_DISP_BASE + (off)))
61*4882a593Smuzhiyun #define DISP_WR_REG(off, val) wr_io((dev->frameAdrs + GC_DISP_BASE + (off)), \
62*4882a593Smuzhiyun (val))
63*4882a593Smuzhiyun #define DE_RD_REG(off) rd_io((dev->dprBase + (off)))
64*4882a593Smuzhiyun #define DE_WR_REG(off, val) wr_io((dev->dprBase + (off)), (val))
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_CORALP)
67*4882a593Smuzhiyun #define DE_WR_FIFO(val) wr_io((dev->dprBase + (GC_GEO_FIFO)), (val))
68*4882a593Smuzhiyun #else
69*4882a593Smuzhiyun #define DE_WR_FIFO(val) wr_io((dev->dprBase + (GC_FIFO)), (val))
70*4882a593Smuzhiyun #endif
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define L0PAL_WR_REG(idx, val) wr_io((dev->frameAdrs + \
73*4882a593Smuzhiyun (GC_DISP_BASE | GC_L0PAL0) + \
74*4882a593Smuzhiyun ((idx) << 2)), (val))
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_MB862xx_ACCEL)
gdc_sw_reset(void)77*4882a593Smuzhiyun static void gdc_sw_reset (void)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun GraphicDevice *dev = &mb862xx;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun HOST_WR_REG (GC_SRST, 0x1);
82*4882a593Smuzhiyun udelay (500);
83*4882a593Smuzhiyun video_hw_init ();
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun
de_wait(void)87*4882a593Smuzhiyun static void de_wait (void)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun GraphicDevice *dev = &mb862xx;
90*4882a593Smuzhiyun int lc = 0x10000;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /*
93*4882a593Smuzhiyun * Sync with software writes to framebuffer,
94*4882a593Smuzhiyun * try to reset if engine locked
95*4882a593Smuzhiyun */
96*4882a593Smuzhiyun while (DE_RD_REG (GC_CTR) & 0x00000131)
97*4882a593Smuzhiyun if (lc-- < 0) {
98*4882a593Smuzhiyun gdc_sw_reset ();
99*4882a593Smuzhiyun puts ("gdc reset done after drawing engine lock.\n");
100*4882a593Smuzhiyun break;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
de_wait_slots(int slots)104*4882a593Smuzhiyun static void de_wait_slots (int slots)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun GraphicDevice *dev = &mb862xx;
107*4882a593Smuzhiyun int lc = 0x10000;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* Wait for free fifo slots */
110*4882a593Smuzhiyun while (DE_RD_REG (GC_IFCNT) < slots)
111*4882a593Smuzhiyun if (lc-- < 0) {
112*4882a593Smuzhiyun gdc_sw_reset ();
113*4882a593Smuzhiyun puts ("gdc reset done after drawing engine lock.\n");
114*4882a593Smuzhiyun break;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun #endif
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #if !defined(CONFIG_VIDEO_CORALP)
board_disp_init(void)120*4882a593Smuzhiyun static void board_disp_init (void)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun GraphicDevice *dev = &mb862xx;
123*4882a593Smuzhiyun const gdc_regs *regs = board_get_regs ();
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun while (regs->index) {
126*4882a593Smuzhiyun DISP_WR_REG (regs->index, regs->value);
127*4882a593Smuzhiyun regs++;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun #endif
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun * Init drawing engine if accel enabled.
134*4882a593Smuzhiyun * Also clears visible framebuffer.
135*4882a593Smuzhiyun */
de_init(void)136*4882a593Smuzhiyun static void de_init (void)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun GraphicDevice *dev = &mb862xx;
139*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_MB862xx_ACCEL)
140*4882a593Smuzhiyun int cf = (dev->gdfBytesPP == 1) ? 0x0000 : 0x8000;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun dev->dprBase = dev->frameAdrs + GC_DRAW_BASE;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* Setup mode and fbbase, xres, fg, bg */
145*4882a593Smuzhiyun de_wait_slots (2);
146*4882a593Smuzhiyun DE_WR_FIFO (0xf1010108);
147*4882a593Smuzhiyun DE_WR_FIFO (cf | 0x0300);
148*4882a593Smuzhiyun DE_WR_REG (GC_FBR, 0x0);
149*4882a593Smuzhiyun DE_WR_REG (GC_XRES, dev->winSizeX);
150*4882a593Smuzhiyun DE_WR_REG (GC_FC, 0x0);
151*4882a593Smuzhiyun DE_WR_REG (GC_BC, 0x0);
152*4882a593Smuzhiyun /* Reset clipping */
153*4882a593Smuzhiyun DE_WR_REG (GC_CXMIN, 0x0);
154*4882a593Smuzhiyun DE_WR_REG (GC_CXMAX, dev->winSizeX);
155*4882a593Smuzhiyun DE_WR_REG (GC_CYMIN, 0x0);
156*4882a593Smuzhiyun DE_WR_REG (GC_CYMAX, dev->winSizeY);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* Clear framebuffer using drawing engine */
159*4882a593Smuzhiyun de_wait_slots (3);
160*4882a593Smuzhiyun DE_WR_FIFO (0x09410000);
161*4882a593Smuzhiyun DE_WR_FIFO (0x00000000);
162*4882a593Smuzhiyun DE_WR_FIFO (dev->winSizeY << 16 | dev->winSizeX);
163*4882a593Smuzhiyun /* sync with SW access to framebuffer */
164*4882a593Smuzhiyun de_wait ();
165*4882a593Smuzhiyun #else
166*4882a593Smuzhiyun unsigned int i, *p;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun i = dev->winSizeX * dev->winSizeY;
169*4882a593Smuzhiyun p = (unsigned int *)dev->frameAdrs;
170*4882a593Smuzhiyun while (i--)
171*4882a593Smuzhiyun *p++ = 0;
172*4882a593Smuzhiyun #endif
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_CORALP)
176*4882a593Smuzhiyun /* use CCF and MMR parameters for Coral-P Eval. Board as default */
177*4882a593Smuzhiyun #ifndef CONFIG_SYS_MB862xx_CCF
178*4882a593Smuzhiyun #define CONFIG_SYS_MB862xx_CCF 0x00090000
179*4882a593Smuzhiyun #endif
180*4882a593Smuzhiyun #ifndef CONFIG_SYS_MB862xx_MMR
181*4882a593Smuzhiyun #define CONFIG_SYS_MB862xx_MMR 0x11d7fa13
182*4882a593Smuzhiyun #endif
183*4882a593Smuzhiyun
pci_video_init(void)184*4882a593Smuzhiyun unsigned int pci_video_init (void)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun GraphicDevice *dev = &mb862xx;
187*4882a593Smuzhiyun pci_dev_t devbusfn;
188*4882a593Smuzhiyun u16 device;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun if ((devbusfn = pci_find_devices (supported, 0)) < 0) {
191*4882a593Smuzhiyun puts("controller not present\n");
192*4882a593Smuzhiyun return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* PCI setup */
196*4882a593Smuzhiyun pci_write_config_dword (devbusfn, PCI_COMMAND,
197*4882a593Smuzhiyun (PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
198*4882a593Smuzhiyun pci_read_config_dword (devbusfn, PCI_BASE_ADDRESS_0, &dev->frameAdrs);
199*4882a593Smuzhiyun dev->frameAdrs = pci_mem_to_phys (devbusfn, dev->frameAdrs);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if (dev->frameAdrs == 0) {
202*4882a593Smuzhiyun puts ("PCI config: failed to get base address\n");
203*4882a593Smuzhiyun return 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun dev->pciBase = dev->frameAdrs;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun puts("Coral-");
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun pci_read_config_word(devbusfn, PCI_DEVICE_ID, &device);
211*4882a593Smuzhiyun switch (device) {
212*4882a593Smuzhiyun case PCI_DEVICE_ID_CORAL_P:
213*4882a593Smuzhiyun puts("P\n");
214*4882a593Smuzhiyun break;
215*4882a593Smuzhiyun case PCI_DEVICE_ID_CORAL_PA:
216*4882a593Smuzhiyun puts("PA\n");
217*4882a593Smuzhiyun break;
218*4882a593Smuzhiyun default:
219*4882a593Smuzhiyun puts("Unknown\n");
220*4882a593Smuzhiyun return 0;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* Setup clocks and memory mode for Coral-P(A) */
224*4882a593Smuzhiyun HOST_WR_REG(GC_CCF, CONFIG_SYS_MB862xx_CCF);
225*4882a593Smuzhiyun udelay (200);
226*4882a593Smuzhiyun HOST_WR_REG(GC_MMR, CONFIG_SYS_MB862xx_MMR);
227*4882a593Smuzhiyun udelay (100);
228*4882a593Smuzhiyun return dev->frameAdrs;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
card_init(void)231*4882a593Smuzhiyun unsigned int card_init (void)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun GraphicDevice *dev = &mb862xx;
234*4882a593Smuzhiyun unsigned int cf, videomode, div = 0;
235*4882a593Smuzhiyun unsigned long t1, hsync, vsync;
236*4882a593Smuzhiyun char *penv;
237*4882a593Smuzhiyun int tmp, i, bpp;
238*4882a593Smuzhiyun struct ctfb_res_modes *res_mode;
239*4882a593Smuzhiyun struct ctfb_res_modes var_mode;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun memset (dev, 0, sizeof (GraphicDevice));
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun if (!pci_video_init ())
244*4882a593Smuzhiyun return 0;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun tmp = 0;
247*4882a593Smuzhiyun videomode = 0x310;
248*4882a593Smuzhiyun /* get video mode via environment */
249*4882a593Smuzhiyun penv = env_get("videomode");
250*4882a593Smuzhiyun if (penv) {
251*4882a593Smuzhiyun /* decide if it is a string */
252*4882a593Smuzhiyun if (penv[0] <= '9') {
253*4882a593Smuzhiyun videomode = (int) simple_strtoul (penv, NULL, 16);
254*4882a593Smuzhiyun tmp = 1;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun } else {
257*4882a593Smuzhiyun tmp = 1;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun if (tmp) {
261*4882a593Smuzhiyun /* parameter are vesa modes, search params */
262*4882a593Smuzhiyun for (i = 0; i < VESA_MODES_COUNT; i++) {
263*4882a593Smuzhiyun if (vesa_modes[i].vesanr == videomode)
264*4882a593Smuzhiyun break;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun if (i == VESA_MODES_COUNT) {
267*4882a593Smuzhiyun printf ("\tno VESA Mode found, fallback to mode 0x%x\n",
268*4882a593Smuzhiyun videomode);
269*4882a593Smuzhiyun i = 0;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun res_mode = (struct ctfb_res_modes *)
272*4882a593Smuzhiyun &res_mode_init[vesa_modes[i].resindex];
273*4882a593Smuzhiyun if (vesa_modes[i].resindex > 2) {
274*4882a593Smuzhiyun puts ("\tUnsupported resolution, using default\n");
275*4882a593Smuzhiyun bpp = vesa_modes[1].bits_per_pixel;
276*4882a593Smuzhiyun div = fr_div[1];
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun bpp = vesa_modes[i].bits_per_pixel;
279*4882a593Smuzhiyun div = fr_div[vesa_modes[i].resindex];
280*4882a593Smuzhiyun } else {
281*4882a593Smuzhiyun res_mode = (struct ctfb_res_modes *) &var_mode;
282*4882a593Smuzhiyun bpp = video_get_params (res_mode, penv);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* calculate hsync and vsync freq (info only) */
286*4882a593Smuzhiyun t1 = (res_mode->left_margin + res_mode->xres +
287*4882a593Smuzhiyun res_mode->right_margin + res_mode->hsync_len) / 8;
288*4882a593Smuzhiyun t1 *= 8;
289*4882a593Smuzhiyun t1 *= res_mode->pixclock;
290*4882a593Smuzhiyun t1 /= 1000;
291*4882a593Smuzhiyun hsync = 1000000000L / t1;
292*4882a593Smuzhiyun t1 *= (res_mode->upper_margin + res_mode->yres +
293*4882a593Smuzhiyun res_mode->lower_margin + res_mode->vsync_len);
294*4882a593Smuzhiyun t1 /= 1000;
295*4882a593Smuzhiyun vsync = 1000000000L / t1;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* fill in Graphic device struct */
298*4882a593Smuzhiyun sprintf (dev->modeIdent, "%dx%dx%d %ldkHz %ldHz", res_mode->xres,
299*4882a593Smuzhiyun res_mode->yres, bpp, (hsync / 1000), (vsync / 1000));
300*4882a593Smuzhiyun printf ("\t%s\n", dev->modeIdent);
301*4882a593Smuzhiyun dev->winSizeX = res_mode->xres;
302*4882a593Smuzhiyun dev->winSizeY = res_mode->yres;
303*4882a593Smuzhiyun dev->memSize = VIDEO_MEM_SIZE;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun switch (bpp) {
306*4882a593Smuzhiyun case 8:
307*4882a593Smuzhiyun dev->gdfIndex = GDF__8BIT_INDEX;
308*4882a593Smuzhiyun dev->gdfBytesPP = 1;
309*4882a593Smuzhiyun break;
310*4882a593Smuzhiyun case 15:
311*4882a593Smuzhiyun case 16:
312*4882a593Smuzhiyun dev->gdfIndex = GDF_15BIT_555RGB;
313*4882a593Smuzhiyun dev->gdfBytesPP = 2;
314*4882a593Smuzhiyun break;
315*4882a593Smuzhiyun default:
316*4882a593Smuzhiyun printf ("\t%d bpp configured, but only 8,15 and 16 supported\n",
317*4882a593Smuzhiyun bpp);
318*4882a593Smuzhiyun puts ("\tfallback to 15bpp\n");
319*4882a593Smuzhiyun dev->gdfIndex = GDF_15BIT_555RGB;
320*4882a593Smuzhiyun dev->gdfBytesPP = 2;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* Setup dot clock (internal pll, division rate) */
324*4882a593Smuzhiyun DISP_WR_REG (GC_DCM1, div);
325*4882a593Smuzhiyun /* L0 init */
326*4882a593Smuzhiyun cf = (dev->gdfBytesPP == 1) ? 0x00000000 : 0x80000000;
327*4882a593Smuzhiyun DISP_WR_REG (GC_L0M, ((dev->winSizeX * dev->gdfBytesPP) / 64) << 16 |
328*4882a593Smuzhiyun (dev->winSizeY - 1) | cf);
329*4882a593Smuzhiyun DISP_WR_REG (GC_L0OA0, 0x0);
330*4882a593Smuzhiyun DISP_WR_REG (GC_L0DA0, 0x0);
331*4882a593Smuzhiyun DISP_WR_REG (GC_L0DY_L0DX, 0x0);
332*4882a593Smuzhiyun DISP_WR_REG (GC_L0EM, 0x0);
333*4882a593Smuzhiyun DISP_WR_REG (GC_L0WY_L0WX, 0x0);
334*4882a593Smuzhiyun DISP_WR_REG (GC_L0WH_L0WW, (dev->winSizeY - 1) << 16 | dev->winSizeX);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* Display timing init */
337*4882a593Smuzhiyun DISP_WR_REG (GC_HTP_A, (dev->winSizeX +
338*4882a593Smuzhiyun res_mode->left_margin +
339*4882a593Smuzhiyun res_mode->right_margin +
340*4882a593Smuzhiyun res_mode->hsync_len - 1) << 16);
341*4882a593Smuzhiyun DISP_WR_REG (GC_HDB_HDP_A, (dev->winSizeX - 1) << 16 |
342*4882a593Smuzhiyun (dev->winSizeX - 1));
343*4882a593Smuzhiyun DISP_WR_REG (GC_VSW_HSW_HSP_A, (res_mode->vsync_len - 1) << 24 |
344*4882a593Smuzhiyun (res_mode->hsync_len - 1) << 16 |
345*4882a593Smuzhiyun (dev->winSizeX +
346*4882a593Smuzhiyun res_mode->right_margin - 1));
347*4882a593Smuzhiyun DISP_WR_REG (GC_VTR_A, (dev->winSizeY + res_mode->lower_margin +
348*4882a593Smuzhiyun res_mode->upper_margin +
349*4882a593Smuzhiyun res_mode->vsync_len - 1) << 16);
350*4882a593Smuzhiyun DISP_WR_REG (GC_VDP_VSP_A, (dev->winSizeY-1) << 16 |
351*4882a593Smuzhiyun (dev->winSizeY +
352*4882a593Smuzhiyun res_mode->lower_margin - 1));
353*4882a593Smuzhiyun DISP_WR_REG (GC_WY_WX, 0x0);
354*4882a593Smuzhiyun DISP_WR_REG (GC_WH_WW, dev->winSizeY << 16 | dev->winSizeX);
355*4882a593Smuzhiyun /* Display enable, L0 layer */
356*4882a593Smuzhiyun DISP_WR_REG (GC_DCM1, 0x80010000 | div);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun return dev->frameAdrs;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun #endif
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun #if !defined(CONFIG_VIDEO_CORALP)
mb862xx_probe(unsigned int addr)364*4882a593Smuzhiyun int mb862xx_probe(unsigned int addr)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun GraphicDevice *dev = &mb862xx;
367*4882a593Smuzhiyun unsigned int reg;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun dev->frameAdrs = addr;
370*4882a593Smuzhiyun dev->dprBase = dev->frameAdrs + GC_DRAW_BASE;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /* Try to access GDC ID/Revision registers */
373*4882a593Smuzhiyun reg = HOST_RD_REG (GC_CID);
374*4882a593Smuzhiyun reg = HOST_RD_REG (GC_CID);
375*4882a593Smuzhiyun if (reg == 0x303) {
376*4882a593Smuzhiyun reg = DE_RD_REG(GC_REV);
377*4882a593Smuzhiyun reg = DE_RD_REG(GC_REV);
378*4882a593Smuzhiyun if ((reg & ~0xff) == 0x20050100)
379*4882a593Smuzhiyun return MB862XX_TYPE_LIME;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun return 0;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun #endif
385*4882a593Smuzhiyun
video_hw_init(void)386*4882a593Smuzhiyun void *video_hw_init (void)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun GraphicDevice *dev = &mb862xx;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun puts ("Video: Fujitsu ");
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun memset (dev, 0, sizeof (GraphicDevice));
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_CORALP)
395*4882a593Smuzhiyun if (card_init () == 0)
396*4882a593Smuzhiyun return NULL;
397*4882a593Smuzhiyun #else
398*4882a593Smuzhiyun /*
399*4882a593Smuzhiyun * Preliminary init of the onboard graphic controller,
400*4882a593Smuzhiyun * retrieve base address
401*4882a593Smuzhiyun */
402*4882a593Smuzhiyun if ((dev->frameAdrs = board_video_init ()) == 0) {
403*4882a593Smuzhiyun puts ("Controller not found!\n");
404*4882a593Smuzhiyun return NULL;
405*4882a593Smuzhiyun } else {
406*4882a593Smuzhiyun puts ("Lime\n");
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* Set Change of Clock Frequency Register */
409*4882a593Smuzhiyun HOST_WR_REG (GC_CCF, CONFIG_SYS_MB862xx_CCF);
410*4882a593Smuzhiyun /* Delay required */
411*4882a593Smuzhiyun udelay(300);
412*4882a593Smuzhiyun /* Set Memory I/F Mode Register) */
413*4882a593Smuzhiyun HOST_WR_REG (GC_MMR, CONFIG_SYS_MB862xx_MMR);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun #endif
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun de_init ();
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun #if !defined(CONFIG_VIDEO_CORALP)
420*4882a593Smuzhiyun board_disp_init ();
421*4882a593Smuzhiyun #endif
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun #if (defined(CONFIG_LWMON5) || \
424*4882a593Smuzhiyun defined(CONFIG_SOCRATES)) && !(CONFIG_POST & CONFIG_SYS_POST_SYSMON)
425*4882a593Smuzhiyun /* Lamp on */
426*4882a593Smuzhiyun board_backlight_switch (1);
427*4882a593Smuzhiyun #endif
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun return dev;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /*
433*4882a593Smuzhiyun * Set a RGB color in the LUT
434*4882a593Smuzhiyun */
video_set_lut(unsigned int index,unsigned char r,unsigned char g,unsigned char b)435*4882a593Smuzhiyun void video_set_lut (unsigned int index, unsigned char r,
436*4882a593Smuzhiyun unsigned char g, unsigned char b)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun GraphicDevice *dev = &mb862xx;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun L0PAL_WR_REG (index, (r << 16) | (g << 8) | (b));
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_MB862xx_ACCEL)
444*4882a593Smuzhiyun /*
445*4882a593Smuzhiyun * Drawing engine Fill and BitBlt screen region
446*4882a593Smuzhiyun */
video_hw_rectfill(unsigned int bpp,unsigned int dst_x,unsigned int dst_y,unsigned int dim_x,unsigned int dim_y,unsigned int color)447*4882a593Smuzhiyun void video_hw_rectfill (unsigned int bpp, unsigned int dst_x,
448*4882a593Smuzhiyun unsigned int dst_y, unsigned int dim_x,
449*4882a593Smuzhiyun unsigned int dim_y, unsigned int color)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun GraphicDevice *dev = &mb862xx;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun de_wait_slots (3);
454*4882a593Smuzhiyun DE_WR_REG (GC_FC, color);
455*4882a593Smuzhiyun DE_WR_FIFO (0x09410000);
456*4882a593Smuzhiyun DE_WR_FIFO ((dst_y << 16) | dst_x);
457*4882a593Smuzhiyun DE_WR_FIFO ((dim_y << 16) | dim_x);
458*4882a593Smuzhiyun de_wait ();
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
video_hw_bitblt(unsigned int bpp,unsigned int src_x,unsigned int src_y,unsigned int dst_x,unsigned int dst_y,unsigned int width,unsigned int height)461*4882a593Smuzhiyun void video_hw_bitblt (unsigned int bpp, unsigned int src_x,
462*4882a593Smuzhiyun unsigned int src_y, unsigned int dst_x,
463*4882a593Smuzhiyun unsigned int dst_y, unsigned int width,
464*4882a593Smuzhiyun unsigned int height)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun GraphicDevice *dev = &mb862xx;
467*4882a593Smuzhiyun unsigned int ctrl = 0x0d000000L;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun if (src_x >= dst_x && src_y >= dst_y)
470*4882a593Smuzhiyun ctrl |= 0x00440000L;
471*4882a593Smuzhiyun else if (src_x >= dst_x && src_y <= dst_y)
472*4882a593Smuzhiyun ctrl |= 0x00460000L;
473*4882a593Smuzhiyun else if (src_x <= dst_x && src_y >= dst_y)
474*4882a593Smuzhiyun ctrl |= 0x00450000L;
475*4882a593Smuzhiyun else
476*4882a593Smuzhiyun ctrl |= 0x00470000L;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun de_wait_slots (4);
479*4882a593Smuzhiyun DE_WR_FIFO (ctrl);
480*4882a593Smuzhiyun DE_WR_FIFO ((src_y << 16) | src_x);
481*4882a593Smuzhiyun DE_WR_FIFO ((dst_y << 16) | dst_x);
482*4882a593Smuzhiyun DE_WR_FIFO ((height << 16) | width);
483*4882a593Smuzhiyun de_wait (); /* sync */
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun #endif
486