1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2016 Google, Inc
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <bios_emul.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <errno.h>
11*4882a593Smuzhiyun #include <fdtdec.h>
12*4882a593Smuzhiyun #include <pci_rom.h>
13*4882a593Smuzhiyun #include <vbe.h>
14*4882a593Smuzhiyun #include <asm/intel_regs.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/mtrr.h>
17*4882a593Smuzhiyun #include <asm/pci.h>
18*4882a593Smuzhiyun #include <asm/arch/pch.h>
19*4882a593Smuzhiyun #include <asm/arch/sandybridge.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun struct gt_powermeter {
24*4882a593Smuzhiyun u16 reg;
25*4882a593Smuzhiyun u32 value;
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* These are magic values - unfortunately the meaning is unknown */
29*4882a593Smuzhiyun static const struct gt_powermeter snb_pm_gt1[] = {
30*4882a593Smuzhiyun { 0xa200, 0xcc000000 },
31*4882a593Smuzhiyun { 0xa204, 0x07000040 },
32*4882a593Smuzhiyun { 0xa208, 0x0000fe00 },
33*4882a593Smuzhiyun { 0xa20c, 0x00000000 },
34*4882a593Smuzhiyun { 0xa210, 0x17000000 },
35*4882a593Smuzhiyun { 0xa214, 0x00000021 },
36*4882a593Smuzhiyun { 0xa218, 0x0817fe19 },
37*4882a593Smuzhiyun { 0xa21c, 0x00000000 },
38*4882a593Smuzhiyun { 0xa220, 0x00000000 },
39*4882a593Smuzhiyun { 0xa224, 0xcc000000 },
40*4882a593Smuzhiyun { 0xa228, 0x07000040 },
41*4882a593Smuzhiyun { 0xa22c, 0x0000fe00 },
42*4882a593Smuzhiyun { 0xa230, 0x00000000 },
43*4882a593Smuzhiyun { 0xa234, 0x17000000 },
44*4882a593Smuzhiyun { 0xa238, 0x00000021 },
45*4882a593Smuzhiyun { 0xa23c, 0x0817fe19 },
46*4882a593Smuzhiyun { 0xa240, 0x00000000 },
47*4882a593Smuzhiyun { 0xa244, 0x00000000 },
48*4882a593Smuzhiyun { 0xa248, 0x8000421e },
49*4882a593Smuzhiyun { 0 }
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static const struct gt_powermeter snb_pm_gt2[] = {
53*4882a593Smuzhiyun { 0xa200, 0x330000a6 },
54*4882a593Smuzhiyun { 0xa204, 0x402d0031 },
55*4882a593Smuzhiyun { 0xa208, 0x00165f83 },
56*4882a593Smuzhiyun { 0xa20c, 0xf1000000 },
57*4882a593Smuzhiyun { 0xa210, 0x00000000 },
58*4882a593Smuzhiyun { 0xa214, 0x00160016 },
59*4882a593Smuzhiyun { 0xa218, 0x002a002b },
60*4882a593Smuzhiyun { 0xa21c, 0x00000000 },
61*4882a593Smuzhiyun { 0xa220, 0x00000000 },
62*4882a593Smuzhiyun { 0xa224, 0x330000a6 },
63*4882a593Smuzhiyun { 0xa228, 0x402d0031 },
64*4882a593Smuzhiyun { 0xa22c, 0x00165f83 },
65*4882a593Smuzhiyun { 0xa230, 0xf1000000 },
66*4882a593Smuzhiyun { 0xa234, 0x00000000 },
67*4882a593Smuzhiyun { 0xa238, 0x00160016 },
68*4882a593Smuzhiyun { 0xa23c, 0x002a002b },
69*4882a593Smuzhiyun { 0xa240, 0x00000000 },
70*4882a593Smuzhiyun { 0xa244, 0x00000000 },
71*4882a593Smuzhiyun { 0xa248, 0x8000421e },
72*4882a593Smuzhiyun { 0 }
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun static const struct gt_powermeter ivb_pm_gt1[] = {
76*4882a593Smuzhiyun { 0xa800, 0x00000000 },
77*4882a593Smuzhiyun { 0xa804, 0x00021c00 },
78*4882a593Smuzhiyun { 0xa808, 0x00000403 },
79*4882a593Smuzhiyun { 0xa80c, 0x02001700 },
80*4882a593Smuzhiyun { 0xa810, 0x05000200 },
81*4882a593Smuzhiyun { 0xa814, 0x00000000 },
82*4882a593Smuzhiyun { 0xa818, 0x00690500 },
83*4882a593Smuzhiyun { 0xa81c, 0x0000007f },
84*4882a593Smuzhiyun { 0xa820, 0x01002501 },
85*4882a593Smuzhiyun { 0xa824, 0x00000300 },
86*4882a593Smuzhiyun { 0xa828, 0x01000331 },
87*4882a593Smuzhiyun { 0xa82c, 0x0000000c },
88*4882a593Smuzhiyun { 0xa830, 0x00010016 },
89*4882a593Smuzhiyun { 0xa834, 0x01100101 },
90*4882a593Smuzhiyun { 0xa838, 0x00010103 },
91*4882a593Smuzhiyun { 0xa83c, 0x00041300 },
92*4882a593Smuzhiyun { 0xa840, 0x00000b30 },
93*4882a593Smuzhiyun { 0xa844, 0x00000000 },
94*4882a593Smuzhiyun { 0xa848, 0x7f000000 },
95*4882a593Smuzhiyun { 0xa84c, 0x05000008 },
96*4882a593Smuzhiyun { 0xa850, 0x00000001 },
97*4882a593Smuzhiyun { 0xa854, 0x00000004 },
98*4882a593Smuzhiyun { 0xa858, 0x00000007 },
99*4882a593Smuzhiyun { 0xa85c, 0x00000000 },
100*4882a593Smuzhiyun { 0xa860, 0x00010000 },
101*4882a593Smuzhiyun { 0xa248, 0x0000221e },
102*4882a593Smuzhiyun { 0xa900, 0x00000000 },
103*4882a593Smuzhiyun { 0xa904, 0x00001c00 },
104*4882a593Smuzhiyun { 0xa908, 0x00000000 },
105*4882a593Smuzhiyun { 0xa90c, 0x06000000 },
106*4882a593Smuzhiyun { 0xa910, 0x09000200 },
107*4882a593Smuzhiyun { 0xa914, 0x00000000 },
108*4882a593Smuzhiyun { 0xa918, 0x00590000 },
109*4882a593Smuzhiyun { 0xa91c, 0x00000000 },
110*4882a593Smuzhiyun { 0xa920, 0x04002501 },
111*4882a593Smuzhiyun { 0xa924, 0x00000100 },
112*4882a593Smuzhiyun { 0xa928, 0x03000410 },
113*4882a593Smuzhiyun { 0xa92c, 0x00000000 },
114*4882a593Smuzhiyun { 0xa930, 0x00020000 },
115*4882a593Smuzhiyun { 0xa934, 0x02070106 },
116*4882a593Smuzhiyun { 0xa938, 0x00010100 },
117*4882a593Smuzhiyun { 0xa93c, 0x00401c00 },
118*4882a593Smuzhiyun { 0xa940, 0x00000000 },
119*4882a593Smuzhiyun { 0xa944, 0x00000000 },
120*4882a593Smuzhiyun { 0xa948, 0x10000e00 },
121*4882a593Smuzhiyun { 0xa94c, 0x02000004 },
122*4882a593Smuzhiyun { 0xa950, 0x00000001 },
123*4882a593Smuzhiyun { 0xa954, 0x00000004 },
124*4882a593Smuzhiyun { 0xa960, 0x00060000 },
125*4882a593Smuzhiyun { 0xaa3c, 0x00001c00 },
126*4882a593Smuzhiyun { 0xaa54, 0x00000004 },
127*4882a593Smuzhiyun { 0xaa60, 0x00060000 },
128*4882a593Smuzhiyun { 0 }
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun static const struct gt_powermeter ivb_pm_gt2[] = {
132*4882a593Smuzhiyun { 0xa800, 0x10000000 },
133*4882a593Smuzhiyun { 0xa804, 0x00033800 },
134*4882a593Smuzhiyun { 0xa808, 0x00000902 },
135*4882a593Smuzhiyun { 0xa80c, 0x0c002f00 },
136*4882a593Smuzhiyun { 0xa810, 0x12000400 },
137*4882a593Smuzhiyun { 0xa814, 0x00000000 },
138*4882a593Smuzhiyun { 0xa818, 0x00d20800 },
139*4882a593Smuzhiyun { 0xa81c, 0x00000002 },
140*4882a593Smuzhiyun { 0xa820, 0x03004b02 },
141*4882a593Smuzhiyun { 0xa824, 0x00000600 },
142*4882a593Smuzhiyun { 0xa828, 0x07000773 },
143*4882a593Smuzhiyun { 0xa82c, 0x00000000 },
144*4882a593Smuzhiyun { 0xa830, 0x00010032 },
145*4882a593Smuzhiyun { 0xa834, 0x1520040d },
146*4882a593Smuzhiyun { 0xa838, 0x00020105 },
147*4882a593Smuzhiyun { 0xa83c, 0x00083700 },
148*4882a593Smuzhiyun { 0xa840, 0x0000151d },
149*4882a593Smuzhiyun { 0xa844, 0x00000000 },
150*4882a593Smuzhiyun { 0xa848, 0x20001b00 },
151*4882a593Smuzhiyun { 0xa84c, 0x0a000010 },
152*4882a593Smuzhiyun { 0xa850, 0x00000000 },
153*4882a593Smuzhiyun { 0xa854, 0x00000008 },
154*4882a593Smuzhiyun { 0xa858, 0x00000008 },
155*4882a593Smuzhiyun { 0xa85c, 0x00000000 },
156*4882a593Smuzhiyun { 0xa860, 0x00020000 },
157*4882a593Smuzhiyun { 0xa248, 0x0000221e },
158*4882a593Smuzhiyun { 0xa900, 0x00000000 },
159*4882a593Smuzhiyun { 0xa904, 0x00003500 },
160*4882a593Smuzhiyun { 0xa908, 0x00000000 },
161*4882a593Smuzhiyun { 0xa90c, 0x0c000000 },
162*4882a593Smuzhiyun { 0xa910, 0x12000500 },
163*4882a593Smuzhiyun { 0xa914, 0x00000000 },
164*4882a593Smuzhiyun { 0xa918, 0x00b20000 },
165*4882a593Smuzhiyun { 0xa91c, 0x00000000 },
166*4882a593Smuzhiyun { 0xa920, 0x08004b02 },
167*4882a593Smuzhiyun { 0xa924, 0x00000200 },
168*4882a593Smuzhiyun { 0xa928, 0x07000820 },
169*4882a593Smuzhiyun { 0xa92c, 0x00000000 },
170*4882a593Smuzhiyun { 0xa930, 0x00030000 },
171*4882a593Smuzhiyun { 0xa934, 0x050f020d },
172*4882a593Smuzhiyun { 0xa938, 0x00020300 },
173*4882a593Smuzhiyun { 0xa93c, 0x00903900 },
174*4882a593Smuzhiyun { 0xa940, 0x00000000 },
175*4882a593Smuzhiyun { 0xa944, 0x00000000 },
176*4882a593Smuzhiyun { 0xa948, 0x20001b00 },
177*4882a593Smuzhiyun { 0xa94c, 0x0a000010 },
178*4882a593Smuzhiyun { 0xa950, 0x00000000 },
179*4882a593Smuzhiyun { 0xa954, 0x00000008 },
180*4882a593Smuzhiyun { 0xa960, 0x00110000 },
181*4882a593Smuzhiyun { 0xaa3c, 0x00003900 },
182*4882a593Smuzhiyun { 0xaa54, 0x00000008 },
183*4882a593Smuzhiyun { 0xaa60, 0x00110000 },
184*4882a593Smuzhiyun { 0 }
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun static const struct gt_powermeter ivb_pm_gt2_17w[] = {
188*4882a593Smuzhiyun { 0xa800, 0x20000000 },
189*4882a593Smuzhiyun { 0xa804, 0x000e3800 },
190*4882a593Smuzhiyun { 0xa808, 0x00000806 },
191*4882a593Smuzhiyun { 0xa80c, 0x0c002f00 },
192*4882a593Smuzhiyun { 0xa810, 0x0c000800 },
193*4882a593Smuzhiyun { 0xa814, 0x00000000 },
194*4882a593Smuzhiyun { 0xa818, 0x00d20d00 },
195*4882a593Smuzhiyun { 0xa81c, 0x000000ff },
196*4882a593Smuzhiyun { 0xa820, 0x03004b02 },
197*4882a593Smuzhiyun { 0xa824, 0x00000600 },
198*4882a593Smuzhiyun { 0xa828, 0x07000773 },
199*4882a593Smuzhiyun { 0xa82c, 0x00000000 },
200*4882a593Smuzhiyun { 0xa830, 0x00020032 },
201*4882a593Smuzhiyun { 0xa834, 0x1520040d },
202*4882a593Smuzhiyun { 0xa838, 0x00020105 },
203*4882a593Smuzhiyun { 0xa83c, 0x00083700 },
204*4882a593Smuzhiyun { 0xa840, 0x000016ff },
205*4882a593Smuzhiyun { 0xa844, 0x00000000 },
206*4882a593Smuzhiyun { 0xa848, 0xff000000 },
207*4882a593Smuzhiyun { 0xa84c, 0x0a000010 },
208*4882a593Smuzhiyun { 0xa850, 0x00000002 },
209*4882a593Smuzhiyun { 0xa854, 0x00000008 },
210*4882a593Smuzhiyun { 0xa858, 0x0000000f },
211*4882a593Smuzhiyun { 0xa85c, 0x00000000 },
212*4882a593Smuzhiyun { 0xa860, 0x00020000 },
213*4882a593Smuzhiyun { 0xa248, 0x0000221e },
214*4882a593Smuzhiyun { 0xa900, 0x00000000 },
215*4882a593Smuzhiyun { 0xa904, 0x00003800 },
216*4882a593Smuzhiyun { 0xa908, 0x00000000 },
217*4882a593Smuzhiyun { 0xa90c, 0x0c000000 },
218*4882a593Smuzhiyun { 0xa910, 0x12000800 },
219*4882a593Smuzhiyun { 0xa914, 0x00000000 },
220*4882a593Smuzhiyun { 0xa918, 0x00b20000 },
221*4882a593Smuzhiyun { 0xa91c, 0x00000000 },
222*4882a593Smuzhiyun { 0xa920, 0x08004b02 },
223*4882a593Smuzhiyun { 0xa924, 0x00000300 },
224*4882a593Smuzhiyun { 0xa928, 0x01000820 },
225*4882a593Smuzhiyun { 0xa92c, 0x00000000 },
226*4882a593Smuzhiyun { 0xa930, 0x00030000 },
227*4882a593Smuzhiyun { 0xa934, 0x15150406 },
228*4882a593Smuzhiyun { 0xa938, 0x00020300 },
229*4882a593Smuzhiyun { 0xa93c, 0x00903900 },
230*4882a593Smuzhiyun { 0xa940, 0x00000000 },
231*4882a593Smuzhiyun { 0xa944, 0x00000000 },
232*4882a593Smuzhiyun { 0xa948, 0x20001b00 },
233*4882a593Smuzhiyun { 0xa94c, 0x0a000010 },
234*4882a593Smuzhiyun { 0xa950, 0x00000000 },
235*4882a593Smuzhiyun { 0xa954, 0x00000008 },
236*4882a593Smuzhiyun { 0xa960, 0x00110000 },
237*4882a593Smuzhiyun { 0xaa3c, 0x00003900 },
238*4882a593Smuzhiyun { 0xaa54, 0x00000008 },
239*4882a593Smuzhiyun { 0xaa60, 0x00110000 },
240*4882a593Smuzhiyun { 0 }
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun static const struct gt_powermeter ivb_pm_gt2_35w[] = {
244*4882a593Smuzhiyun { 0xa800, 0x00000000 },
245*4882a593Smuzhiyun { 0xa804, 0x00030400 },
246*4882a593Smuzhiyun { 0xa808, 0x00000806 },
247*4882a593Smuzhiyun { 0xa80c, 0x0c002f00 },
248*4882a593Smuzhiyun { 0xa810, 0x0c000300 },
249*4882a593Smuzhiyun { 0xa814, 0x00000000 },
250*4882a593Smuzhiyun { 0xa818, 0x00d20d00 },
251*4882a593Smuzhiyun { 0xa81c, 0x000000ff },
252*4882a593Smuzhiyun { 0xa820, 0x03004b02 },
253*4882a593Smuzhiyun { 0xa824, 0x00000600 },
254*4882a593Smuzhiyun { 0xa828, 0x07000773 },
255*4882a593Smuzhiyun { 0xa82c, 0x00000000 },
256*4882a593Smuzhiyun { 0xa830, 0x00020032 },
257*4882a593Smuzhiyun { 0xa834, 0x1520040d },
258*4882a593Smuzhiyun { 0xa838, 0x00020105 },
259*4882a593Smuzhiyun { 0xa83c, 0x00083700 },
260*4882a593Smuzhiyun { 0xa840, 0x000016ff },
261*4882a593Smuzhiyun { 0xa844, 0x00000000 },
262*4882a593Smuzhiyun { 0xa848, 0xff000000 },
263*4882a593Smuzhiyun { 0xa84c, 0x0a000010 },
264*4882a593Smuzhiyun { 0xa850, 0x00000001 },
265*4882a593Smuzhiyun { 0xa854, 0x00000008 },
266*4882a593Smuzhiyun { 0xa858, 0x00000008 },
267*4882a593Smuzhiyun { 0xa85c, 0x00000000 },
268*4882a593Smuzhiyun { 0xa860, 0x00020000 },
269*4882a593Smuzhiyun { 0xa248, 0x0000221e },
270*4882a593Smuzhiyun { 0xa900, 0x00000000 },
271*4882a593Smuzhiyun { 0xa904, 0x00003800 },
272*4882a593Smuzhiyun { 0xa908, 0x00000000 },
273*4882a593Smuzhiyun { 0xa90c, 0x0c000000 },
274*4882a593Smuzhiyun { 0xa910, 0x12000800 },
275*4882a593Smuzhiyun { 0xa914, 0x00000000 },
276*4882a593Smuzhiyun { 0xa918, 0x00b20000 },
277*4882a593Smuzhiyun { 0xa91c, 0x00000000 },
278*4882a593Smuzhiyun { 0xa920, 0x08004b02 },
279*4882a593Smuzhiyun { 0xa924, 0x00000300 },
280*4882a593Smuzhiyun { 0xa928, 0x01000820 },
281*4882a593Smuzhiyun { 0xa92c, 0x00000000 },
282*4882a593Smuzhiyun { 0xa930, 0x00030000 },
283*4882a593Smuzhiyun { 0xa934, 0x15150406 },
284*4882a593Smuzhiyun { 0xa938, 0x00020300 },
285*4882a593Smuzhiyun { 0xa93c, 0x00903900 },
286*4882a593Smuzhiyun { 0xa940, 0x00000000 },
287*4882a593Smuzhiyun { 0xa944, 0x00000000 },
288*4882a593Smuzhiyun { 0xa948, 0x20001b00 },
289*4882a593Smuzhiyun { 0xa94c, 0x0a000010 },
290*4882a593Smuzhiyun { 0xa950, 0x00000000 },
291*4882a593Smuzhiyun { 0xa954, 0x00000008 },
292*4882a593Smuzhiyun { 0xa960, 0x00110000 },
293*4882a593Smuzhiyun { 0xaa3c, 0x00003900 },
294*4882a593Smuzhiyun { 0xaa54, 0x00000008 },
295*4882a593Smuzhiyun { 0xaa60, 0x00110000 },
296*4882a593Smuzhiyun { 0 }
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun
gtt_read(void * bar,u32 reg)299*4882a593Smuzhiyun static inline u32 gtt_read(void *bar, u32 reg)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun return readl(bar + reg);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
gtt_write(void * bar,u32 reg,u32 data)304*4882a593Smuzhiyun static inline void gtt_write(void *bar, u32 reg, u32 data)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun writel(data, bar + reg);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
gtt_write_powermeter(void * bar,const struct gt_powermeter * pm)309*4882a593Smuzhiyun static void gtt_write_powermeter(void *bar, const struct gt_powermeter *pm)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun for (; pm && pm->reg; pm++)
312*4882a593Smuzhiyun gtt_write(bar, pm->reg, pm->value);
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun #define GTT_RETRY 1000
gtt_poll(void * bar,u32 reg,u32 mask,u32 value)316*4882a593Smuzhiyun static int gtt_poll(void *bar, u32 reg, u32 mask, u32 value)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun unsigned try = GTT_RETRY;
319*4882a593Smuzhiyun u32 data;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun while (try--) {
322*4882a593Smuzhiyun data = gtt_read(bar, reg);
323*4882a593Smuzhiyun if ((data & mask) == value)
324*4882a593Smuzhiyun return 1;
325*4882a593Smuzhiyun udelay(10);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun printf("GT init timeout\n");
329*4882a593Smuzhiyun return 0;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
gma_pm_init_pre_vbios(void * gtt_bar,int rev)332*4882a593Smuzhiyun static int gma_pm_init_pre_vbios(void *gtt_bar, int rev)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun u32 reg32;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun debug("GT Power Management Init, silicon = %#x\n", rev);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun if (rev < IVB_STEP_C0) {
339*4882a593Smuzhiyun /* 1: Enable force wake */
340*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa18c, 0x00000001);
341*4882a593Smuzhiyun gtt_poll(gtt_bar, 0x130090, (1 << 0), (1 << 0));
342*4882a593Smuzhiyun } else {
343*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa180, 1 << 5);
344*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa188, 0xffff0001);
345*4882a593Smuzhiyun gtt_poll(gtt_bar, 0x130040, (1 << 0), (1 << 0));
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun if ((rev & BASE_REV_MASK) == BASE_REV_SNB) {
349*4882a593Smuzhiyun /* 1d: Set GTT+0x42004 [15:14]=11 (SnB C1+) */
350*4882a593Smuzhiyun reg32 = gtt_read(gtt_bar, 0x42004);
351*4882a593Smuzhiyun reg32 |= (1 << 14) | (1 << 15);
352*4882a593Smuzhiyun gtt_write(gtt_bar, 0x42004, reg32);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun if (rev >= IVB_STEP_A0) {
356*4882a593Smuzhiyun /* Display Reset Acknowledge Settings */
357*4882a593Smuzhiyun reg32 = gtt_read(gtt_bar, 0x45010);
358*4882a593Smuzhiyun reg32 |= (1 << 1) | (1 << 0);
359*4882a593Smuzhiyun gtt_write(gtt_bar, 0x45010, reg32);
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /* 2: Get GT SKU from GTT+0x911c[13] */
363*4882a593Smuzhiyun reg32 = gtt_read(gtt_bar, 0x911c);
364*4882a593Smuzhiyun if ((rev & BASE_REV_MASK) == BASE_REV_SNB) {
365*4882a593Smuzhiyun if (reg32 & (1 << 13)) {
366*4882a593Smuzhiyun debug("SNB GT1 Power Meter Weights\n");
367*4882a593Smuzhiyun gtt_write_powermeter(gtt_bar, snb_pm_gt1);
368*4882a593Smuzhiyun } else {
369*4882a593Smuzhiyun debug("SNB GT2 Power Meter Weights\n");
370*4882a593Smuzhiyun gtt_write_powermeter(gtt_bar, snb_pm_gt2);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun } else {
373*4882a593Smuzhiyun u32 unit = readl(MCHBAR_REG(0x5938)) & 0xf;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun if (reg32 & (1 << 13)) {
376*4882a593Smuzhiyun /* GT1 SKU */
377*4882a593Smuzhiyun debug("IVB GT1 Power Meter Weights\n");
378*4882a593Smuzhiyun gtt_write_powermeter(gtt_bar, ivb_pm_gt1);
379*4882a593Smuzhiyun } else {
380*4882a593Smuzhiyun /* GT2 SKU */
381*4882a593Smuzhiyun u32 tdp = readl(MCHBAR_REG(0x5930)) & 0x7fff;
382*4882a593Smuzhiyun tdp /= (1 << unit);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (tdp <= 17) {
385*4882a593Smuzhiyun /* <=17W ULV */
386*4882a593Smuzhiyun debug("IVB GT2 17W Power Meter Weights\n");
387*4882a593Smuzhiyun gtt_write_powermeter(gtt_bar, ivb_pm_gt2_17w);
388*4882a593Smuzhiyun } else if ((tdp >= 25) && (tdp <= 35)) {
389*4882a593Smuzhiyun /* 25W-35W */
390*4882a593Smuzhiyun debug("IVB GT2 25W-35W Power Meter Weights\n");
391*4882a593Smuzhiyun gtt_write_powermeter(gtt_bar, ivb_pm_gt2_35w);
392*4882a593Smuzhiyun } else {
393*4882a593Smuzhiyun /* All others */
394*4882a593Smuzhiyun debug("IVB GT2 35W Power Meter Weights\n");
395*4882a593Smuzhiyun gtt_write_powermeter(gtt_bar, ivb_pm_gt2_35w);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* 3: Gear ratio map */
401*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa004, 0x00000010);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* 4: GFXPAUSE */
404*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa000, 0x00070020);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /* 5: Dynamic EU trip control */
407*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa080, 0x00000004);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* 6: ECO bits */
410*4882a593Smuzhiyun reg32 = gtt_read(gtt_bar, 0xa180);
411*4882a593Smuzhiyun reg32 |= (1 << 26) | (1 << 31);
412*4882a593Smuzhiyun /* (bit 20=1 for SNB step D1+ / IVB A0+) */
413*4882a593Smuzhiyun if (rev >= SNB_STEP_D1)
414*4882a593Smuzhiyun reg32 |= (1 << 20);
415*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa180, reg32);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /* 6a: for SnB step D2+ only */
418*4882a593Smuzhiyun if (((rev & BASE_REV_MASK) == BASE_REV_SNB) &&
419*4882a593Smuzhiyun (rev >= SNB_STEP_D2)) {
420*4882a593Smuzhiyun reg32 = gtt_read(gtt_bar, 0x9400);
421*4882a593Smuzhiyun reg32 |= (1 << 7);
422*4882a593Smuzhiyun gtt_write(gtt_bar, 0x9400, reg32);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun reg32 = gtt_read(gtt_bar, 0x941c);
425*4882a593Smuzhiyun reg32 &= 0xf;
426*4882a593Smuzhiyun reg32 |= (1 << 1);
427*4882a593Smuzhiyun gtt_write(gtt_bar, 0x941c, reg32);
428*4882a593Smuzhiyun gtt_poll(gtt_bar, 0x941c, (1 << 1), (0 << 1));
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun if ((rev & BASE_REV_MASK) == BASE_REV_IVB) {
432*4882a593Smuzhiyun reg32 = gtt_read(gtt_bar, 0x907c);
433*4882a593Smuzhiyun reg32 |= (1 << 16);
434*4882a593Smuzhiyun gtt_write(gtt_bar, 0x907c, reg32);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* 6b: Clocking reset controls */
437*4882a593Smuzhiyun gtt_write(gtt_bar, 0x9424, 0x00000001);
438*4882a593Smuzhiyun } else {
439*4882a593Smuzhiyun /* 6b: Clocking reset controls */
440*4882a593Smuzhiyun gtt_write(gtt_bar, 0x9424, 0x00000000);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* 7 */
444*4882a593Smuzhiyun if (gtt_poll(gtt_bar, 0x138124, (1 << 31), (0 << 31))) {
445*4882a593Smuzhiyun gtt_write(gtt_bar, 0x138128, 0x00000029); /* Mailbox Data */
446*4882a593Smuzhiyun /* Mailbox Cmd for RC6 VID */
447*4882a593Smuzhiyun gtt_write(gtt_bar, 0x138124, 0x80000004);
448*4882a593Smuzhiyun if (gtt_poll(gtt_bar, 0x138124, (1 << 31), (0 << 31)))
449*4882a593Smuzhiyun gtt_write(gtt_bar, 0x138124, 0x8000000a);
450*4882a593Smuzhiyun gtt_poll(gtt_bar, 0x138124, (1 << 31), (0 << 31));
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /* 8 */
454*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa090, 0x00000000); /* RC Control */
455*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa098, 0x03e80000); /* RC1e Wake Rate Limit */
456*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa09c, 0x0028001e); /* RC6/6p Wake Rate Limit */
457*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa0a0, 0x0000001e); /* RC6pp Wake Rate Limit */
458*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa0a8, 0x0001e848); /* RC Evaluation Interval */
459*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa0ac, 0x00000019); /* RC Idle Hysteresis */
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun /* 9 */
462*4882a593Smuzhiyun gtt_write(gtt_bar, 0x2054, 0x0000000a); /* Render Idle Max Count */
463*4882a593Smuzhiyun gtt_write(gtt_bar, 0x12054, 0x0000000a); /* Video Idle Max Count */
464*4882a593Smuzhiyun gtt_write(gtt_bar, 0x22054, 0x0000000a); /* Blitter Idle Max Count */
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* 10 */
467*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa0b0, 0x00000000); /* Unblock Ack to Busy */
468*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa0b4, 0x000003e8); /* RC1e Threshold */
469*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa0b8, 0x0000c350); /* RC6 Threshold */
470*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa0bc, 0x000186a0); /* RC6p Threshold */
471*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa0c0, 0x0000fa00); /* RC6pp Threshold */
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /* 11 */
474*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa010, 0x000f4240); /* RP Down Timeout */
475*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa014, 0x12060000); /* RP Interrupt Limits */
476*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa02c, 0x00015f90); /* RP Up Threshold */
477*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa030, 0x000186a0); /* RP Down Threshold */
478*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa068, 0x000186a0); /* RP Up EI */
479*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa06c, 0x000493e0); /* RP Down EI */
480*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa070, 0x0000000a); /* RP Idle Hysteresis */
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun /* 11a: Enable Render Standby (RC6) */
483*4882a593Smuzhiyun if ((rev & BASE_REV_MASK) == BASE_REV_IVB) {
484*4882a593Smuzhiyun /*
485*4882a593Smuzhiyun * IvyBridge should also support DeepRenderStandby.
486*4882a593Smuzhiyun *
487*4882a593Smuzhiyun * Unfortunately it does not work reliably on all SKUs so
488*4882a593Smuzhiyun * disable it here and it can be enabled by the kernel.
489*4882a593Smuzhiyun */
490*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa090, 0x88040000); /* HW RC Control */
491*4882a593Smuzhiyun } else {
492*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa090, 0x88040000); /* HW RC Control */
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /* 12: Normal Frequency Request */
496*4882a593Smuzhiyun /* RPNFREQ_VAL comes from MCHBAR 0x5998 23:16 (8 bits!? use 7) */
497*4882a593Smuzhiyun reg32 = readl(MCHBAR_REG(0x5998));
498*4882a593Smuzhiyun reg32 >>= 16;
499*4882a593Smuzhiyun reg32 &= 0xef;
500*4882a593Smuzhiyun reg32 <<= 25;
501*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa008, reg32);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /* 13: RP Control */
504*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa024, 0x00000592);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun /* 14: Enable PM Interrupts */
507*4882a593Smuzhiyun gtt_write(gtt_bar, 0x4402c, 0x03000076);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun /* Clear 0x6c024 [8:6] */
510*4882a593Smuzhiyun reg32 = gtt_read(gtt_bar, 0x6c024);
511*4882a593Smuzhiyun reg32 &= ~0x000001c0;
512*4882a593Smuzhiyun gtt_write(gtt_bar, 0x6c024, reg32);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun return 0;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
gma_pm_init_post_vbios(struct udevice * dev,int rev,void * gtt_bar)517*4882a593Smuzhiyun static int gma_pm_init_post_vbios(struct udevice *dev, int rev, void *gtt_bar)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun const void *blob = gd->fdt_blob;
520*4882a593Smuzhiyun int node = dev_of_offset(dev);
521*4882a593Smuzhiyun u32 reg32, cycle_delay;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun debug("GT Power Management Init (post VBIOS)\n");
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun /* 15: Deassert Force Wake */
526*4882a593Smuzhiyun if (rev < IVB_STEP_C0) {
527*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa18c, gtt_read(gtt_bar, 0xa18c) & ~1);
528*4882a593Smuzhiyun gtt_poll(gtt_bar, 0x130090, (1 << 0), (0 << 0));
529*4882a593Smuzhiyun } else {
530*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa188, 0x1fffe);
531*4882a593Smuzhiyun if (gtt_poll(gtt_bar, 0x130040, (1 << 0), (0 << 0))) {
532*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa188,
533*4882a593Smuzhiyun gtt_read(gtt_bar, 0xa188) | 1);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /* 16: SW RC Control */
538*4882a593Smuzhiyun gtt_write(gtt_bar, 0xa094, 0x00060000);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /* Setup Digital Port Hotplug */
541*4882a593Smuzhiyun reg32 = gtt_read(gtt_bar, 0xc4030);
542*4882a593Smuzhiyun if (!reg32) {
543*4882a593Smuzhiyun u32 dp_hotplug[3];
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun if (fdtdec_get_int_array(blob, node, "intel,dp_hotplug",
546*4882a593Smuzhiyun dp_hotplug, ARRAY_SIZE(dp_hotplug)))
547*4882a593Smuzhiyun return -EINVAL;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun reg32 = (dp_hotplug[0] & 0x7) << 2;
550*4882a593Smuzhiyun reg32 |= (dp_hotplug[0] & 0x7) << 10;
551*4882a593Smuzhiyun reg32 |= (dp_hotplug[0] & 0x7) << 18;
552*4882a593Smuzhiyun gtt_write(gtt_bar, 0xc4030, reg32);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* Setup Panel Power On Delays */
556*4882a593Smuzhiyun reg32 = gtt_read(gtt_bar, 0xc7208);
557*4882a593Smuzhiyun if (!reg32) {
558*4882a593Smuzhiyun reg32 = (unsigned)fdtdec_get_int(blob, node,
559*4882a593Smuzhiyun "panel-port-select", 0) << 30;
560*4882a593Smuzhiyun reg32 |= fdtdec_get_int(blob, node, "panel-power-up-delay", 0)
561*4882a593Smuzhiyun << 16;
562*4882a593Smuzhiyun reg32 |= fdtdec_get_int(blob, node,
563*4882a593Smuzhiyun "panel-power-backlight-on-delay", 0);
564*4882a593Smuzhiyun gtt_write(gtt_bar, 0xc7208, reg32);
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun /* Setup Panel Power Off Delays */
568*4882a593Smuzhiyun reg32 = gtt_read(gtt_bar, 0xc720c);
569*4882a593Smuzhiyun if (!reg32) {
570*4882a593Smuzhiyun reg32 = fdtdec_get_int(blob, node, "panel-power-down-delay", 0)
571*4882a593Smuzhiyun << 16;
572*4882a593Smuzhiyun reg32 |= fdtdec_get_int(blob, node,
573*4882a593Smuzhiyun "panel-power-backlight-off-delay", 0);
574*4882a593Smuzhiyun gtt_write(gtt_bar, 0xc720c, reg32);
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun /* Setup Panel Power Cycle Delay */
578*4882a593Smuzhiyun cycle_delay = fdtdec_get_int(blob, node,
579*4882a593Smuzhiyun "intel,panel-power-cycle-delay", 0);
580*4882a593Smuzhiyun if (cycle_delay) {
581*4882a593Smuzhiyun reg32 = gtt_read(gtt_bar, 0xc7210);
582*4882a593Smuzhiyun reg32 &= ~0xff;
583*4882a593Smuzhiyun reg32 |= cycle_delay;
584*4882a593Smuzhiyun gtt_write(gtt_bar, 0xc7210, reg32);
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /* Enable Backlight if needed */
588*4882a593Smuzhiyun reg32 = fdtdec_get_int(blob, node, "intel,cpu-backlight", 0);
589*4882a593Smuzhiyun if (reg32) {
590*4882a593Smuzhiyun gtt_write(gtt_bar, 0x48250, (1 << 31));
591*4882a593Smuzhiyun gtt_write(gtt_bar, 0x48254, reg32);
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun reg32 = fdtdec_get_int(blob, node, "intel,pch-backlight", 0);
594*4882a593Smuzhiyun if (reg32) {
595*4882a593Smuzhiyun gtt_write(gtt_bar, 0xc8250, (1 << 31));
596*4882a593Smuzhiyun gtt_write(gtt_bar, 0xc8254, reg32);
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun return 0;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun /*
603*4882a593Smuzhiyun * Some vga option roms are used for several chipsets but they only have one
604*4882a593Smuzhiyun * PCI ID in their header. If we encounter such an option rom, we need to do
605*4882a593Smuzhiyun * the mapping ourselves.
606*4882a593Smuzhiyun */
607*4882a593Smuzhiyun
board_map_oprom_vendev(uint32_t vendev)608*4882a593Smuzhiyun uint32_t board_map_oprom_vendev(uint32_t vendev)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun switch (vendev) {
611*4882a593Smuzhiyun case 0x80860102: /* GT1 Desktop */
612*4882a593Smuzhiyun case 0x8086010a: /* GT1 Server */
613*4882a593Smuzhiyun case 0x80860112: /* GT2 Desktop */
614*4882a593Smuzhiyun case 0x80860116: /* GT2 Mobile */
615*4882a593Smuzhiyun case 0x80860122: /* GT2 Desktop >=1.3GHz */
616*4882a593Smuzhiyun case 0x80860126: /* GT2 Mobile >=1.3GHz */
617*4882a593Smuzhiyun case 0x80860156: /* IVB */
618*4882a593Smuzhiyun case 0x80860166: /* IVB */
619*4882a593Smuzhiyun return 0x80860106; /* GT1 Mobile */
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun return vendev;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
int15_handler(void)625*4882a593Smuzhiyun static int int15_handler(void)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun int res = 0;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun debug("%s: INT15 function %04x!\n", __func__, M.x86.R_AX);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun switch (M.x86.R_AX) {
632*4882a593Smuzhiyun case 0x5f34:
633*4882a593Smuzhiyun /*
634*4882a593Smuzhiyun * Set Panel Fitting Hook:
635*4882a593Smuzhiyun * bit 2 = Graphics Stretching
636*4882a593Smuzhiyun * bit 1 = Text Stretching
637*4882a593Smuzhiyun * bit 0 = Centering (do not set with bit1 or bit2)
638*4882a593Smuzhiyun * 0 = video bios default
639*4882a593Smuzhiyun */
640*4882a593Smuzhiyun M.x86.R_AX = 0x005f;
641*4882a593Smuzhiyun M.x86.R_CL = 0x00; /* Use video bios default */
642*4882a593Smuzhiyun res = 1;
643*4882a593Smuzhiyun break;
644*4882a593Smuzhiyun case 0x5f35:
645*4882a593Smuzhiyun /*
646*4882a593Smuzhiyun * Boot Display Device Hook:
647*4882a593Smuzhiyun * bit 0 = CRT
648*4882a593Smuzhiyun * bit 1 = TV (eDP)
649*4882a593Smuzhiyun * bit 2 = EFP
650*4882a593Smuzhiyun * bit 3 = LFP
651*4882a593Smuzhiyun * bit 4 = CRT2
652*4882a593Smuzhiyun * bit 5 = TV2 (eDP)
653*4882a593Smuzhiyun * bit 6 = EFP2
654*4882a593Smuzhiyun * bit 7 = LFP2
655*4882a593Smuzhiyun */
656*4882a593Smuzhiyun M.x86.R_AX = 0x005f;
657*4882a593Smuzhiyun M.x86.R_CX = 0x0000; /* Use video bios default */
658*4882a593Smuzhiyun res = 1;
659*4882a593Smuzhiyun break;
660*4882a593Smuzhiyun case 0x5f51:
661*4882a593Smuzhiyun /*
662*4882a593Smuzhiyun * Hook to select active LFP configuration:
663*4882a593Smuzhiyun * 00h = No LVDS, VBIOS does not enable LVDS
664*4882a593Smuzhiyun * 01h = Int-LVDS, LFP driven by integrated LVDS decoder
665*4882a593Smuzhiyun * 02h = SVDO-LVDS, LFP driven by SVDO decoder
666*4882a593Smuzhiyun * 03h = eDP, LFP Driven by Int-DisplayPort encoder
667*4882a593Smuzhiyun */
668*4882a593Smuzhiyun M.x86.R_AX = 0x005f;
669*4882a593Smuzhiyun M.x86.R_CX = 0x0003; /* eDP */
670*4882a593Smuzhiyun res = 1;
671*4882a593Smuzhiyun break;
672*4882a593Smuzhiyun case 0x5f70:
673*4882a593Smuzhiyun switch (M.x86.R_CH) {
674*4882a593Smuzhiyun case 0:
675*4882a593Smuzhiyun /* Get Mux */
676*4882a593Smuzhiyun M.x86.R_AX = 0x005f;
677*4882a593Smuzhiyun M.x86.R_CX = 0x0000;
678*4882a593Smuzhiyun res = 1;
679*4882a593Smuzhiyun break;
680*4882a593Smuzhiyun case 1:
681*4882a593Smuzhiyun /* Set Mux */
682*4882a593Smuzhiyun M.x86.R_AX = 0x005f;
683*4882a593Smuzhiyun M.x86.R_CX = 0x0000;
684*4882a593Smuzhiyun res = 1;
685*4882a593Smuzhiyun break;
686*4882a593Smuzhiyun case 2:
687*4882a593Smuzhiyun /* Get SG/Non-SG mode */
688*4882a593Smuzhiyun M.x86.R_AX = 0x005f;
689*4882a593Smuzhiyun M.x86.R_CX = 0x0000;
690*4882a593Smuzhiyun res = 1;
691*4882a593Smuzhiyun break;
692*4882a593Smuzhiyun default:
693*4882a593Smuzhiyun /* Interrupt was not handled */
694*4882a593Smuzhiyun debug("Unknown INT15 5f70 function: 0x%02x\n",
695*4882a593Smuzhiyun M.x86.R_CH);
696*4882a593Smuzhiyun break;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun break;
699*4882a593Smuzhiyun case 0x5fac:
700*4882a593Smuzhiyun res = 1;
701*4882a593Smuzhiyun break;
702*4882a593Smuzhiyun default:
703*4882a593Smuzhiyun debug("Unknown INT15 function %04x!\n", M.x86.R_AX);
704*4882a593Smuzhiyun break;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun return res;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
sandybridge_setup_graphics(struct udevice * dev,struct udevice * video_dev)709*4882a593Smuzhiyun static void sandybridge_setup_graphics(struct udevice *dev,
710*4882a593Smuzhiyun struct udevice *video_dev)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun u32 reg32;
713*4882a593Smuzhiyun u16 reg16;
714*4882a593Smuzhiyun u8 reg8;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun dm_pci_read_config16(video_dev, PCI_DEVICE_ID, ®16);
717*4882a593Smuzhiyun switch (reg16) {
718*4882a593Smuzhiyun case 0x0102: /* GT1 Desktop */
719*4882a593Smuzhiyun case 0x0106: /* GT1 Mobile */
720*4882a593Smuzhiyun case 0x010a: /* GT1 Server */
721*4882a593Smuzhiyun case 0x0112: /* GT2 Desktop */
722*4882a593Smuzhiyun case 0x0116: /* GT2 Mobile */
723*4882a593Smuzhiyun case 0x0122: /* GT2 Desktop >=1.3GHz */
724*4882a593Smuzhiyun case 0x0126: /* GT2 Mobile >=1.3GHz */
725*4882a593Smuzhiyun case 0x0156: /* IvyBridge */
726*4882a593Smuzhiyun case 0x0166: /* IvyBridge */
727*4882a593Smuzhiyun break;
728*4882a593Smuzhiyun default:
729*4882a593Smuzhiyun debug("Graphics not supported by this CPU/chipset\n");
730*4882a593Smuzhiyun return;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun debug("Initialising Graphics\n");
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun /* Setup IGD memory by setting GGC[7:3] = 1 for 32MB */
736*4882a593Smuzhiyun dm_pci_read_config16(dev, GGC, ®16);
737*4882a593Smuzhiyun reg16 &= ~0x00f8;
738*4882a593Smuzhiyun reg16 |= 1 << 3;
739*4882a593Smuzhiyun /* Program GTT memory by setting GGC[9:8] = 2MB */
740*4882a593Smuzhiyun reg16 &= ~0x0300;
741*4882a593Smuzhiyun reg16 |= 2 << 8;
742*4882a593Smuzhiyun /* Enable VGA decode */
743*4882a593Smuzhiyun reg16 &= ~0x0002;
744*4882a593Smuzhiyun dm_pci_write_config16(dev, GGC, reg16);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun /* Enable 256MB aperture */
747*4882a593Smuzhiyun dm_pci_read_config8(video_dev, MSAC, ®8);
748*4882a593Smuzhiyun reg8 &= ~0x06;
749*4882a593Smuzhiyun reg8 |= 0x02;
750*4882a593Smuzhiyun dm_pci_write_config8(video_dev, MSAC, reg8);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun /* Erratum workarounds */
753*4882a593Smuzhiyun reg32 = readl(MCHBAR_REG(0x5f00));
754*4882a593Smuzhiyun reg32 |= (1 << 9) | (1 << 10);
755*4882a593Smuzhiyun writel(reg32, MCHBAR_REG(0x5f00));
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun /* Enable SA Clock Gating */
758*4882a593Smuzhiyun reg32 = readl(MCHBAR_REG(0x5f00));
759*4882a593Smuzhiyun writel(reg32 | 1, MCHBAR_REG(0x5f00));
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun /* GPU RC6 workaround for sighting 366252 */
762*4882a593Smuzhiyun reg32 = readl(MCHBAR_REG(0x5d14));
763*4882a593Smuzhiyun reg32 |= (1 << 31);
764*4882a593Smuzhiyun writel(reg32, MCHBAR_REG(0x5d14));
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun /* VLW */
767*4882a593Smuzhiyun reg32 = readl(MCHBAR_REG(0x6120));
768*4882a593Smuzhiyun reg32 &= ~(1 << 0);
769*4882a593Smuzhiyun writel(reg32, MCHBAR_REG(0x6120));
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun reg32 = readl(MCHBAR_REG(0x5418));
772*4882a593Smuzhiyun reg32 |= (1 << 4) | (1 << 5);
773*4882a593Smuzhiyun writel(reg32, MCHBAR_REG(0x5418));
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
gma_func0_init(struct udevice * dev)776*4882a593Smuzhiyun static int gma_func0_init(struct udevice *dev)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun struct udevice *nbridge;
779*4882a593Smuzhiyun void *gtt_bar;
780*4882a593Smuzhiyun ulong base;
781*4882a593Smuzhiyun u32 reg32;
782*4882a593Smuzhiyun int ret;
783*4882a593Smuzhiyun int rev;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /* Enable PCH Display Port */
786*4882a593Smuzhiyun writew(0x0010, RCB_REG(DISPBDF));
787*4882a593Smuzhiyun setbits_le32(RCB_REG(FD2), PCH_ENABLE_DBDF);
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun ret = uclass_first_device_err(UCLASS_NORTHBRIDGE, &nbridge);
790*4882a593Smuzhiyun if (ret)
791*4882a593Smuzhiyun return ret;
792*4882a593Smuzhiyun rev = bridge_silicon_revision(nbridge);
793*4882a593Smuzhiyun sandybridge_setup_graphics(nbridge, dev);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /* IGD needs to be Bus Master */
796*4882a593Smuzhiyun dm_pci_read_config32(dev, PCI_COMMAND, ®32);
797*4882a593Smuzhiyun reg32 |= PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY | PCI_COMMAND_IO;
798*4882a593Smuzhiyun dm_pci_write_config32(dev, PCI_COMMAND, reg32);
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun /* Use write-combining for the graphics memory, 256MB */
801*4882a593Smuzhiyun base = dm_pci_read_bar32(dev, 2);
802*4882a593Smuzhiyun mtrr_add_request(MTRR_TYPE_WRCOMB, base, 256 << 20);
803*4882a593Smuzhiyun mtrr_commit(true);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun gtt_bar = (void *)(ulong)dm_pci_read_bar32(dev, 0);
806*4882a593Smuzhiyun debug("GT bar %p\n", gtt_bar);
807*4882a593Smuzhiyun ret = gma_pm_init_pre_vbios(gtt_bar, rev);
808*4882a593Smuzhiyun if (ret)
809*4882a593Smuzhiyun return ret;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun return rev;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun
bd82x6x_video_probe(struct udevice * dev)814*4882a593Smuzhiyun static int bd82x6x_video_probe(struct udevice *dev)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun void *gtt_bar;
817*4882a593Smuzhiyun int ret, rev;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun rev = gma_func0_init(dev);
820*4882a593Smuzhiyun if (rev < 0)
821*4882a593Smuzhiyun return rev;
822*4882a593Smuzhiyun ret = vbe_setup_video(dev, int15_handler);
823*4882a593Smuzhiyun if (ret)
824*4882a593Smuzhiyun return ret;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /* Post VBIOS init */
827*4882a593Smuzhiyun gtt_bar = (void *)(ulong)dm_pci_read_bar32(dev, 0);
828*4882a593Smuzhiyun ret = gma_pm_init_post_vbios(dev, rev, gtt_bar);
829*4882a593Smuzhiyun if (ret)
830*4882a593Smuzhiyun return ret;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun return 0;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun static const struct udevice_id bd82x6x_video_ids[] = {
836*4882a593Smuzhiyun { .compatible = "intel,gma" },
837*4882a593Smuzhiyun { }
838*4882a593Smuzhiyun };
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun U_BOOT_DRIVER(bd82x6x_video) = {
841*4882a593Smuzhiyun .name = "bd82x6x_video",
842*4882a593Smuzhiyun .id = UCLASS_VIDEO,
843*4882a593Smuzhiyun .of_match = bd82x6x_video_ids,
844*4882a593Smuzhiyun .probe = bd82x6x_video_probe,
845*4882a593Smuzhiyun };
846