1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Porting to u-boot:
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2010
5*4882a593Smuzhiyun * Stefano Babic, DENX Software Engineering, sbabic@denx.de
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Linux IPU driver for MX51:
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * (C) Copyright 2005-2009 Freescale Semiconductor, Inc.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #ifndef __IPU_REGS_INCLUDED__
15*4882a593Smuzhiyun #define __IPU_REGS_INCLUDED__
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define IPU_DISP0_BASE 0x00000000
18*4882a593Smuzhiyun #define IPU_MCU_T_DEFAULT 8
19*4882a593Smuzhiyun #define IPU_DISP1_BASE (IPU_MCU_T_DEFAULT << 25)
20*4882a593Smuzhiyun #define IPU_CM_REG_BASE 0x00000000
21*4882a593Smuzhiyun #define IPU_STAT_REG_BASE 0x00000200
22*4882a593Smuzhiyun #define IPU_IDMAC_REG_BASE 0x00008000
23*4882a593Smuzhiyun #define IPU_ISP_REG_BASE 0x00010000
24*4882a593Smuzhiyun #define IPU_DP_REG_BASE 0x00018000
25*4882a593Smuzhiyun #define IPU_IC_REG_BASE 0x00020000
26*4882a593Smuzhiyun #define IPU_IRT_REG_BASE 0x00028000
27*4882a593Smuzhiyun #define IPU_CSI0_REG_BASE 0x00030000
28*4882a593Smuzhiyun #define IPU_CSI1_REG_BASE 0x00038000
29*4882a593Smuzhiyun #define IPU_DI0_REG_BASE 0x00040000
30*4882a593Smuzhiyun #define IPU_DI1_REG_BASE 0x00048000
31*4882a593Smuzhiyun #define IPU_SMFC_REG_BASE 0x00050000
32*4882a593Smuzhiyun #define IPU_DC_REG_BASE 0x00058000
33*4882a593Smuzhiyun #define IPU_DMFC_REG_BASE 0x00060000
34*4882a593Smuzhiyun #define IPU_VDI_REG_BASE 0x00680000
35*4882a593Smuzhiyun #if defined(CONFIG_MX51) || defined(CONFIG_MX53)
36*4882a593Smuzhiyun #define IPU_CPMEM_REG_BASE 0x01000000
37*4882a593Smuzhiyun #define IPU_LUT_REG_BASE 0x01020000
38*4882a593Smuzhiyun #define IPU_SRM_REG_BASE 0x01040000
39*4882a593Smuzhiyun #define IPU_TPM_REG_BASE 0x01060000
40*4882a593Smuzhiyun #define IPU_DC_TMPL_REG_BASE 0x01080000
41*4882a593Smuzhiyun #define IPU_ISP_TBPR_REG_BASE 0x010C0000
42*4882a593Smuzhiyun #elif defined(CONFIG_MX6)
43*4882a593Smuzhiyun #define IPU_CPMEM_REG_BASE 0x00100000
44*4882a593Smuzhiyun #define IPU_LUT_REG_BASE 0x00120000
45*4882a593Smuzhiyun #define IPU_SRM_REG_BASE 0x00140000
46*4882a593Smuzhiyun #define IPU_TPM_REG_BASE 0x00160000
47*4882a593Smuzhiyun #define IPU_DC_TMPL_REG_BASE 0x00180000
48*4882a593Smuzhiyun #define IPU_ISP_TBPR_REG_BASE 0x001C0000
49*4882a593Smuzhiyun #endif
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define IPU_CTRL_BASE_ADDR (IPU_SOC_BASE_ADDR + IPU_SOC_OFFSET)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun extern u32 *ipu_dc_tmpl_reg;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define DC_EVT_NF 0
56*4882a593Smuzhiyun #define DC_EVT_NL 1
57*4882a593Smuzhiyun #define DC_EVT_EOF 2
58*4882a593Smuzhiyun #define DC_EVT_NFIELD 3
59*4882a593Smuzhiyun #define DC_EVT_EOL 4
60*4882a593Smuzhiyun #define DC_EVT_EOFIELD 5
61*4882a593Smuzhiyun #define DC_EVT_NEW_ADDR 6
62*4882a593Smuzhiyun #define DC_EVT_NEW_CHAN 7
63*4882a593Smuzhiyun #define DC_EVT_NEW_DATA 8
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define DC_EVT_NEW_ADDR_W_0 0
66*4882a593Smuzhiyun #define DC_EVT_NEW_ADDR_W_1 1
67*4882a593Smuzhiyun #define DC_EVT_NEW_CHAN_W_0 2
68*4882a593Smuzhiyun #define DC_EVT_NEW_CHAN_W_1 3
69*4882a593Smuzhiyun #define DC_EVT_NEW_DATA_W_0 4
70*4882a593Smuzhiyun #define DC_EVT_NEW_DATA_W_1 5
71*4882a593Smuzhiyun #define DC_EVT_NEW_ADDR_R_0 6
72*4882a593Smuzhiyun #define DC_EVT_NEW_ADDR_R_1 7
73*4882a593Smuzhiyun #define DC_EVT_NEW_CHAN_R_0 8
74*4882a593Smuzhiyun #define DC_EVT_NEW_CHAN_R_1 9
75*4882a593Smuzhiyun #define DC_EVT_NEW_DATA_R_0 10
76*4882a593Smuzhiyun #define DC_EVT_NEW_DATA_R_1 11
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* Software reset for ipu */
79*4882a593Smuzhiyun #define SW_IPU_RST 8
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun enum {
82*4882a593Smuzhiyun IPU_CONF_DP_EN = 0x00000020,
83*4882a593Smuzhiyun IPU_CONF_DI0_EN = 0x00000040,
84*4882a593Smuzhiyun IPU_CONF_DI1_EN = 0x00000080,
85*4882a593Smuzhiyun IPU_CONF_DMFC_EN = 0x00000400,
86*4882a593Smuzhiyun IPU_CONF_DC_EN = 0x00000200,
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun DI0_COUNTER_RELEASE = 0x01000000,
89*4882a593Smuzhiyun DI1_COUNTER_RELEASE = 0x02000000,
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun DI_DW_GEN_ACCESS_SIZE_OFFSET = 24,
92*4882a593Smuzhiyun DI_DW_GEN_COMPONENT_SIZE_OFFSET = 16,
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun DI_GEN_DI_CLK_EXT = 0x100000,
95*4882a593Smuzhiyun DI_GEN_POLARITY_1 = 0x00000001,
96*4882a593Smuzhiyun DI_GEN_POLARITY_2 = 0x00000002,
97*4882a593Smuzhiyun DI_GEN_POLARITY_3 = 0x00000004,
98*4882a593Smuzhiyun DI_GEN_POLARITY_4 = 0x00000008,
99*4882a593Smuzhiyun DI_GEN_POLARITY_5 = 0x00000010,
100*4882a593Smuzhiyun DI_GEN_POLARITY_6 = 0x00000020,
101*4882a593Smuzhiyun DI_GEN_POLARITY_7 = 0x00000040,
102*4882a593Smuzhiyun DI_GEN_POLARITY_8 = 0x00000080,
103*4882a593Smuzhiyun DI_GEN_POL_CLK = 0x20000,
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun DI_POL_DRDY_DATA_POLARITY = 0x00000080,
106*4882a593Smuzhiyun DI_POL_DRDY_POLARITY_15 = 0x00000010,
107*4882a593Smuzhiyun DI_VSYNC_SEL_OFFSET = 13,
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun DC_WR_CH_CONF_FIELD_MODE = 0x00000200,
110*4882a593Smuzhiyun DC_WR_CH_CONF_PROG_TYPE_OFFSET = 5,
111*4882a593Smuzhiyun DC_WR_CH_CONF_PROG_TYPE_MASK = 0x000000E0,
112*4882a593Smuzhiyun DC_WR_CH_CONF_PROG_DI_ID = 0x00000004,
113*4882a593Smuzhiyun DC_WR_CH_CONF_PROG_DISP_ID_OFFSET = 3,
114*4882a593Smuzhiyun DC_WR_CH_CONF_PROG_DISP_ID_MASK = 0x00000018,
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun DP_COM_CONF_FG_EN = 0x00000001,
117*4882a593Smuzhiyun DP_COM_CONF_GWSEL = 0x00000002,
118*4882a593Smuzhiyun DP_COM_CONF_GWAM = 0x00000004,
119*4882a593Smuzhiyun DP_COM_CONF_GWCKE = 0x00000008,
120*4882a593Smuzhiyun DP_COM_CONF_CSC_DEF_MASK = 0x00000300,
121*4882a593Smuzhiyun DP_COM_CONF_CSC_DEF_OFFSET = 8,
122*4882a593Smuzhiyun DP_COM_CONF_CSC_DEF_FG = 0x00000300,
123*4882a593Smuzhiyun DP_COM_CONF_CSC_DEF_BG = 0x00000200,
124*4882a593Smuzhiyun DP_COM_CONF_CSC_DEF_BOTH = 0x00000100,
125*4882a593Smuzhiyun DP_COM_CONF_GAMMA_EN = 0x00001000,
126*4882a593Smuzhiyun DP_COM_CONF_GAMMA_YUV_EN = 0x00002000,
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun enum di_pins {
130*4882a593Smuzhiyun DI_PIN11 = 0,
131*4882a593Smuzhiyun DI_PIN12 = 1,
132*4882a593Smuzhiyun DI_PIN13 = 2,
133*4882a593Smuzhiyun DI_PIN14 = 3,
134*4882a593Smuzhiyun DI_PIN15 = 4,
135*4882a593Smuzhiyun DI_PIN16 = 5,
136*4882a593Smuzhiyun DI_PIN17 = 6,
137*4882a593Smuzhiyun DI_PIN_CS = 7,
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun DI_PIN_SER_CLK = 0,
140*4882a593Smuzhiyun DI_PIN_SER_RS = 1,
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun enum di_sync_wave {
144*4882a593Smuzhiyun DI_SYNC_NONE = -1,
145*4882a593Smuzhiyun DI_SYNC_CLK = 0,
146*4882a593Smuzhiyun DI_SYNC_INT_HSYNC = 1,
147*4882a593Smuzhiyun DI_SYNC_HSYNC = 2,
148*4882a593Smuzhiyun DI_SYNC_VSYNC = 3,
149*4882a593Smuzhiyun DI_SYNC_DE = 5,
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun struct ipu_cm {
153*4882a593Smuzhiyun u32 conf;
154*4882a593Smuzhiyun u32 sisg_ctrl0;
155*4882a593Smuzhiyun u32 sisg_ctrl1;
156*4882a593Smuzhiyun u32 sisg_set[6];
157*4882a593Smuzhiyun u32 sisg_clear[6];
158*4882a593Smuzhiyun u32 int_ctrl[15];
159*4882a593Smuzhiyun u32 sdma_event[10];
160*4882a593Smuzhiyun u32 srm_pri1;
161*4882a593Smuzhiyun u32 srm_pri2;
162*4882a593Smuzhiyun u32 fs_proc_flow[3];
163*4882a593Smuzhiyun u32 fs_disp_flow[2];
164*4882a593Smuzhiyun u32 skip;
165*4882a593Smuzhiyun u32 disp_alt_conf;
166*4882a593Smuzhiyun u32 disp_gen;
167*4882a593Smuzhiyun u32 disp_alt[4];
168*4882a593Smuzhiyun u32 snoop;
169*4882a593Smuzhiyun u32 mem_rst;
170*4882a593Smuzhiyun u32 pm;
171*4882a593Smuzhiyun u32 gpr;
172*4882a593Smuzhiyun u32 reserved0[26];
173*4882a593Smuzhiyun u32 ch_db_mode_sel[2];
174*4882a593Smuzhiyun u32 reserved1[4];
175*4882a593Smuzhiyun u32 alt_ch_db_mode_sel[2];
176*4882a593Smuzhiyun u32 reserved2[2];
177*4882a593Smuzhiyun u32 ch_trb_mode_sel[2];
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun struct ipu_idmac {
181*4882a593Smuzhiyun u32 conf;
182*4882a593Smuzhiyun u32 ch_en[2];
183*4882a593Smuzhiyun u32 sep_alpha;
184*4882a593Smuzhiyun u32 alt_sep_alpha;
185*4882a593Smuzhiyun u32 ch_pri[2];
186*4882a593Smuzhiyun u32 wm_en[2];
187*4882a593Smuzhiyun u32 lock_en[2];
188*4882a593Smuzhiyun u32 sub_addr[5];
189*4882a593Smuzhiyun u32 bndm_en[2];
190*4882a593Smuzhiyun u32 sc_cord[2];
191*4882a593Smuzhiyun u32 reserved[44];
192*4882a593Smuzhiyun u32 ch_busy[2];
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun struct ipu_com_async {
196*4882a593Smuzhiyun u32 com_conf_async;
197*4882a593Smuzhiyun u32 graph_wind_ctrl_async;
198*4882a593Smuzhiyun u32 fg_pos_async;
199*4882a593Smuzhiyun u32 cur_pos_async;
200*4882a593Smuzhiyun u32 cur_map_async;
201*4882a593Smuzhiyun u32 gamma_c_async[8];
202*4882a593Smuzhiyun u32 gamma_s_async[4];
203*4882a593Smuzhiyun u32 dp_csca_async[4];
204*4882a593Smuzhiyun u32 dp_csc_async[2];
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun struct ipu_dp {
208*4882a593Smuzhiyun u32 com_conf_sync;
209*4882a593Smuzhiyun u32 graph_wind_ctrl_sync;
210*4882a593Smuzhiyun u32 fg_pos_sync;
211*4882a593Smuzhiyun u32 cur_pos_sync;
212*4882a593Smuzhiyun u32 cur_map_sync;
213*4882a593Smuzhiyun u32 gamma_c_sync[8];
214*4882a593Smuzhiyun u32 gamma_s_sync[4];
215*4882a593Smuzhiyun u32 csca_sync[4];
216*4882a593Smuzhiyun u32 csc_sync[2];
217*4882a593Smuzhiyun u32 cur_pos_alt;
218*4882a593Smuzhiyun struct ipu_com_async async[2];
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun struct ipu_di {
222*4882a593Smuzhiyun u32 general;
223*4882a593Smuzhiyun u32 bs_clkgen0;
224*4882a593Smuzhiyun u32 bs_clkgen1;
225*4882a593Smuzhiyun u32 sw_gen0[9];
226*4882a593Smuzhiyun u32 sw_gen1[9];
227*4882a593Smuzhiyun u32 sync_as;
228*4882a593Smuzhiyun u32 dw_gen[12];
229*4882a593Smuzhiyun u32 dw_set[48];
230*4882a593Smuzhiyun u32 stp_rep[4];
231*4882a593Smuzhiyun u32 stp_rep9;
232*4882a593Smuzhiyun u32 ser_conf;
233*4882a593Smuzhiyun u32 ssc;
234*4882a593Smuzhiyun u32 pol;
235*4882a593Smuzhiyun u32 aw0;
236*4882a593Smuzhiyun u32 aw1;
237*4882a593Smuzhiyun u32 scr_conf;
238*4882a593Smuzhiyun u32 stat;
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun struct ipu_stat {
242*4882a593Smuzhiyun u32 int_stat[15];
243*4882a593Smuzhiyun u32 cur_buf[2];
244*4882a593Smuzhiyun u32 alt_cur_buf_0;
245*4882a593Smuzhiyun u32 alt_cur_buf_1;
246*4882a593Smuzhiyun u32 srm_stat;
247*4882a593Smuzhiyun u32 proc_task_stat;
248*4882a593Smuzhiyun u32 disp_task_stat;
249*4882a593Smuzhiyun u32 triple_cur_buf[4];
250*4882a593Smuzhiyun u32 ch_buf0_rdy[2];
251*4882a593Smuzhiyun u32 ch_buf1_rdy[2];
252*4882a593Smuzhiyun u32 alt_ch_buf0_rdy[2];
253*4882a593Smuzhiyun u32 alt_ch_buf1_rdy[2];
254*4882a593Smuzhiyun u32 ch_buf2_rdy[2];
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun struct ipu_dc_ch {
258*4882a593Smuzhiyun u32 wr_ch_conf;
259*4882a593Smuzhiyun u32 wr_ch_addr;
260*4882a593Smuzhiyun u32 rl[5];
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun struct ipu_dc {
264*4882a593Smuzhiyun struct ipu_dc_ch dc_ch0_1_2[3];
265*4882a593Smuzhiyun u32 cmd_ch_conf_3;
266*4882a593Smuzhiyun u32 cmd_ch_conf_4;
267*4882a593Smuzhiyun struct ipu_dc_ch dc_ch5_6[2];
268*4882a593Smuzhiyun struct ipu_dc_ch dc_ch8;
269*4882a593Smuzhiyun u32 rl6_ch_8;
270*4882a593Smuzhiyun struct ipu_dc_ch dc_ch9;
271*4882a593Smuzhiyun u32 rl6_ch_9;
272*4882a593Smuzhiyun u32 gen;
273*4882a593Smuzhiyun u32 disp_conf1[4];
274*4882a593Smuzhiyun u32 disp_conf2[4];
275*4882a593Smuzhiyun u32 di0_conf[2];
276*4882a593Smuzhiyun u32 di1_conf[2];
277*4882a593Smuzhiyun u32 dc_map_ptr[15];
278*4882a593Smuzhiyun u32 dc_map_val[12];
279*4882a593Smuzhiyun u32 udge[16];
280*4882a593Smuzhiyun u32 lla[2];
281*4882a593Smuzhiyun u32 r_lla[2];
282*4882a593Smuzhiyun u32 wr_ch_addr_5_alt;
283*4882a593Smuzhiyun u32 stat;
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun struct ipu_dmfc {
287*4882a593Smuzhiyun u32 rd_chan;
288*4882a593Smuzhiyun u32 wr_chan;
289*4882a593Smuzhiyun u32 wr_chan_def;
290*4882a593Smuzhiyun u32 dp_chan;
291*4882a593Smuzhiyun u32 dp_chan_def;
292*4882a593Smuzhiyun u32 general[2];
293*4882a593Smuzhiyun u32 ic_ctrl;
294*4882a593Smuzhiyun u32 wr_chan_alt;
295*4882a593Smuzhiyun u32 wr_chan_def_alt;
296*4882a593Smuzhiyun u32 general1_alt;
297*4882a593Smuzhiyun u32 stat;
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun #define IPU_CM_REG ((struct ipu_cm *)(IPU_CTRL_BASE_ADDR + \
301*4882a593Smuzhiyun IPU_CM_REG_BASE))
302*4882a593Smuzhiyun #define IPU_CONF (&IPU_CM_REG->conf)
303*4882a593Smuzhiyun #define IPU_SRM_PRI1 (&IPU_CM_REG->srm_pri1)
304*4882a593Smuzhiyun #define IPU_SRM_PRI2 (&IPU_CM_REG->srm_pri2)
305*4882a593Smuzhiyun #define IPU_FS_PROC_FLOW1 (&IPU_CM_REG->fs_proc_flow[0])
306*4882a593Smuzhiyun #define IPU_FS_PROC_FLOW2 (&IPU_CM_REG->fs_proc_flow[1])
307*4882a593Smuzhiyun #define IPU_FS_PROC_FLOW3 (&IPU_CM_REG->fs_proc_flow[2])
308*4882a593Smuzhiyun #define IPU_FS_DISP_FLOW1 (&IPU_CM_REG->fs_disp_flow[0])
309*4882a593Smuzhiyun #define IPU_DISP_GEN (&IPU_CM_REG->disp_gen)
310*4882a593Smuzhiyun #define IPU_MEM_RST (&IPU_CM_REG->mem_rst)
311*4882a593Smuzhiyun #define IPU_GPR (&IPU_CM_REG->gpr)
312*4882a593Smuzhiyun #define IPU_CHA_DB_MODE_SEL(ch) (&IPU_CM_REG->ch_db_mode_sel[ch / 32])
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun #define IPU_STAT ((struct ipu_stat *)(IPU_CTRL_BASE_ADDR + \
315*4882a593Smuzhiyun IPU_STAT_REG_BASE))
316*4882a593Smuzhiyun #define IPU_INT_STAT(n) (&IPU_STAT->int_stat[(n) - 1])
317*4882a593Smuzhiyun #define IPU_CHA_CUR_BUF(ch) (&IPU_STAT->cur_buf[ch / 32])
318*4882a593Smuzhiyun #define IPU_CHA_BUF0_RDY(ch) (&IPU_STAT->ch_buf0_rdy[ch / 32])
319*4882a593Smuzhiyun #define IPU_CHA_BUF1_RDY(ch) (&IPU_STAT->ch_buf1_rdy[ch / 32])
320*4882a593Smuzhiyun #define IPUIRQ_2_STATREG(irq) (IPU_INT_STAT(1) + ((irq) / 32))
321*4882a593Smuzhiyun #define IPUIRQ_2_MASK(irq) (1UL << ((irq) & 0x1F))
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun #define IPU_INT_CTRL(n) (&IPU_CM_REG->int_ctrl[(n) - 1])
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun #define IDMAC_REG ((struct ipu_idmac *)(IPU_CTRL_BASE_ADDR + \
326*4882a593Smuzhiyun IPU_IDMAC_REG_BASE))
327*4882a593Smuzhiyun #define IDMAC_CONF (&IDMAC_REG->conf)
328*4882a593Smuzhiyun #define IDMAC_CHA_EN(ch) (&IDMAC_REG->ch_en[ch / 32])
329*4882a593Smuzhiyun #define IDMAC_CHA_PRI(ch) (&IDMAC_REG->ch_pri[ch / 32])
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun #define DI_REG(di) ((struct ipu_di *)(IPU_CTRL_BASE_ADDR + \
332*4882a593Smuzhiyun ((di == 1) ? IPU_DI1_REG_BASE : \
333*4882a593Smuzhiyun IPU_DI0_REG_BASE)))
334*4882a593Smuzhiyun #define DI_GENERAL(di) (&DI_REG(di)->general)
335*4882a593Smuzhiyun #define DI_BS_CLKGEN0(di) (&DI_REG(di)->bs_clkgen0)
336*4882a593Smuzhiyun #define DI_BS_CLKGEN1(di) (&DI_REG(di)->bs_clkgen1)
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun #define DI_SW_GEN0(di, gen) (&DI_REG(di)->sw_gen0[gen - 1])
339*4882a593Smuzhiyun #define DI_SW_GEN1(di, gen) (&DI_REG(di)->sw_gen1[gen - 1])
340*4882a593Smuzhiyun #define DI_STP_REP(di, gen) (&DI_REG(di)->stp_rep[(gen - 1) / 2])
341*4882a593Smuzhiyun #define DI_STP_REP9(di) (&DI_REG(di)->stp_rep9)
342*4882a593Smuzhiyun #define DI_SYNC_AS_GEN(di) (&DI_REG(di)->sync_as)
343*4882a593Smuzhiyun #define DI_DW_GEN(di, gen) (&DI_REG(di)->dw_gen[gen])
344*4882a593Smuzhiyun #define DI_DW_SET(di, gen, set) (&DI_REG(di)->dw_set[gen + 12 * set])
345*4882a593Smuzhiyun #define DI_POL(di) (&DI_REG(di)->pol)
346*4882a593Smuzhiyun #define DI_SCR_CONF(di) (&DI_REG(di)->scr_conf)
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun #define DMFC_REG ((struct ipu_dmfc *)(IPU_CTRL_BASE_ADDR + \
349*4882a593Smuzhiyun IPU_DMFC_REG_BASE))
350*4882a593Smuzhiyun #define DMFC_WR_CHAN (&DMFC_REG->wr_chan)
351*4882a593Smuzhiyun #define DMFC_WR_CHAN_DEF (&DMFC_REG->wr_chan_def)
352*4882a593Smuzhiyun #define DMFC_DP_CHAN (&DMFC_REG->dp_chan)
353*4882a593Smuzhiyun #define DMFC_DP_CHAN_DEF (&DMFC_REG->dp_chan_def)
354*4882a593Smuzhiyun #define DMFC_GENERAL1 (&DMFC_REG->general[0])
355*4882a593Smuzhiyun #define DMFC_IC_CTRL (&DMFC_REG->ic_ctrl)
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun #define DC_REG ((struct ipu_dc *)(IPU_CTRL_BASE_ADDR + \
359*4882a593Smuzhiyun IPU_DC_REG_BASE))
360*4882a593Smuzhiyun #define DC_MAP_CONF_PTR(n) (&DC_REG->dc_map_ptr[n / 2])
361*4882a593Smuzhiyun #define DC_MAP_CONF_VAL(n) (&DC_REG->dc_map_val[n / 2])
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun
dc_ch_offset(int ch)364*4882a593Smuzhiyun static inline struct ipu_dc_ch *dc_ch_offset(int ch)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun switch (ch) {
367*4882a593Smuzhiyun case 0:
368*4882a593Smuzhiyun case 1:
369*4882a593Smuzhiyun case 2:
370*4882a593Smuzhiyun return &DC_REG->dc_ch0_1_2[ch];
371*4882a593Smuzhiyun case 5:
372*4882a593Smuzhiyun case 6:
373*4882a593Smuzhiyun return &DC_REG->dc_ch5_6[ch - 5];
374*4882a593Smuzhiyun case 8:
375*4882a593Smuzhiyun return &DC_REG->dc_ch8;
376*4882a593Smuzhiyun case 9:
377*4882a593Smuzhiyun return &DC_REG->dc_ch9;
378*4882a593Smuzhiyun default:
379*4882a593Smuzhiyun printf("%s: invalid channel %d\n", __func__, ch);
380*4882a593Smuzhiyun return NULL;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun #define DC_RL_CH(ch, evt) (&dc_ch_offset(ch)->rl[evt / 2])
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun #define DC_WR_CH_CONF(ch) (&dc_ch_offset(ch)->wr_ch_conf)
388*4882a593Smuzhiyun #define DC_WR_CH_ADDR(ch) (&dc_ch_offset(ch)->wr_ch_addr)
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun #define DC_WR_CH_CONF_1 DC_WR_CH_CONF(1)
391*4882a593Smuzhiyun #define DC_WR_CH_CONF_5 DC_WR_CH_CONF(5)
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun #define DC_GEN (&DC_REG->gen)
394*4882a593Smuzhiyun #define DC_DISP_CONF2(disp) (&DC_REG->disp_conf2[disp])
395*4882a593Smuzhiyun #define DC_STAT (&DC_REG->stat)
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun #define DP_SYNC 0
398*4882a593Smuzhiyun #define DP_ASYNC0 0x60
399*4882a593Smuzhiyun #define DP_ASYNC1 0xBC
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun #define DP_REG ((struct ipu_dp *)(IPU_CTRL_BASE_ADDR + \
402*4882a593Smuzhiyun IPU_DP_REG_BASE))
403*4882a593Smuzhiyun #define DP_COM_CONF() (&DP_REG->com_conf_sync)
404*4882a593Smuzhiyun #define DP_GRAPH_WIND_CTRL() (&DP_REG->graph_wind_ctrl_sync)
405*4882a593Smuzhiyun #define DP_CSC_A_0() (&DP_REG->csca_sync[0])
406*4882a593Smuzhiyun #define DP_CSC_A_1() (&DP_REG->csca_sync[1])
407*4882a593Smuzhiyun #define DP_CSC_A_2() (&DP_REG->csca_sync[2])
408*4882a593Smuzhiyun #define DP_CSC_A_3() (&DP_REG->csca_sync[3])
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun #define DP_CSC_0() (&DP_REG->csc_sync[0])
411*4882a593Smuzhiyun #define DP_CSC_1() (&DP_REG->csc_sync[1])
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /* DC template opcodes */
414*4882a593Smuzhiyun #define WROD(lf) (0x18 | (lf << 1))
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun #endif
417