xref: /OK3568_Linux_fs/u-boot/drivers/video/ipu_disp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Porting to u-boot:
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2010
5*4882a593Smuzhiyun  * Stefano Babic, DENX Software Engineering, sbabic@denx.de
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Linux IPU driver for MX51:
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * (C) Copyright 2005-2010 Freescale Semiconductor, Inc.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /* #define DEBUG */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <common.h>
17*4882a593Smuzhiyun #include <linux/types.h>
18*4882a593Smuzhiyun #include <linux/errno.h>
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
21*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
22*4882a593Smuzhiyun #include "ipu.h"
23*4882a593Smuzhiyun #include "ipu_regs.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun enum csc_type_t {
26*4882a593Smuzhiyun 	RGB2YUV = 0,
27*4882a593Smuzhiyun 	YUV2RGB,
28*4882a593Smuzhiyun 	RGB2RGB,
29*4882a593Smuzhiyun 	YUV2YUV,
30*4882a593Smuzhiyun 	CSC_NONE,
31*4882a593Smuzhiyun 	CSC_NUM
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun struct dp_csc_param_t {
35*4882a593Smuzhiyun 	int mode;
36*4882a593Smuzhiyun 	const int (*coeff)[5][3];
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define SYNC_WAVE 0
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* DC display ID assignments */
42*4882a593Smuzhiyun #define DC_DISP_ID_SYNC(di)	(di)
43*4882a593Smuzhiyun #define DC_DISP_ID_SERIAL	2
44*4882a593Smuzhiyun #define DC_DISP_ID_ASYNC	3
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun int dmfc_type_setup;
47*4882a593Smuzhiyun static int dmfc_size_28, dmfc_size_29, dmfc_size_24, dmfc_size_27, dmfc_size_23;
48*4882a593Smuzhiyun int g_di1_tvout;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun extern struct clk *g_ipu_clk;
51*4882a593Smuzhiyun extern struct clk *g_ldb_clk;
52*4882a593Smuzhiyun extern struct clk *g_di_clk[2];
53*4882a593Smuzhiyun extern struct clk *g_pixel_clk[2];
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun extern unsigned char g_ipu_clk_enabled;
56*4882a593Smuzhiyun extern unsigned char g_dc_di_assignment[];
57*4882a593Smuzhiyun 
ipu_dmfc_init(int dmfc_type,int first)58*4882a593Smuzhiyun void ipu_dmfc_init(int dmfc_type, int first)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	u32 dmfc_wr_chan, dmfc_dp_chan;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	if (first) {
63*4882a593Smuzhiyun 		if (dmfc_type_setup > dmfc_type)
64*4882a593Smuzhiyun 			dmfc_type = dmfc_type_setup;
65*4882a593Smuzhiyun 		else
66*4882a593Smuzhiyun 			dmfc_type_setup = dmfc_type;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 		/* disable DMFC-IC channel*/
69*4882a593Smuzhiyun 		__raw_writel(0x2, DMFC_IC_CTRL);
70*4882a593Smuzhiyun 	} else if (dmfc_type_setup >= DMFC_HIGH_RESOLUTION_DC) {
71*4882a593Smuzhiyun 		printf("DMFC high resolution has set, will not change\n");
72*4882a593Smuzhiyun 		return;
73*4882a593Smuzhiyun 	} else
74*4882a593Smuzhiyun 		dmfc_type_setup = dmfc_type;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	if (dmfc_type == DMFC_HIGH_RESOLUTION_DC) {
77*4882a593Smuzhiyun 		/* 1 - segment 0~3;
78*4882a593Smuzhiyun 		 * 5B - segement 4, 5;
79*4882a593Smuzhiyun 		 * 5F - segement 6, 7;
80*4882a593Smuzhiyun 		 * 1C, 2C and 6B, 6F unused;
81*4882a593Smuzhiyun 		 */
82*4882a593Smuzhiyun 		debug("IPU DMFC DC HIGH RES: 1(0~3), 5B(4,5), 5F(6,7)\n");
83*4882a593Smuzhiyun 		dmfc_wr_chan = 0x00000088;
84*4882a593Smuzhiyun 		dmfc_dp_chan = 0x00009694;
85*4882a593Smuzhiyun 		dmfc_size_28 = 256 * 4;
86*4882a593Smuzhiyun 		dmfc_size_29 = 0;
87*4882a593Smuzhiyun 		dmfc_size_24 = 0;
88*4882a593Smuzhiyun 		dmfc_size_27 = 128 * 4;
89*4882a593Smuzhiyun 		dmfc_size_23 = 128 * 4;
90*4882a593Smuzhiyun 	} else if (dmfc_type == DMFC_HIGH_RESOLUTION_DP) {
91*4882a593Smuzhiyun 		/* 1 - segment 0, 1;
92*4882a593Smuzhiyun 		 * 5B - segement 2~5;
93*4882a593Smuzhiyun 		 * 5F - segement 6,7;
94*4882a593Smuzhiyun 		 * 1C, 2C and 6B, 6F unused;
95*4882a593Smuzhiyun 		 */
96*4882a593Smuzhiyun 		debug("IPU DMFC DP HIGH RES: 1(0,1), 5B(2~5), 5F(6,7)\n");
97*4882a593Smuzhiyun 		dmfc_wr_chan = 0x00000090;
98*4882a593Smuzhiyun 		dmfc_dp_chan = 0x0000968a;
99*4882a593Smuzhiyun 		dmfc_size_28 = 128 * 4;
100*4882a593Smuzhiyun 		dmfc_size_29 = 0;
101*4882a593Smuzhiyun 		dmfc_size_24 = 0;
102*4882a593Smuzhiyun 		dmfc_size_27 = 128 * 4;
103*4882a593Smuzhiyun 		dmfc_size_23 = 256 * 4;
104*4882a593Smuzhiyun 	} else if (dmfc_type == DMFC_HIGH_RESOLUTION_ONLY_DP) {
105*4882a593Smuzhiyun 		/* 5B - segement 0~3;
106*4882a593Smuzhiyun 		 * 5F - segement 4~7;
107*4882a593Smuzhiyun 		 * 1, 1C, 2C and 6B, 6F unused;
108*4882a593Smuzhiyun 		 */
109*4882a593Smuzhiyun 		debug("IPU DMFC ONLY-DP HIGH RES: 5B(0~3), 5F(4~7)\n");
110*4882a593Smuzhiyun 		dmfc_wr_chan = 0x00000000;
111*4882a593Smuzhiyun 		dmfc_dp_chan = 0x00008c88;
112*4882a593Smuzhiyun 		dmfc_size_28 = 0;
113*4882a593Smuzhiyun 		dmfc_size_29 = 0;
114*4882a593Smuzhiyun 		dmfc_size_24 = 0;
115*4882a593Smuzhiyun 		dmfc_size_27 = 256 * 4;
116*4882a593Smuzhiyun 		dmfc_size_23 = 256 * 4;
117*4882a593Smuzhiyun 	} else {
118*4882a593Smuzhiyun 		/* 1 - segment 0, 1;
119*4882a593Smuzhiyun 		 * 5B - segement 4, 5;
120*4882a593Smuzhiyun 		 * 5F - segement 6, 7;
121*4882a593Smuzhiyun 		 * 1C, 2C and 6B, 6F unused;
122*4882a593Smuzhiyun 		 */
123*4882a593Smuzhiyun 		debug("IPU DMFC NORMAL mode: 1(0~1), 5B(4,5), 5F(6,7)\n");
124*4882a593Smuzhiyun 		dmfc_wr_chan = 0x00000090;
125*4882a593Smuzhiyun 		dmfc_dp_chan = 0x00009694;
126*4882a593Smuzhiyun 		dmfc_size_28 = 128 * 4;
127*4882a593Smuzhiyun 		dmfc_size_29 = 0;
128*4882a593Smuzhiyun 		dmfc_size_24 = 0;
129*4882a593Smuzhiyun 		dmfc_size_27 = 128 * 4;
130*4882a593Smuzhiyun 		dmfc_size_23 = 128 * 4;
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun 	__raw_writel(dmfc_wr_chan, DMFC_WR_CHAN);
133*4882a593Smuzhiyun 	__raw_writel(0x202020F6, DMFC_WR_CHAN_DEF);
134*4882a593Smuzhiyun 	__raw_writel(dmfc_dp_chan, DMFC_DP_CHAN);
135*4882a593Smuzhiyun 	/* Enable chan 5 watermark set at 5 bursts and clear at 7 bursts */
136*4882a593Smuzhiyun 	__raw_writel(0x2020F6F6, DMFC_DP_CHAN_DEF);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
ipu_dmfc_set_wait4eot(int dma_chan,int width)139*4882a593Smuzhiyun void ipu_dmfc_set_wait4eot(int dma_chan, int width)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	u32 dmfc_gen1 = __raw_readl(DMFC_GENERAL1);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	if (width >= HIGH_RESOLUTION_WIDTH) {
144*4882a593Smuzhiyun 		if (dma_chan == 23)
145*4882a593Smuzhiyun 			ipu_dmfc_init(DMFC_HIGH_RESOLUTION_DP, 0);
146*4882a593Smuzhiyun 		else if (dma_chan == 28)
147*4882a593Smuzhiyun 			ipu_dmfc_init(DMFC_HIGH_RESOLUTION_DC, 0);
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	if (dma_chan == 23) { /*5B*/
151*4882a593Smuzhiyun 		if (dmfc_size_23 / width > 3)
152*4882a593Smuzhiyun 			dmfc_gen1 |= 1UL << 20;
153*4882a593Smuzhiyun 		else
154*4882a593Smuzhiyun 			dmfc_gen1 &= ~(1UL << 20);
155*4882a593Smuzhiyun 	} else if (dma_chan == 24) { /*6B*/
156*4882a593Smuzhiyun 		if (dmfc_size_24 / width > 1)
157*4882a593Smuzhiyun 			dmfc_gen1 |= 1UL << 22;
158*4882a593Smuzhiyun 		else
159*4882a593Smuzhiyun 			dmfc_gen1 &= ~(1UL << 22);
160*4882a593Smuzhiyun 	} else if (dma_chan == 27) { /*5F*/
161*4882a593Smuzhiyun 		if (dmfc_size_27 / width > 2)
162*4882a593Smuzhiyun 			dmfc_gen1 |= 1UL << 21;
163*4882a593Smuzhiyun 		else
164*4882a593Smuzhiyun 			dmfc_gen1 &= ~(1UL << 21);
165*4882a593Smuzhiyun 	} else if (dma_chan == 28) { /*1*/
166*4882a593Smuzhiyun 		if (dmfc_size_28 / width > 2)
167*4882a593Smuzhiyun 			dmfc_gen1 |= 1UL << 16;
168*4882a593Smuzhiyun 		else
169*4882a593Smuzhiyun 			dmfc_gen1 &= ~(1UL << 16);
170*4882a593Smuzhiyun 	} else if (dma_chan == 29) { /*6F*/
171*4882a593Smuzhiyun 		if (dmfc_size_29 / width > 1)
172*4882a593Smuzhiyun 			dmfc_gen1 |= 1UL << 23;
173*4882a593Smuzhiyun 		else
174*4882a593Smuzhiyun 			dmfc_gen1 &= ~(1UL << 23);
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	__raw_writel(dmfc_gen1, DMFC_GENERAL1);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
ipu_di_data_wave_config(int di,int wave_gen,int access_size,int component_size)180*4882a593Smuzhiyun static void ipu_di_data_wave_config(int di,
181*4882a593Smuzhiyun 				     int wave_gen,
182*4882a593Smuzhiyun 				     int access_size, int component_size)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	u32 reg;
185*4882a593Smuzhiyun 	reg = (access_size << DI_DW_GEN_ACCESS_SIZE_OFFSET) |
186*4882a593Smuzhiyun 	    (component_size << DI_DW_GEN_COMPONENT_SIZE_OFFSET);
187*4882a593Smuzhiyun 	__raw_writel(reg, DI_DW_GEN(di, wave_gen));
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
ipu_di_data_pin_config(int di,int wave_gen,int di_pin,int set,int up,int down)190*4882a593Smuzhiyun static void ipu_di_data_pin_config(int di, int wave_gen, int di_pin, int set,
191*4882a593Smuzhiyun 				    int up, int down)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	u32 reg;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	reg = __raw_readl(DI_DW_GEN(di, wave_gen));
196*4882a593Smuzhiyun 	reg &= ~(0x3 << (di_pin * 2));
197*4882a593Smuzhiyun 	reg |= set << (di_pin * 2);
198*4882a593Smuzhiyun 	__raw_writel(reg, DI_DW_GEN(di, wave_gen));
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	__raw_writel((down << 16) | up, DI_DW_SET(di, wave_gen, set));
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
ipu_di_sync_config(int di,int wave_gen,int run_count,int run_src,int offset_count,int offset_src,int repeat_count,int cnt_clr_src,int cnt_polarity_gen_en,int cnt_polarity_clr_src,int cnt_polarity_trigger_src,int cnt_up,int cnt_down)203*4882a593Smuzhiyun static void ipu_di_sync_config(int di, int wave_gen,
204*4882a593Smuzhiyun 				int run_count, int run_src,
205*4882a593Smuzhiyun 				int offset_count, int offset_src,
206*4882a593Smuzhiyun 				int repeat_count, int cnt_clr_src,
207*4882a593Smuzhiyun 				int cnt_polarity_gen_en,
208*4882a593Smuzhiyun 				int cnt_polarity_clr_src,
209*4882a593Smuzhiyun 				int cnt_polarity_trigger_src,
210*4882a593Smuzhiyun 				int cnt_up, int cnt_down)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	u32 reg;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	if ((run_count >= 0x1000) || (offset_count >= 0x1000) ||
215*4882a593Smuzhiyun 		(repeat_count >= 0x1000) ||
216*4882a593Smuzhiyun 		(cnt_up >= 0x400) || (cnt_down >= 0x400)) {
217*4882a593Smuzhiyun 		printf("DI%d counters out of range.\n", di);
218*4882a593Smuzhiyun 		return;
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	reg = (run_count << 19) | (++run_src << 16) |
222*4882a593Smuzhiyun 	    (offset_count << 3) | ++offset_src;
223*4882a593Smuzhiyun 	__raw_writel(reg, DI_SW_GEN0(di, wave_gen));
224*4882a593Smuzhiyun 	reg = (cnt_polarity_gen_en << 29) | (++cnt_clr_src << 25) |
225*4882a593Smuzhiyun 	    (++cnt_polarity_trigger_src << 12) | (++cnt_polarity_clr_src << 9);
226*4882a593Smuzhiyun 	reg |= (cnt_down << 16) | cnt_up;
227*4882a593Smuzhiyun 	if (repeat_count == 0) {
228*4882a593Smuzhiyun 		/* Enable auto reload */
229*4882a593Smuzhiyun 		reg |= 0x10000000;
230*4882a593Smuzhiyun 	}
231*4882a593Smuzhiyun 	__raw_writel(reg, DI_SW_GEN1(di, wave_gen));
232*4882a593Smuzhiyun 	reg = __raw_readl(DI_STP_REP(di, wave_gen));
233*4882a593Smuzhiyun 	reg &= ~(0xFFFF << (16 * ((wave_gen - 1) & 0x1)));
234*4882a593Smuzhiyun 	reg |= repeat_count << (16 * ((wave_gen - 1) & 0x1));
235*4882a593Smuzhiyun 	__raw_writel(reg, DI_STP_REP(di, wave_gen));
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
ipu_dc_map_config(int map,int byte_num,int offset,int mask)238*4882a593Smuzhiyun static void ipu_dc_map_config(int map, int byte_num, int offset, int mask)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	int ptr = map * 3 + byte_num;
241*4882a593Smuzhiyun 	u32 reg;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	reg = __raw_readl(DC_MAP_CONF_VAL(ptr));
244*4882a593Smuzhiyun 	reg &= ~(0xFFFF << (16 * (ptr & 0x1)));
245*4882a593Smuzhiyun 	reg |= ((offset << 8) | mask) << (16 * (ptr & 0x1));
246*4882a593Smuzhiyun 	__raw_writel(reg, DC_MAP_CONF_VAL(ptr));
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	reg = __raw_readl(DC_MAP_CONF_PTR(map));
249*4882a593Smuzhiyun 	reg &= ~(0x1F << ((16 * (map & 0x1)) + (5 * byte_num)));
250*4882a593Smuzhiyun 	reg |= ptr << ((16 * (map & 0x1)) + (5 * byte_num));
251*4882a593Smuzhiyun 	__raw_writel(reg, DC_MAP_CONF_PTR(map));
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
ipu_dc_map_clear(int map)254*4882a593Smuzhiyun static void ipu_dc_map_clear(int map)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	u32 reg = __raw_readl(DC_MAP_CONF_PTR(map));
257*4882a593Smuzhiyun 	__raw_writel(reg & ~(0xFFFF << (16 * (map & 0x1))),
258*4882a593Smuzhiyun 		     DC_MAP_CONF_PTR(map));
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
ipu_dc_write_tmpl(int word,u32 opcode,u32 operand,int map,int wave,int glue,int sync)261*4882a593Smuzhiyun static void ipu_dc_write_tmpl(int word, u32 opcode, u32 operand, int map,
262*4882a593Smuzhiyun 			       int wave, int glue, int sync)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	u32 reg;
265*4882a593Smuzhiyun 	int stop = 1;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	reg = sync;
268*4882a593Smuzhiyun 	reg |= (glue << 4);
269*4882a593Smuzhiyun 	reg |= (++wave << 11);
270*4882a593Smuzhiyun 	reg |= (++map << 15);
271*4882a593Smuzhiyun 	reg |= (operand << 20) & 0xFFF00000;
272*4882a593Smuzhiyun 	__raw_writel(reg, ipu_dc_tmpl_reg + word * 2);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	reg = (operand >> 12);
275*4882a593Smuzhiyun 	reg |= opcode << 4;
276*4882a593Smuzhiyun 	reg |= (stop << 9);
277*4882a593Smuzhiyun 	__raw_writel(reg, ipu_dc_tmpl_reg + word * 2 + 1);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
ipu_dc_link_event(int chan,int event,int addr,int priority)280*4882a593Smuzhiyun static void ipu_dc_link_event(int chan, int event, int addr, int priority)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	u32 reg;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	reg = __raw_readl(DC_RL_CH(chan, event));
285*4882a593Smuzhiyun 	reg &= ~(0xFFFF << (16 * (event & 0x1)));
286*4882a593Smuzhiyun 	reg |= ((addr << 8) | priority) << (16 * (event & 0x1));
287*4882a593Smuzhiyun 	__raw_writel(reg, DC_RL_CH(chan, event));
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun /* Y = R *  1.200 + G *  2.343 + B *  .453 + 0.250;
291*4882a593Smuzhiyun  * U = R * -.672 + G * -1.328 + B *  2.000 + 512.250.;
292*4882a593Smuzhiyun  * V = R *  2.000 + G * -1.672 + B * -.328 + 512.250.;
293*4882a593Smuzhiyun  */
294*4882a593Smuzhiyun static const int rgb2ycbcr_coeff[5][3] = {
295*4882a593Smuzhiyun 	{0x4D, 0x96, 0x1D},
296*4882a593Smuzhiyun 	{0x3D5, 0x3AB, 0x80},
297*4882a593Smuzhiyun 	{0x80, 0x395, 0x3EB},
298*4882a593Smuzhiyun 	{0x0000, 0x0200, 0x0200},	/* B0, B1, B2 */
299*4882a593Smuzhiyun 	{0x2, 0x2, 0x2},	/* S0, S1, S2 */
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun /* R = (1.164 * (Y - 16)) + (1.596 * (Cr - 128));
303*4882a593Smuzhiyun  * G = (1.164 * (Y - 16)) - (0.392 * (Cb - 128)) - (0.813 * (Cr - 128));
304*4882a593Smuzhiyun  * B = (1.164 * (Y - 16)) + (2.017 * (Cb - 128);
305*4882a593Smuzhiyun  */
306*4882a593Smuzhiyun static const int ycbcr2rgb_coeff[5][3] = {
307*4882a593Smuzhiyun 	{0x095, 0x000, 0x0CC},
308*4882a593Smuzhiyun 	{0x095, 0x3CE, 0x398},
309*4882a593Smuzhiyun 	{0x095, 0x0FF, 0x000},
310*4882a593Smuzhiyun 	{0x3E42, 0x010A, 0x3DD6},	/*B0,B1,B2 */
311*4882a593Smuzhiyun 	{0x1, 0x1, 0x1},	/*S0,S1,S2 */
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun #define mask_a(a) ((u32)(a) & 0x3FF)
315*4882a593Smuzhiyun #define mask_b(b) ((u32)(b) & 0x3FFF)
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun /* Pls keep S0, S1 and S2 as 0x2 by using this convertion */
rgb_to_yuv(int n,int red,int green,int blue)318*4882a593Smuzhiyun static int rgb_to_yuv(int n, int red, int green, int blue)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	int c;
321*4882a593Smuzhiyun 	c = red * rgb2ycbcr_coeff[n][0];
322*4882a593Smuzhiyun 	c += green * rgb2ycbcr_coeff[n][1];
323*4882a593Smuzhiyun 	c += blue * rgb2ycbcr_coeff[n][2];
324*4882a593Smuzhiyun 	c /= 16;
325*4882a593Smuzhiyun 	c += rgb2ycbcr_coeff[3][n] * 4;
326*4882a593Smuzhiyun 	c += 8;
327*4882a593Smuzhiyun 	c /= 16;
328*4882a593Smuzhiyun 	if (c < 0)
329*4882a593Smuzhiyun 		c = 0;
330*4882a593Smuzhiyun 	if (c > 255)
331*4882a593Smuzhiyun 		c = 255;
332*4882a593Smuzhiyun 	return c;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun /*
336*4882a593Smuzhiyun  * Row is for BG:	RGB2YUV YUV2RGB RGB2RGB YUV2YUV CSC_NONE
337*4882a593Smuzhiyun  * Column is for FG:	RGB2YUV YUV2RGB RGB2RGB YUV2YUV CSC_NONE
338*4882a593Smuzhiyun  */
339*4882a593Smuzhiyun static struct dp_csc_param_t dp_csc_array[CSC_NUM][CSC_NUM] = {
340*4882a593Smuzhiyun 	{
341*4882a593Smuzhiyun 		{DP_COM_CONF_CSC_DEF_BOTH, &rgb2ycbcr_coeff},
342*4882a593Smuzhiyun 		{0, 0},
343*4882a593Smuzhiyun 		{0, 0},
344*4882a593Smuzhiyun 		{DP_COM_CONF_CSC_DEF_BG, &rgb2ycbcr_coeff},
345*4882a593Smuzhiyun 		{DP_COM_CONF_CSC_DEF_BG, &rgb2ycbcr_coeff}
346*4882a593Smuzhiyun 	},
347*4882a593Smuzhiyun 	{
348*4882a593Smuzhiyun 		{0, 0},
349*4882a593Smuzhiyun 		{DP_COM_CONF_CSC_DEF_BOTH, &ycbcr2rgb_coeff},
350*4882a593Smuzhiyun 		{DP_COM_CONF_CSC_DEF_BG, &ycbcr2rgb_coeff},
351*4882a593Smuzhiyun 		{0, 0},
352*4882a593Smuzhiyun 		{DP_COM_CONF_CSC_DEF_BG, &ycbcr2rgb_coeff}
353*4882a593Smuzhiyun 	},
354*4882a593Smuzhiyun 	{
355*4882a593Smuzhiyun 		{0, 0},
356*4882a593Smuzhiyun 		{DP_COM_CONF_CSC_DEF_FG, &ycbcr2rgb_coeff},
357*4882a593Smuzhiyun 		{0, 0},
358*4882a593Smuzhiyun 		{0, 0},
359*4882a593Smuzhiyun 		{0, 0}
360*4882a593Smuzhiyun 	},
361*4882a593Smuzhiyun 	{
362*4882a593Smuzhiyun 		{DP_COM_CONF_CSC_DEF_FG, &rgb2ycbcr_coeff},
363*4882a593Smuzhiyun 		{0, 0},
364*4882a593Smuzhiyun 		{0, 0},
365*4882a593Smuzhiyun 		{0, 0},
366*4882a593Smuzhiyun 		{0, 0}
367*4882a593Smuzhiyun 	},
368*4882a593Smuzhiyun 	{
369*4882a593Smuzhiyun 		{DP_COM_CONF_CSC_DEF_FG, &rgb2ycbcr_coeff},
370*4882a593Smuzhiyun 		{DP_COM_CONF_CSC_DEF_FG, &ycbcr2rgb_coeff},
371*4882a593Smuzhiyun 		{0, 0},
372*4882a593Smuzhiyun 		{0, 0},
373*4882a593Smuzhiyun 		{0, 0}
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun static enum csc_type_t fg_csc_type = CSC_NONE, bg_csc_type = CSC_NONE;
378*4882a593Smuzhiyun static int color_key_4rgb = 1;
379*4882a593Smuzhiyun 
ipu_dp_csc_setup(int dp,struct dp_csc_param_t dp_csc_param,unsigned char srm_mode_update)380*4882a593Smuzhiyun static void ipu_dp_csc_setup(int dp, struct dp_csc_param_t dp_csc_param,
381*4882a593Smuzhiyun 			unsigned char srm_mode_update)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	u32 reg;
384*4882a593Smuzhiyun 	const int (*coeff)[5][3];
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	if (dp_csc_param.mode >= 0) {
387*4882a593Smuzhiyun 		reg = __raw_readl(DP_COM_CONF());
388*4882a593Smuzhiyun 		reg &= ~DP_COM_CONF_CSC_DEF_MASK;
389*4882a593Smuzhiyun 		reg |= dp_csc_param.mode;
390*4882a593Smuzhiyun 		__raw_writel(reg, DP_COM_CONF());
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	coeff = dp_csc_param.coeff;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	if (coeff) {
396*4882a593Smuzhiyun 		__raw_writel(mask_a((*coeff)[0][0]) |
397*4882a593Smuzhiyun 				(mask_a((*coeff)[0][1]) << 16), DP_CSC_A_0());
398*4882a593Smuzhiyun 		__raw_writel(mask_a((*coeff)[0][2]) |
399*4882a593Smuzhiyun 				(mask_a((*coeff)[1][0]) << 16), DP_CSC_A_1());
400*4882a593Smuzhiyun 		__raw_writel(mask_a((*coeff)[1][1]) |
401*4882a593Smuzhiyun 				(mask_a((*coeff)[1][2]) << 16), DP_CSC_A_2());
402*4882a593Smuzhiyun 		__raw_writel(mask_a((*coeff)[2][0]) |
403*4882a593Smuzhiyun 				(mask_a((*coeff)[2][1]) << 16), DP_CSC_A_3());
404*4882a593Smuzhiyun 		__raw_writel(mask_a((*coeff)[2][2]) |
405*4882a593Smuzhiyun 				(mask_b((*coeff)[3][0]) << 16) |
406*4882a593Smuzhiyun 				((*coeff)[4][0] << 30), DP_CSC_0());
407*4882a593Smuzhiyun 		__raw_writel(mask_b((*coeff)[3][1]) | ((*coeff)[4][1] << 14) |
408*4882a593Smuzhiyun 				(mask_b((*coeff)[3][2]) << 16) |
409*4882a593Smuzhiyun 				((*coeff)[4][2] << 30), DP_CSC_1());
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	if (srm_mode_update) {
413*4882a593Smuzhiyun 		reg = __raw_readl(IPU_SRM_PRI2) | 0x8;
414*4882a593Smuzhiyun 		__raw_writel(reg, IPU_SRM_PRI2);
415*4882a593Smuzhiyun 	}
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun 
ipu_dp_init(ipu_channel_t channel,uint32_t in_pixel_fmt,uint32_t out_pixel_fmt)418*4882a593Smuzhiyun int ipu_dp_init(ipu_channel_t channel, uint32_t in_pixel_fmt,
419*4882a593Smuzhiyun 		 uint32_t out_pixel_fmt)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun 	int in_fmt, out_fmt;
422*4882a593Smuzhiyun 	int dp;
423*4882a593Smuzhiyun 	int partial = 0;
424*4882a593Smuzhiyun 	uint32_t reg;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	if (channel == MEM_FG_SYNC) {
427*4882a593Smuzhiyun 		dp = DP_SYNC;
428*4882a593Smuzhiyun 		partial = 1;
429*4882a593Smuzhiyun 	} else if (channel == MEM_BG_SYNC) {
430*4882a593Smuzhiyun 		dp = DP_SYNC;
431*4882a593Smuzhiyun 		partial = 0;
432*4882a593Smuzhiyun 	} else if (channel == MEM_BG_ASYNC0) {
433*4882a593Smuzhiyun 		dp = DP_ASYNC0;
434*4882a593Smuzhiyun 		partial = 0;
435*4882a593Smuzhiyun 	} else {
436*4882a593Smuzhiyun 		return -EINVAL;
437*4882a593Smuzhiyun 	}
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	in_fmt = format_to_colorspace(in_pixel_fmt);
440*4882a593Smuzhiyun 	out_fmt = format_to_colorspace(out_pixel_fmt);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	if (partial) {
443*4882a593Smuzhiyun 		if (in_fmt == RGB) {
444*4882a593Smuzhiyun 			if (out_fmt == RGB)
445*4882a593Smuzhiyun 				fg_csc_type = RGB2RGB;
446*4882a593Smuzhiyun 			else
447*4882a593Smuzhiyun 				fg_csc_type = RGB2YUV;
448*4882a593Smuzhiyun 		} else {
449*4882a593Smuzhiyun 			if (out_fmt == RGB)
450*4882a593Smuzhiyun 				fg_csc_type = YUV2RGB;
451*4882a593Smuzhiyun 			else
452*4882a593Smuzhiyun 				fg_csc_type = YUV2YUV;
453*4882a593Smuzhiyun 		}
454*4882a593Smuzhiyun 	} else {
455*4882a593Smuzhiyun 		if (in_fmt == RGB) {
456*4882a593Smuzhiyun 			if (out_fmt == RGB)
457*4882a593Smuzhiyun 				bg_csc_type = RGB2RGB;
458*4882a593Smuzhiyun 			else
459*4882a593Smuzhiyun 				bg_csc_type = RGB2YUV;
460*4882a593Smuzhiyun 		} else {
461*4882a593Smuzhiyun 			if (out_fmt == RGB)
462*4882a593Smuzhiyun 				bg_csc_type = YUV2RGB;
463*4882a593Smuzhiyun 			else
464*4882a593Smuzhiyun 				bg_csc_type = YUV2YUV;
465*4882a593Smuzhiyun 		}
466*4882a593Smuzhiyun 	}
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	/* Transform color key from rgb to yuv if CSC is enabled */
469*4882a593Smuzhiyun 	reg = __raw_readl(DP_COM_CONF());
470*4882a593Smuzhiyun 	if (color_key_4rgb && (reg & DP_COM_CONF_GWCKE) &&
471*4882a593Smuzhiyun 		(((fg_csc_type == RGB2YUV) && (bg_csc_type == YUV2YUV)) ||
472*4882a593Smuzhiyun 		((fg_csc_type == YUV2YUV) && (bg_csc_type == RGB2YUV)) ||
473*4882a593Smuzhiyun 		((fg_csc_type == YUV2YUV) && (bg_csc_type == YUV2YUV)) ||
474*4882a593Smuzhiyun 		((fg_csc_type == YUV2RGB) && (bg_csc_type == YUV2RGB)))) {
475*4882a593Smuzhiyun 		int red, green, blue;
476*4882a593Smuzhiyun 		int y, u, v;
477*4882a593Smuzhiyun 		uint32_t color_key = __raw_readl(DP_GRAPH_WIND_CTRL()) &
478*4882a593Smuzhiyun 			0xFFFFFFL;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 		debug("_ipu_dp_init color key 0x%x need change to yuv fmt!\n",
481*4882a593Smuzhiyun 			color_key);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 		red = (color_key >> 16) & 0xFF;
484*4882a593Smuzhiyun 		green = (color_key >> 8) & 0xFF;
485*4882a593Smuzhiyun 		blue = color_key & 0xFF;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 		y = rgb_to_yuv(0, red, green, blue);
488*4882a593Smuzhiyun 		u = rgb_to_yuv(1, red, green, blue);
489*4882a593Smuzhiyun 		v = rgb_to_yuv(2, red, green, blue);
490*4882a593Smuzhiyun 		color_key = (y << 16) | (u << 8) | v;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 		reg = __raw_readl(DP_GRAPH_WIND_CTRL()) & 0xFF000000L;
493*4882a593Smuzhiyun 		__raw_writel(reg | color_key, DP_GRAPH_WIND_CTRL());
494*4882a593Smuzhiyun 		color_key_4rgb = 0;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 		debug("_ipu_dp_init color key change to yuv fmt 0x%x!\n",
497*4882a593Smuzhiyun 			color_key);
498*4882a593Smuzhiyun 	}
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	ipu_dp_csc_setup(dp, dp_csc_array[bg_csc_type][fg_csc_type], 1);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	return 0;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
ipu_dp_uninit(ipu_channel_t channel)505*4882a593Smuzhiyun void ipu_dp_uninit(ipu_channel_t channel)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	int dp;
508*4882a593Smuzhiyun 	int partial = 0;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	if (channel == MEM_FG_SYNC) {
511*4882a593Smuzhiyun 		dp = DP_SYNC;
512*4882a593Smuzhiyun 		partial = 1;
513*4882a593Smuzhiyun 	} else if (channel == MEM_BG_SYNC) {
514*4882a593Smuzhiyun 		dp = DP_SYNC;
515*4882a593Smuzhiyun 		partial = 0;
516*4882a593Smuzhiyun 	} else if (channel == MEM_BG_ASYNC0) {
517*4882a593Smuzhiyun 		dp = DP_ASYNC0;
518*4882a593Smuzhiyun 		partial = 0;
519*4882a593Smuzhiyun 	} else {
520*4882a593Smuzhiyun 		return;
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	if (partial)
524*4882a593Smuzhiyun 		fg_csc_type = CSC_NONE;
525*4882a593Smuzhiyun 	else
526*4882a593Smuzhiyun 		bg_csc_type = CSC_NONE;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	ipu_dp_csc_setup(dp, dp_csc_array[bg_csc_type][fg_csc_type], 0);
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun 
ipu_dc_init(int dc_chan,int di,unsigned char interlaced)531*4882a593Smuzhiyun void ipu_dc_init(int dc_chan, int di, unsigned char interlaced)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	u32 reg = 0;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	if ((dc_chan == 1) || (dc_chan == 5)) {
536*4882a593Smuzhiyun 		if (interlaced) {
537*4882a593Smuzhiyun 			ipu_dc_link_event(dc_chan, DC_EVT_NL, 0, 3);
538*4882a593Smuzhiyun 			ipu_dc_link_event(dc_chan, DC_EVT_EOL, 0, 2);
539*4882a593Smuzhiyun 			ipu_dc_link_event(dc_chan, DC_EVT_NEW_DATA, 0, 1);
540*4882a593Smuzhiyun 		} else {
541*4882a593Smuzhiyun 			if (di) {
542*4882a593Smuzhiyun 				ipu_dc_link_event(dc_chan, DC_EVT_NL, 2, 3);
543*4882a593Smuzhiyun 				ipu_dc_link_event(dc_chan, DC_EVT_EOL, 3, 2);
544*4882a593Smuzhiyun 				ipu_dc_link_event(dc_chan, DC_EVT_NEW_DATA,
545*4882a593Smuzhiyun 					4, 1);
546*4882a593Smuzhiyun 			} else {
547*4882a593Smuzhiyun 				ipu_dc_link_event(dc_chan, DC_EVT_NL, 5, 3);
548*4882a593Smuzhiyun 				ipu_dc_link_event(dc_chan, DC_EVT_EOL, 6, 2);
549*4882a593Smuzhiyun 				ipu_dc_link_event(dc_chan, DC_EVT_NEW_DATA,
550*4882a593Smuzhiyun 					7, 1);
551*4882a593Smuzhiyun 			}
552*4882a593Smuzhiyun 		}
553*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NF, 0, 0);
554*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NFIELD, 0, 0);
555*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_EOF, 0, 0);
556*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_EOFIELD, 0, 0);
557*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NEW_CHAN, 0, 0);
558*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NEW_ADDR, 0, 0);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 		reg = 0x2;
561*4882a593Smuzhiyun 		reg |= DC_DISP_ID_SYNC(di) << DC_WR_CH_CONF_PROG_DISP_ID_OFFSET;
562*4882a593Smuzhiyun 		reg |= di << 2;
563*4882a593Smuzhiyun 		if (interlaced)
564*4882a593Smuzhiyun 			reg |= DC_WR_CH_CONF_FIELD_MODE;
565*4882a593Smuzhiyun 	} else if ((dc_chan == 8) || (dc_chan == 9)) {
566*4882a593Smuzhiyun 		/* async channels */
567*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NEW_DATA_W_0, 0x64, 1);
568*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NEW_DATA_W_1, 0x64, 1);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 		reg = 0x3;
571*4882a593Smuzhiyun 		reg |= DC_DISP_ID_SERIAL << DC_WR_CH_CONF_PROG_DISP_ID_OFFSET;
572*4882a593Smuzhiyun 	}
573*4882a593Smuzhiyun 	__raw_writel(reg, DC_WR_CH_CONF(dc_chan));
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	__raw_writel(0x00000000, DC_WR_CH_ADDR(dc_chan));
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	__raw_writel(0x00000084, DC_GEN);
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun 
ipu_dc_uninit(int dc_chan)580*4882a593Smuzhiyun void ipu_dc_uninit(int dc_chan)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	if ((dc_chan == 1) || (dc_chan == 5)) {
583*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NL, 0, 0);
584*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_EOL, 0, 0);
585*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NEW_DATA, 0, 0);
586*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NF, 0, 0);
587*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NFIELD, 0, 0);
588*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_EOF, 0, 0);
589*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_EOFIELD, 0, 0);
590*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NEW_CHAN, 0, 0);
591*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NEW_ADDR, 0, 0);
592*4882a593Smuzhiyun 	} else if ((dc_chan == 8) || (dc_chan == 9)) {
593*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NEW_ADDR_W_0, 0, 0);
594*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NEW_ADDR_W_1, 0, 0);
595*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NEW_CHAN_W_0, 0, 0);
596*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NEW_CHAN_W_1, 0, 0);
597*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NEW_DATA_W_0, 0, 0);
598*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NEW_DATA_W_1, 0, 0);
599*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NEW_ADDR_R_0, 0, 0);
600*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NEW_ADDR_R_1, 0, 0);
601*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NEW_CHAN_R_0, 0, 0);
602*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NEW_CHAN_R_1, 0, 0);
603*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NEW_DATA_R_0, 0, 0);
604*4882a593Smuzhiyun 		ipu_dc_link_event(dc_chan, DC_EVT_NEW_DATA_R_1, 0, 0);
605*4882a593Smuzhiyun 	}
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
ipu_dp_dc_enable(ipu_channel_t channel)608*4882a593Smuzhiyun void ipu_dp_dc_enable(ipu_channel_t channel)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	int di;
611*4882a593Smuzhiyun 	uint32_t reg;
612*4882a593Smuzhiyun 	uint32_t dc_chan;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	if (channel == MEM_DC_SYNC)
615*4882a593Smuzhiyun 		dc_chan = 1;
616*4882a593Smuzhiyun 	else if ((channel == MEM_BG_SYNC) || (channel == MEM_FG_SYNC))
617*4882a593Smuzhiyun 		dc_chan = 5;
618*4882a593Smuzhiyun 	else
619*4882a593Smuzhiyun 		return;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	if (channel == MEM_FG_SYNC) {
622*4882a593Smuzhiyun 		/* Enable FG channel */
623*4882a593Smuzhiyun 		reg = __raw_readl(DP_COM_CONF());
624*4882a593Smuzhiyun 		__raw_writel(reg | DP_COM_CONF_FG_EN, DP_COM_CONF());
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 		reg = __raw_readl(IPU_SRM_PRI2) | 0x8;
627*4882a593Smuzhiyun 		__raw_writel(reg, IPU_SRM_PRI2);
628*4882a593Smuzhiyun 		return;
629*4882a593Smuzhiyun 	}
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	di = g_dc_di_assignment[dc_chan];
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	/* Make sure other DC sync channel is not assigned same DI */
634*4882a593Smuzhiyun 	reg = __raw_readl(DC_WR_CH_CONF(6 - dc_chan));
635*4882a593Smuzhiyun 	if ((di << 2) == (reg & DC_WR_CH_CONF_PROG_DI_ID)) {
636*4882a593Smuzhiyun 		reg &= ~DC_WR_CH_CONF_PROG_DI_ID;
637*4882a593Smuzhiyun 		reg |= di ? 0 : DC_WR_CH_CONF_PROG_DI_ID;
638*4882a593Smuzhiyun 		__raw_writel(reg, DC_WR_CH_CONF(6 - dc_chan));
639*4882a593Smuzhiyun 	}
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	reg = __raw_readl(DC_WR_CH_CONF(dc_chan));
642*4882a593Smuzhiyun 	reg |= 4 << DC_WR_CH_CONF_PROG_TYPE_OFFSET;
643*4882a593Smuzhiyun 	__raw_writel(reg, DC_WR_CH_CONF(dc_chan));
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	clk_enable(g_pixel_clk[di]);
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun static unsigned char dc_swap;
649*4882a593Smuzhiyun 
ipu_dp_dc_disable(ipu_channel_t channel,unsigned char swap)650*4882a593Smuzhiyun void ipu_dp_dc_disable(ipu_channel_t channel, unsigned char swap)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun 	uint32_t reg;
653*4882a593Smuzhiyun 	uint32_t csc;
654*4882a593Smuzhiyun 	uint32_t dc_chan = 0;
655*4882a593Smuzhiyun 	int timeout = 50;
656*4882a593Smuzhiyun 	int irq = 0;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	dc_swap = swap;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	if (channel == MEM_DC_SYNC) {
661*4882a593Smuzhiyun 		dc_chan = 1;
662*4882a593Smuzhiyun 		irq = IPU_IRQ_DC_FC_1;
663*4882a593Smuzhiyun 	} else if (channel == MEM_BG_SYNC) {
664*4882a593Smuzhiyun 		dc_chan = 5;
665*4882a593Smuzhiyun 		irq = IPU_IRQ_DP_SF_END;
666*4882a593Smuzhiyun 	} else if (channel == MEM_FG_SYNC) {
667*4882a593Smuzhiyun 		/* Disable FG channel */
668*4882a593Smuzhiyun 		dc_chan = 5;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 		reg = __raw_readl(DP_COM_CONF());
671*4882a593Smuzhiyun 		csc = reg & DP_COM_CONF_CSC_DEF_MASK;
672*4882a593Smuzhiyun 		if (csc == DP_COM_CONF_CSC_DEF_FG)
673*4882a593Smuzhiyun 			reg &= ~DP_COM_CONF_CSC_DEF_MASK;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 		reg &= ~DP_COM_CONF_FG_EN;
676*4882a593Smuzhiyun 		__raw_writel(reg, DP_COM_CONF());
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 		reg = __raw_readl(IPU_SRM_PRI2) | 0x8;
679*4882a593Smuzhiyun 		__raw_writel(reg, IPU_SRM_PRI2);
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 		timeout = 50;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 		/*
684*4882a593Smuzhiyun 		 * Wait for DC triple buffer to empty,
685*4882a593Smuzhiyun 		 * this check is useful for tv overlay.
686*4882a593Smuzhiyun 		 */
687*4882a593Smuzhiyun 		if (g_dc_di_assignment[dc_chan] == 0)
688*4882a593Smuzhiyun 			while ((__raw_readl(DC_STAT) & 0x00000002)
689*4882a593Smuzhiyun 			       != 0x00000002) {
690*4882a593Smuzhiyun 				udelay(2000);
691*4882a593Smuzhiyun 				timeout -= 2;
692*4882a593Smuzhiyun 				if (timeout <= 0)
693*4882a593Smuzhiyun 					break;
694*4882a593Smuzhiyun 			}
695*4882a593Smuzhiyun 		else if (g_dc_di_assignment[dc_chan] == 1)
696*4882a593Smuzhiyun 			while ((__raw_readl(DC_STAT) & 0x00000020)
697*4882a593Smuzhiyun 			       != 0x00000020) {
698*4882a593Smuzhiyun 				udelay(2000);
699*4882a593Smuzhiyun 				timeout -= 2;
700*4882a593Smuzhiyun 				if (timeout <= 0)
701*4882a593Smuzhiyun 					break;
702*4882a593Smuzhiyun 			}
703*4882a593Smuzhiyun 		return;
704*4882a593Smuzhiyun 	} else {
705*4882a593Smuzhiyun 		return;
706*4882a593Smuzhiyun 	}
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	if (dc_swap) {
709*4882a593Smuzhiyun 		/* Swap DC channel 1 and 5 settings, and disable old dc chan */
710*4882a593Smuzhiyun 		reg = __raw_readl(DC_WR_CH_CONF(dc_chan));
711*4882a593Smuzhiyun 		__raw_writel(reg, DC_WR_CH_CONF(6 - dc_chan));
712*4882a593Smuzhiyun 		reg &= ~DC_WR_CH_CONF_PROG_TYPE_MASK;
713*4882a593Smuzhiyun 		reg ^= DC_WR_CH_CONF_PROG_DI_ID;
714*4882a593Smuzhiyun 		__raw_writel(reg, DC_WR_CH_CONF(dc_chan));
715*4882a593Smuzhiyun 	} else {
716*4882a593Smuzhiyun 		/* Make sure that we leave at the irq starting edge */
717*4882a593Smuzhiyun 		__raw_writel(IPUIRQ_2_MASK(irq), IPUIRQ_2_STATREG(irq));
718*4882a593Smuzhiyun 		do {
719*4882a593Smuzhiyun 			reg = __raw_readl(IPUIRQ_2_STATREG(irq));
720*4882a593Smuzhiyun 		} while (!(reg & IPUIRQ_2_MASK(irq)));
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 		reg = __raw_readl(DC_WR_CH_CONF(dc_chan));
723*4882a593Smuzhiyun 		reg &= ~DC_WR_CH_CONF_PROG_TYPE_MASK;
724*4882a593Smuzhiyun 		__raw_writel(reg, DC_WR_CH_CONF(dc_chan));
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 		reg = __raw_readl(IPU_DISP_GEN);
727*4882a593Smuzhiyun 		if (g_dc_di_assignment[dc_chan])
728*4882a593Smuzhiyun 			reg &= ~DI1_COUNTER_RELEASE;
729*4882a593Smuzhiyun 		else
730*4882a593Smuzhiyun 			reg &= ~DI0_COUNTER_RELEASE;
731*4882a593Smuzhiyun 		__raw_writel(reg, IPU_DISP_GEN);
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 		/* Clock is already off because it must be done quickly, but
734*4882a593Smuzhiyun 		   we need to fix the ref count */
735*4882a593Smuzhiyun 		clk_disable(g_pixel_clk[g_dc_di_assignment[dc_chan]]);
736*4882a593Smuzhiyun 	}
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun 
ipu_init_dc_mappings(void)739*4882a593Smuzhiyun void ipu_init_dc_mappings(void)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun 	/* IPU_PIX_FMT_RGB24 */
742*4882a593Smuzhiyun 	ipu_dc_map_clear(0);
743*4882a593Smuzhiyun 	ipu_dc_map_config(0, 0, 7, 0xFF);
744*4882a593Smuzhiyun 	ipu_dc_map_config(0, 1, 15, 0xFF);
745*4882a593Smuzhiyun 	ipu_dc_map_config(0, 2, 23, 0xFF);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	/* IPU_PIX_FMT_RGB666 */
748*4882a593Smuzhiyun 	ipu_dc_map_clear(1);
749*4882a593Smuzhiyun 	ipu_dc_map_config(1, 0, 5, 0xFC);
750*4882a593Smuzhiyun 	ipu_dc_map_config(1, 1, 11, 0xFC);
751*4882a593Smuzhiyun 	ipu_dc_map_config(1, 2, 17, 0xFC);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	/* IPU_PIX_FMT_YUV444 */
754*4882a593Smuzhiyun 	ipu_dc_map_clear(2);
755*4882a593Smuzhiyun 	ipu_dc_map_config(2, 0, 15, 0xFF);
756*4882a593Smuzhiyun 	ipu_dc_map_config(2, 1, 23, 0xFF);
757*4882a593Smuzhiyun 	ipu_dc_map_config(2, 2, 7, 0xFF);
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	/* IPU_PIX_FMT_RGB565 */
760*4882a593Smuzhiyun 	ipu_dc_map_clear(3);
761*4882a593Smuzhiyun 	ipu_dc_map_config(3, 0, 4, 0xF8);
762*4882a593Smuzhiyun 	ipu_dc_map_config(3, 1, 10, 0xFC);
763*4882a593Smuzhiyun 	ipu_dc_map_config(3, 2, 15, 0xF8);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	/* IPU_PIX_FMT_LVDS666 */
766*4882a593Smuzhiyun 	ipu_dc_map_clear(4);
767*4882a593Smuzhiyun 	ipu_dc_map_config(4, 0, 5, 0xFC);
768*4882a593Smuzhiyun 	ipu_dc_map_config(4, 1, 13, 0xFC);
769*4882a593Smuzhiyun 	ipu_dc_map_config(4, 2, 21, 0xFC);
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun 
ipu_pixfmt_to_map(uint32_t fmt)772*4882a593Smuzhiyun static int ipu_pixfmt_to_map(uint32_t fmt)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun 	switch (fmt) {
775*4882a593Smuzhiyun 	case IPU_PIX_FMT_GENERIC:
776*4882a593Smuzhiyun 	case IPU_PIX_FMT_RGB24:
777*4882a593Smuzhiyun 		return 0;
778*4882a593Smuzhiyun 	case IPU_PIX_FMT_RGB666:
779*4882a593Smuzhiyun 		return 1;
780*4882a593Smuzhiyun 	case IPU_PIX_FMT_YUV444:
781*4882a593Smuzhiyun 		return 2;
782*4882a593Smuzhiyun 	case IPU_PIX_FMT_RGB565:
783*4882a593Smuzhiyun 		return 3;
784*4882a593Smuzhiyun 	case IPU_PIX_FMT_LVDS666:
785*4882a593Smuzhiyun 		return 4;
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	return -1;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun /*
792*4882a593Smuzhiyun  * This function is called to initialize a synchronous LCD panel.
793*4882a593Smuzhiyun  *
794*4882a593Smuzhiyun  * @param       disp            The DI the panel is attached to.
795*4882a593Smuzhiyun  *
796*4882a593Smuzhiyun  * @param       pixel_clk       Desired pixel clock frequency in Hz.
797*4882a593Smuzhiyun  *
798*4882a593Smuzhiyun  * @param       pixel_fmt       Input parameter for pixel format of buffer.
799*4882a593Smuzhiyun  *                              Pixel format is a FOURCC ASCII code.
800*4882a593Smuzhiyun  *
801*4882a593Smuzhiyun  * @param       width           The width of panel in pixels.
802*4882a593Smuzhiyun  *
803*4882a593Smuzhiyun  * @param       height          The height of panel in pixels.
804*4882a593Smuzhiyun  *
805*4882a593Smuzhiyun  * @param       hStartWidth     The number of pixel clocks between the HSYNC
806*4882a593Smuzhiyun  *                              signal pulse and the start of valid data.
807*4882a593Smuzhiyun  *
808*4882a593Smuzhiyun  * @param       hSyncWidth      The width of the HSYNC signal in units of pixel
809*4882a593Smuzhiyun  *                              clocks.
810*4882a593Smuzhiyun  *
811*4882a593Smuzhiyun  * @param       hEndWidth       The number of pixel clocks between the end of
812*4882a593Smuzhiyun  *                              valid data and the HSYNC signal for next line.
813*4882a593Smuzhiyun  *
814*4882a593Smuzhiyun  * @param       vStartWidth     The number of lines between the VSYNC
815*4882a593Smuzhiyun  *                              signal pulse and the start of valid data.
816*4882a593Smuzhiyun  *
817*4882a593Smuzhiyun  * @param       vSyncWidth      The width of the VSYNC signal in units of lines
818*4882a593Smuzhiyun  *
819*4882a593Smuzhiyun  * @param       vEndWidth       The number of lines between the end of valid
820*4882a593Smuzhiyun  *                              data and the VSYNC signal for next frame.
821*4882a593Smuzhiyun  *
822*4882a593Smuzhiyun  * @param       sig             Bitfield of signal polarities for LCD interface.
823*4882a593Smuzhiyun  *
824*4882a593Smuzhiyun  * @return      This function returns 0 on success or negative error code on
825*4882a593Smuzhiyun  *              fail.
826*4882a593Smuzhiyun  */
827*4882a593Smuzhiyun 
ipu_init_sync_panel(int disp,uint32_t pixel_clk,uint16_t width,uint16_t height,uint32_t pixel_fmt,uint16_t h_start_width,uint16_t h_sync_width,uint16_t h_end_width,uint16_t v_start_width,uint16_t v_sync_width,uint16_t v_end_width,uint32_t v_to_h_sync,ipu_di_signal_cfg_t sig)828*4882a593Smuzhiyun int32_t ipu_init_sync_panel(int disp, uint32_t pixel_clk,
829*4882a593Smuzhiyun 			    uint16_t width, uint16_t height,
830*4882a593Smuzhiyun 			    uint32_t pixel_fmt,
831*4882a593Smuzhiyun 			    uint16_t h_start_width, uint16_t h_sync_width,
832*4882a593Smuzhiyun 			    uint16_t h_end_width, uint16_t v_start_width,
833*4882a593Smuzhiyun 			    uint16_t v_sync_width, uint16_t v_end_width,
834*4882a593Smuzhiyun 			    uint32_t v_to_h_sync, ipu_di_signal_cfg_t sig)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun 	uint32_t reg;
837*4882a593Smuzhiyun 	uint32_t di_gen, vsync_cnt;
838*4882a593Smuzhiyun 	uint32_t div, rounded_pixel_clk;
839*4882a593Smuzhiyun 	uint32_t h_total, v_total;
840*4882a593Smuzhiyun 	int map;
841*4882a593Smuzhiyun 	struct clk *di_parent;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	debug("panel size = %d x %d\n", width, height);
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	if ((v_sync_width == 0) || (h_sync_width == 0))
846*4882a593Smuzhiyun 		return -EINVAL;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	/* adapt panel to ipu restricitions */
849*4882a593Smuzhiyun 	if (v_end_width < 2) {
850*4882a593Smuzhiyun 		v_end_width = 2;
851*4882a593Smuzhiyun 		puts("WARNING: v_end_width (lower_margin) must be >= 2, adjusted\n");
852*4882a593Smuzhiyun 	}
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	h_total = width + h_sync_width + h_start_width + h_end_width;
855*4882a593Smuzhiyun 	v_total = height + v_sync_width + v_start_width + v_end_width;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	/* Init clocking */
858*4882a593Smuzhiyun 	debug("pixel clk = %dHz\n", pixel_clk);
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	if (sig.ext_clk) {
861*4882a593Smuzhiyun 		if (!(g_di1_tvout && (disp == 1))) { /*not round div for tvout*/
862*4882a593Smuzhiyun 			/*
863*4882a593Smuzhiyun 			 * Set the  PLL to be an even multiple
864*4882a593Smuzhiyun 			 * of the pixel clock.
865*4882a593Smuzhiyun 			 */
866*4882a593Smuzhiyun 			if ((clk_get_usecount(g_pixel_clk[0]) == 0) &&
867*4882a593Smuzhiyun 				(clk_get_usecount(g_pixel_clk[1]) == 0)) {
868*4882a593Smuzhiyun 				di_parent = clk_get_parent(g_di_clk[disp]);
869*4882a593Smuzhiyun 				rounded_pixel_clk =
870*4882a593Smuzhiyun 					clk_round_rate(g_pixel_clk[disp],
871*4882a593Smuzhiyun 						pixel_clk);
872*4882a593Smuzhiyun 				div  = clk_get_rate(di_parent) /
873*4882a593Smuzhiyun 					rounded_pixel_clk;
874*4882a593Smuzhiyun 				if (div % 2)
875*4882a593Smuzhiyun 					div++;
876*4882a593Smuzhiyun 				if (clk_get_rate(di_parent) != div *
877*4882a593Smuzhiyun 					rounded_pixel_clk)
878*4882a593Smuzhiyun 					clk_set_rate(di_parent,
879*4882a593Smuzhiyun 						div * rounded_pixel_clk);
880*4882a593Smuzhiyun 				udelay(10000);
881*4882a593Smuzhiyun 				clk_set_rate(g_di_clk[disp],
882*4882a593Smuzhiyun 					2 * rounded_pixel_clk);
883*4882a593Smuzhiyun 				udelay(10000);
884*4882a593Smuzhiyun 			}
885*4882a593Smuzhiyun 		}
886*4882a593Smuzhiyun 		clk_set_parent(g_pixel_clk[disp], g_ldb_clk);
887*4882a593Smuzhiyun 	} else {
888*4882a593Smuzhiyun 		if (clk_get_usecount(g_pixel_clk[disp]) != 0)
889*4882a593Smuzhiyun 			clk_set_parent(g_pixel_clk[disp], g_ipu_clk);
890*4882a593Smuzhiyun 	}
891*4882a593Smuzhiyun 	rounded_pixel_clk = clk_round_rate(g_pixel_clk[disp], pixel_clk);
892*4882a593Smuzhiyun 	clk_set_rate(g_pixel_clk[disp], rounded_pixel_clk);
893*4882a593Smuzhiyun 	udelay(5000);
894*4882a593Smuzhiyun 	/* Get integer portion of divider */
895*4882a593Smuzhiyun 	div = clk_get_rate(clk_get_parent(g_pixel_clk[disp])) /
896*4882a593Smuzhiyun 		rounded_pixel_clk;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	ipu_di_data_wave_config(disp, SYNC_WAVE, div - 1, div - 1);
899*4882a593Smuzhiyun 	ipu_di_data_pin_config(disp, SYNC_WAVE, DI_PIN15, 3, 0, div * 2);
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	map = ipu_pixfmt_to_map(pixel_fmt);
902*4882a593Smuzhiyun 	if (map < 0) {
903*4882a593Smuzhiyun 		debug("IPU_DISP: No MAP\n");
904*4882a593Smuzhiyun 		return -EINVAL;
905*4882a593Smuzhiyun 	}
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	di_gen = __raw_readl(DI_GENERAL(disp));
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	if (sig.interlaced) {
910*4882a593Smuzhiyun 		/* Setup internal HSYNC waveform */
911*4882a593Smuzhiyun 		ipu_di_sync_config(
912*4882a593Smuzhiyun 				disp,		/* display */
913*4882a593Smuzhiyun 				1,		/* counter */
914*4882a593Smuzhiyun 				h_total / 2 - 1,/* run count */
915*4882a593Smuzhiyun 				DI_SYNC_CLK,	/* run_resolution */
916*4882a593Smuzhiyun 				0,		/* offset */
917*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* offset resolution */
918*4882a593Smuzhiyun 				0,		/* repeat count */
919*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_CLR_SEL */
920*4882a593Smuzhiyun 				0,		/* CNT_POLARITY_GEN_EN */
921*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_POLARITY_CLR_SEL */
922*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_POLARITY_TRIGGER_SEL */
923*4882a593Smuzhiyun 				0,		/* COUNT UP */
924*4882a593Smuzhiyun 				0		/* COUNT DOWN */
925*4882a593Smuzhiyun 				);
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 		/* Field 1 VSYNC waveform */
928*4882a593Smuzhiyun 		ipu_di_sync_config(
929*4882a593Smuzhiyun 				disp,		/* display */
930*4882a593Smuzhiyun 				2,		/* counter */
931*4882a593Smuzhiyun 				h_total - 1,	/* run count */
932*4882a593Smuzhiyun 				DI_SYNC_CLK,	/* run_resolution */
933*4882a593Smuzhiyun 				0,		/* offset */
934*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* offset resolution */
935*4882a593Smuzhiyun 				0,		/* repeat count */
936*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_CLR_SEL */
937*4882a593Smuzhiyun 				0,		/* CNT_POLARITY_GEN_EN */
938*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_POLARITY_CLR_SEL */
939*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_POLARITY_TRIGGER_SEL */
940*4882a593Smuzhiyun 				0,		/* COUNT UP */
941*4882a593Smuzhiyun 				4		/* COUNT DOWN */
942*4882a593Smuzhiyun 				);
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 		/* Setup internal HSYNC waveform */
945*4882a593Smuzhiyun 		ipu_di_sync_config(
946*4882a593Smuzhiyun 				disp,		/* display */
947*4882a593Smuzhiyun 				3,		/* counter */
948*4882a593Smuzhiyun 				v_total * 2 - 1,/* run count */
949*4882a593Smuzhiyun 				DI_SYNC_INT_HSYNC,	/* run_resolution */
950*4882a593Smuzhiyun 				1,		/* offset */
951*4882a593Smuzhiyun 				DI_SYNC_INT_HSYNC,	/* offset resolution */
952*4882a593Smuzhiyun 				0,		/* repeat count */
953*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_CLR_SEL */
954*4882a593Smuzhiyun 				0,		/* CNT_POLARITY_GEN_EN */
955*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_POLARITY_CLR_SEL */
956*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_POLARITY_TRIGGER_SEL */
957*4882a593Smuzhiyun 				0,		/* COUNT UP */
958*4882a593Smuzhiyun 				4		/* COUNT DOWN */
959*4882a593Smuzhiyun 				);
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 		/* Active Field ? */
962*4882a593Smuzhiyun 		ipu_di_sync_config(
963*4882a593Smuzhiyun 				disp,		/* display */
964*4882a593Smuzhiyun 				4,		/* counter */
965*4882a593Smuzhiyun 				v_total / 2 - 1,/* run count */
966*4882a593Smuzhiyun 				DI_SYNC_HSYNC,	/* run_resolution */
967*4882a593Smuzhiyun 				v_start_width,	/*  offset */
968*4882a593Smuzhiyun 				DI_SYNC_HSYNC,	/* offset resolution */
969*4882a593Smuzhiyun 				2,		/* repeat count */
970*4882a593Smuzhiyun 				DI_SYNC_VSYNC,	/* CNT_CLR_SEL */
971*4882a593Smuzhiyun 				0,		/* CNT_POLARITY_GEN_EN */
972*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_POLARITY_CLR_SEL */
973*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_POLARITY_TRIGGER_SEL */
974*4882a593Smuzhiyun 				0,		/* COUNT UP */
975*4882a593Smuzhiyun 				0		/* COUNT DOWN */
976*4882a593Smuzhiyun 				);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 		/* Active Line */
979*4882a593Smuzhiyun 		ipu_di_sync_config(
980*4882a593Smuzhiyun 				disp,		/* display */
981*4882a593Smuzhiyun 				5,		/* counter */
982*4882a593Smuzhiyun 				0,		/* run count */
983*4882a593Smuzhiyun 				DI_SYNC_HSYNC,	/* run_resolution */
984*4882a593Smuzhiyun 				0,		/*  offset */
985*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* offset resolution */
986*4882a593Smuzhiyun 				height / 2,	/* repeat count */
987*4882a593Smuzhiyun 				4,		/* CNT_CLR_SEL */
988*4882a593Smuzhiyun 				0,		/* CNT_POLARITY_GEN_EN */
989*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_POLARITY_CLR_SEL */
990*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_POLARITY_TRIGGER_SEL */
991*4882a593Smuzhiyun 				0,		/* COUNT UP */
992*4882a593Smuzhiyun 				0		/* COUNT DOWN */
993*4882a593Smuzhiyun 				);
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 		/* Field 0 VSYNC waveform */
996*4882a593Smuzhiyun 		ipu_di_sync_config(
997*4882a593Smuzhiyun 				disp,		/* display */
998*4882a593Smuzhiyun 				6,		/* counter */
999*4882a593Smuzhiyun 				v_total - 1,	/* run count */
1000*4882a593Smuzhiyun 				DI_SYNC_HSYNC,	/* run_resolution */
1001*4882a593Smuzhiyun 				0,		/* offset */
1002*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* offset resolution */
1003*4882a593Smuzhiyun 				0,		/* repeat count */
1004*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_CLR_SEL  */
1005*4882a593Smuzhiyun 				0,		/* CNT_POLARITY_GEN_EN */
1006*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_POLARITY_CLR_SEL */
1007*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_POLARITY_TRIGGER_SEL */
1008*4882a593Smuzhiyun 				0,		/* COUNT UP */
1009*4882a593Smuzhiyun 				0		/* COUNT DOWN */
1010*4882a593Smuzhiyun 				);
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 		/* DC VSYNC waveform */
1013*4882a593Smuzhiyun 		vsync_cnt = 7;
1014*4882a593Smuzhiyun 		ipu_di_sync_config(
1015*4882a593Smuzhiyun 				disp,		/* display */
1016*4882a593Smuzhiyun 				7,		/* counter */
1017*4882a593Smuzhiyun 				v_total / 2 - 1,/* run count */
1018*4882a593Smuzhiyun 				DI_SYNC_HSYNC,	/* run_resolution  */
1019*4882a593Smuzhiyun 				9,		/* offset  */
1020*4882a593Smuzhiyun 				DI_SYNC_HSYNC,	/* offset resolution */
1021*4882a593Smuzhiyun 				2,		/* repeat count */
1022*4882a593Smuzhiyun 				DI_SYNC_VSYNC,	/* CNT_CLR_SEL */
1023*4882a593Smuzhiyun 				0,		/* CNT_POLARITY_GEN_EN */
1024*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_POLARITY_CLR_SEL */
1025*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_POLARITY_TRIGGER_SEL */
1026*4882a593Smuzhiyun 				0,		/* COUNT UP */
1027*4882a593Smuzhiyun 				0		/* COUNT DOWN */
1028*4882a593Smuzhiyun 				);
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 		/* active pixel waveform */
1031*4882a593Smuzhiyun 		ipu_di_sync_config(
1032*4882a593Smuzhiyun 				disp,		/* display */
1033*4882a593Smuzhiyun 				8,		/* counter */
1034*4882a593Smuzhiyun 				0,		/* run count  */
1035*4882a593Smuzhiyun 				DI_SYNC_CLK,	/* run_resolution */
1036*4882a593Smuzhiyun 				h_start_width,	/* offset  */
1037*4882a593Smuzhiyun 				DI_SYNC_CLK,	/* offset resolution */
1038*4882a593Smuzhiyun 				width,		/* repeat count  */
1039*4882a593Smuzhiyun 				5,		/* CNT_CLR_SEL  */
1040*4882a593Smuzhiyun 				0,		/* CNT_POLARITY_GEN_EN  */
1041*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_POLARITY_CLR_SEL */
1042*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_POLARITY_TRIGGER_SEL  */
1043*4882a593Smuzhiyun 				0,		/* COUNT UP  */
1044*4882a593Smuzhiyun 				0		/* COUNT DOWN */
1045*4882a593Smuzhiyun 				);
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 		ipu_di_sync_config(
1048*4882a593Smuzhiyun 				disp,		/* display */
1049*4882a593Smuzhiyun 				9,		/* counter */
1050*4882a593Smuzhiyun 				v_total - 1,	/* run count */
1051*4882a593Smuzhiyun 				DI_SYNC_INT_HSYNC,/* run_resolution */
1052*4882a593Smuzhiyun 				v_total / 2,	/* offset  */
1053*4882a593Smuzhiyun 				DI_SYNC_INT_HSYNC,/* offset resolution  */
1054*4882a593Smuzhiyun 				0,		/* repeat count */
1055*4882a593Smuzhiyun 				DI_SYNC_HSYNC,	/* CNT_CLR_SEL */
1056*4882a593Smuzhiyun 				0,		/* CNT_POLARITY_GEN_EN  */
1057*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_POLARITY_CLR_SEL  */
1058*4882a593Smuzhiyun 				DI_SYNC_NONE,	/* CNT_POLARITY_TRIGGER_SEL */
1059*4882a593Smuzhiyun 				0,		/* COUNT UP */
1060*4882a593Smuzhiyun 				4		/* COUNT DOWN */
1061*4882a593Smuzhiyun 				);
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 		/* set gentime select and tag sel */
1064*4882a593Smuzhiyun 		reg = __raw_readl(DI_SW_GEN1(disp, 9));
1065*4882a593Smuzhiyun 		reg &= 0x1FFFFFFF;
1066*4882a593Smuzhiyun 		reg |= (3 - 1)<<29 | 0x00008000;
1067*4882a593Smuzhiyun 		__raw_writel(reg, DI_SW_GEN1(disp, 9));
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 		__raw_writel(v_total / 2 - 1, DI_SCR_CONF(disp));
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 		/* set y_sel = 1 */
1072*4882a593Smuzhiyun 		di_gen |= 0x10000000;
1073*4882a593Smuzhiyun 		di_gen |= DI_GEN_POLARITY_5;
1074*4882a593Smuzhiyun 		di_gen |= DI_GEN_POLARITY_8;
1075*4882a593Smuzhiyun 	} else {
1076*4882a593Smuzhiyun 		/* Setup internal HSYNC waveform */
1077*4882a593Smuzhiyun 		ipu_di_sync_config(disp, 1, h_total - 1, DI_SYNC_CLK,
1078*4882a593Smuzhiyun 				0, DI_SYNC_NONE, 0, DI_SYNC_NONE,
1079*4882a593Smuzhiyun 				0, DI_SYNC_NONE,
1080*4882a593Smuzhiyun 				DI_SYNC_NONE, 0, 0);
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 		/* Setup external (delayed) HSYNC waveform */
1083*4882a593Smuzhiyun 		ipu_di_sync_config(disp, DI_SYNC_HSYNC, h_total - 1,
1084*4882a593Smuzhiyun 				DI_SYNC_CLK, div * v_to_h_sync, DI_SYNC_CLK,
1085*4882a593Smuzhiyun 				0, DI_SYNC_NONE, 1, DI_SYNC_NONE,
1086*4882a593Smuzhiyun 				DI_SYNC_CLK, 0, h_sync_width * 2);
1087*4882a593Smuzhiyun 		/* Setup VSYNC waveform */
1088*4882a593Smuzhiyun 		vsync_cnt = DI_SYNC_VSYNC;
1089*4882a593Smuzhiyun 		ipu_di_sync_config(disp, DI_SYNC_VSYNC, v_total - 1,
1090*4882a593Smuzhiyun 				DI_SYNC_INT_HSYNC, 0, DI_SYNC_NONE, 0,
1091*4882a593Smuzhiyun 				DI_SYNC_NONE, 1, DI_SYNC_NONE,
1092*4882a593Smuzhiyun 				DI_SYNC_INT_HSYNC, 0, v_sync_width * 2);
1093*4882a593Smuzhiyun 		__raw_writel(v_total - 1, DI_SCR_CONF(disp));
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 		/* Setup active data waveform to sync with DC */
1096*4882a593Smuzhiyun 		ipu_di_sync_config(disp, 4, 0, DI_SYNC_HSYNC,
1097*4882a593Smuzhiyun 				v_sync_width + v_start_width, DI_SYNC_HSYNC,
1098*4882a593Smuzhiyun 				height,
1099*4882a593Smuzhiyun 				DI_SYNC_VSYNC, 0, DI_SYNC_NONE,
1100*4882a593Smuzhiyun 				DI_SYNC_NONE, 0, 0);
1101*4882a593Smuzhiyun 		ipu_di_sync_config(disp, 5, 0, DI_SYNC_CLK,
1102*4882a593Smuzhiyun 				h_sync_width + h_start_width, DI_SYNC_CLK,
1103*4882a593Smuzhiyun 				width, 4, 0, DI_SYNC_NONE, DI_SYNC_NONE, 0,
1104*4882a593Smuzhiyun 				0);
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 		/* reset all unused counters */
1107*4882a593Smuzhiyun 		__raw_writel(0, DI_SW_GEN0(disp, 6));
1108*4882a593Smuzhiyun 		__raw_writel(0, DI_SW_GEN1(disp, 6));
1109*4882a593Smuzhiyun 		__raw_writel(0, DI_SW_GEN0(disp, 7));
1110*4882a593Smuzhiyun 		__raw_writel(0, DI_SW_GEN1(disp, 7));
1111*4882a593Smuzhiyun 		__raw_writel(0, DI_SW_GEN0(disp, 8));
1112*4882a593Smuzhiyun 		__raw_writel(0, DI_SW_GEN1(disp, 8));
1113*4882a593Smuzhiyun 		__raw_writel(0, DI_SW_GEN0(disp, 9));
1114*4882a593Smuzhiyun 		__raw_writel(0, DI_SW_GEN1(disp, 9));
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 		reg = __raw_readl(DI_STP_REP(disp, 6));
1117*4882a593Smuzhiyun 		reg &= 0x0000FFFF;
1118*4882a593Smuzhiyun 		__raw_writel(reg, DI_STP_REP(disp, 6));
1119*4882a593Smuzhiyun 		__raw_writel(0, DI_STP_REP(disp, 7));
1120*4882a593Smuzhiyun 		__raw_writel(0, DI_STP_REP9(disp));
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 		/* Init template microcode */
1123*4882a593Smuzhiyun 		if (disp) {
1124*4882a593Smuzhiyun 		   ipu_dc_write_tmpl(2, WROD(0), 0, map, SYNC_WAVE, 8, 5);
1125*4882a593Smuzhiyun 		   ipu_dc_write_tmpl(3, WROD(0), 0, map, SYNC_WAVE, 4, 5);
1126*4882a593Smuzhiyun 		   ipu_dc_write_tmpl(4, WROD(0), 0, map, SYNC_WAVE, 0, 5);
1127*4882a593Smuzhiyun 		} else {
1128*4882a593Smuzhiyun 		   ipu_dc_write_tmpl(5, WROD(0), 0, map, SYNC_WAVE, 8, 5);
1129*4882a593Smuzhiyun 		   ipu_dc_write_tmpl(6, WROD(0), 0, map, SYNC_WAVE, 4, 5);
1130*4882a593Smuzhiyun 		   ipu_dc_write_tmpl(7, WROD(0), 0, map, SYNC_WAVE, 0, 5);
1131*4882a593Smuzhiyun 		}
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 		if (sig.Hsync_pol)
1134*4882a593Smuzhiyun 			di_gen |= DI_GEN_POLARITY_2;
1135*4882a593Smuzhiyun 		if (sig.Vsync_pol)
1136*4882a593Smuzhiyun 			di_gen |= DI_GEN_POLARITY_3;
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 		if (!sig.clk_pol)
1139*4882a593Smuzhiyun 			di_gen |= DI_GEN_POL_CLK;
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	}
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	__raw_writel(di_gen, DI_GENERAL(disp));
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	__raw_writel((--vsync_cnt << DI_VSYNC_SEL_OFFSET) |
1146*4882a593Smuzhiyun 			0x00000002, DI_SYNC_AS_GEN(disp));
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	reg = __raw_readl(DI_POL(disp));
1149*4882a593Smuzhiyun 	reg &= ~(DI_POL_DRDY_DATA_POLARITY | DI_POL_DRDY_POLARITY_15);
1150*4882a593Smuzhiyun 	if (sig.enable_pol)
1151*4882a593Smuzhiyun 		reg |= DI_POL_DRDY_POLARITY_15;
1152*4882a593Smuzhiyun 	if (sig.data_pol)
1153*4882a593Smuzhiyun 		reg |= DI_POL_DRDY_DATA_POLARITY;
1154*4882a593Smuzhiyun 	__raw_writel(reg, DI_POL(disp));
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	__raw_writel(width, DC_DISP_CONF2(DC_DISP_ID_SYNC(disp)));
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	return 0;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun /*
1162*4882a593Smuzhiyun  * This function sets the foreground and background plane global alpha blending
1163*4882a593Smuzhiyun  * modes. This function also sets the DP graphic plane according to the
1164*4882a593Smuzhiyun  * parameter of IPUv3 DP channel.
1165*4882a593Smuzhiyun  *
1166*4882a593Smuzhiyun  * @param	channel		IPUv3 DP channel
1167*4882a593Smuzhiyun  *
1168*4882a593Smuzhiyun  * @param       enable          Boolean to enable or disable global alpha
1169*4882a593Smuzhiyun  *                              blending. If disabled, local blending is used.
1170*4882a593Smuzhiyun  *
1171*4882a593Smuzhiyun  * @param       alpha           Global alpha value.
1172*4882a593Smuzhiyun  *
1173*4882a593Smuzhiyun  * @return      Returns 0 on success or negative error code on fail
1174*4882a593Smuzhiyun  */
ipu_disp_set_global_alpha(ipu_channel_t channel,unsigned char enable,uint8_t alpha)1175*4882a593Smuzhiyun int32_t ipu_disp_set_global_alpha(ipu_channel_t channel, unsigned char enable,
1176*4882a593Smuzhiyun 				  uint8_t alpha)
1177*4882a593Smuzhiyun {
1178*4882a593Smuzhiyun 	uint32_t reg;
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	unsigned char bg_chan;
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	if (!((channel == MEM_BG_SYNC || channel == MEM_FG_SYNC) ||
1183*4882a593Smuzhiyun 		(channel == MEM_BG_ASYNC0 || channel == MEM_FG_ASYNC0) ||
1184*4882a593Smuzhiyun 		(channel == MEM_BG_ASYNC1 || channel == MEM_FG_ASYNC1)))
1185*4882a593Smuzhiyun 		return -EINVAL;
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	if (channel == MEM_BG_SYNC || channel == MEM_BG_ASYNC0 ||
1188*4882a593Smuzhiyun 	    channel == MEM_BG_ASYNC1)
1189*4882a593Smuzhiyun 		bg_chan = 1;
1190*4882a593Smuzhiyun 	else
1191*4882a593Smuzhiyun 		bg_chan = 0;
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	if (!g_ipu_clk_enabled)
1194*4882a593Smuzhiyun 		clk_enable(g_ipu_clk);
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	if (bg_chan) {
1197*4882a593Smuzhiyun 		reg = __raw_readl(DP_COM_CONF());
1198*4882a593Smuzhiyun 		__raw_writel(reg & ~DP_COM_CONF_GWSEL, DP_COM_CONF());
1199*4882a593Smuzhiyun 	} else {
1200*4882a593Smuzhiyun 		reg = __raw_readl(DP_COM_CONF());
1201*4882a593Smuzhiyun 		__raw_writel(reg | DP_COM_CONF_GWSEL, DP_COM_CONF());
1202*4882a593Smuzhiyun 	}
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	if (enable) {
1205*4882a593Smuzhiyun 		reg = __raw_readl(DP_GRAPH_WIND_CTRL()) & 0x00FFFFFFL;
1206*4882a593Smuzhiyun 		__raw_writel(reg | ((uint32_t) alpha << 24),
1207*4882a593Smuzhiyun 			     DP_GRAPH_WIND_CTRL());
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 		reg = __raw_readl(DP_COM_CONF());
1210*4882a593Smuzhiyun 		__raw_writel(reg | DP_COM_CONF_GWAM, DP_COM_CONF());
1211*4882a593Smuzhiyun 	} else {
1212*4882a593Smuzhiyun 		reg = __raw_readl(DP_COM_CONF());
1213*4882a593Smuzhiyun 		__raw_writel(reg & ~DP_COM_CONF_GWAM, DP_COM_CONF());
1214*4882a593Smuzhiyun 	}
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	reg = __raw_readl(IPU_SRM_PRI2) | 0x8;
1217*4882a593Smuzhiyun 	__raw_writel(reg, IPU_SRM_PRI2);
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	if (!g_ipu_clk_enabled)
1220*4882a593Smuzhiyun 		clk_disable(g_ipu_clk);
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	return 0;
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun /*
1226*4882a593Smuzhiyun  * This function sets the transparent color key for SDC graphic plane.
1227*4882a593Smuzhiyun  *
1228*4882a593Smuzhiyun  * @param       channel         Input parameter for the logical channel ID.
1229*4882a593Smuzhiyun  *
1230*4882a593Smuzhiyun  * @param       enable          Boolean to enable or disable color key
1231*4882a593Smuzhiyun  *
1232*4882a593Smuzhiyun  * @param       colorKey        24-bit RGB color for transparent color key.
1233*4882a593Smuzhiyun  *
1234*4882a593Smuzhiyun  * @return      Returns 0 on success or negative error code on fail
1235*4882a593Smuzhiyun  */
ipu_disp_set_color_key(ipu_channel_t channel,unsigned char enable,uint32_t color_key)1236*4882a593Smuzhiyun int32_t ipu_disp_set_color_key(ipu_channel_t channel, unsigned char enable,
1237*4882a593Smuzhiyun 			       uint32_t color_key)
1238*4882a593Smuzhiyun {
1239*4882a593Smuzhiyun 	uint32_t reg;
1240*4882a593Smuzhiyun 	int y, u, v;
1241*4882a593Smuzhiyun 	int red, green, blue;
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	if (!((channel == MEM_BG_SYNC || channel == MEM_FG_SYNC) ||
1244*4882a593Smuzhiyun 		(channel == MEM_BG_ASYNC0 || channel == MEM_FG_ASYNC0) ||
1245*4882a593Smuzhiyun 		(channel == MEM_BG_ASYNC1 || channel == MEM_FG_ASYNC1)))
1246*4882a593Smuzhiyun 		return -EINVAL;
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	if (!g_ipu_clk_enabled)
1249*4882a593Smuzhiyun 		clk_enable(g_ipu_clk);
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	color_key_4rgb = 1;
1252*4882a593Smuzhiyun 	/* Transform color key from rgb to yuv if CSC is enabled */
1253*4882a593Smuzhiyun 	if (((fg_csc_type == RGB2YUV) && (bg_csc_type == YUV2YUV)) ||
1254*4882a593Smuzhiyun 		((fg_csc_type == YUV2YUV) && (bg_csc_type == RGB2YUV)) ||
1255*4882a593Smuzhiyun 		((fg_csc_type == YUV2YUV) && (bg_csc_type == YUV2YUV)) ||
1256*4882a593Smuzhiyun 		((fg_csc_type == YUV2RGB) && (bg_csc_type == YUV2RGB))) {
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 		debug("color key 0x%x need change to yuv fmt\n", color_key);
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 		red = (color_key >> 16) & 0xFF;
1261*4882a593Smuzhiyun 		green = (color_key >> 8) & 0xFF;
1262*4882a593Smuzhiyun 		blue = color_key & 0xFF;
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 		y = rgb_to_yuv(0, red, green, blue);
1265*4882a593Smuzhiyun 		u = rgb_to_yuv(1, red, green, blue);
1266*4882a593Smuzhiyun 		v = rgb_to_yuv(2, red, green, blue);
1267*4882a593Smuzhiyun 		color_key = (y << 16) | (u << 8) | v;
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 		color_key_4rgb = 0;
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 		debug("color key change to yuv fmt 0x%x\n", color_key);
1272*4882a593Smuzhiyun 	}
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	if (enable) {
1275*4882a593Smuzhiyun 		reg = __raw_readl(DP_GRAPH_WIND_CTRL()) & 0xFF000000L;
1276*4882a593Smuzhiyun 		__raw_writel(reg | color_key, DP_GRAPH_WIND_CTRL());
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 		reg = __raw_readl(DP_COM_CONF());
1279*4882a593Smuzhiyun 		__raw_writel(reg | DP_COM_CONF_GWCKE, DP_COM_CONF());
1280*4882a593Smuzhiyun 	} else {
1281*4882a593Smuzhiyun 		reg = __raw_readl(DP_COM_CONF());
1282*4882a593Smuzhiyun 		__raw_writel(reg & ~DP_COM_CONF_GWCKE, DP_COM_CONF());
1283*4882a593Smuzhiyun 	}
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	reg = __raw_readl(IPU_SRM_PRI2) | 0x8;
1286*4882a593Smuzhiyun 	__raw_writel(reg, IPU_SRM_PRI2);
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	if (!g_ipu_clk_enabled)
1289*4882a593Smuzhiyun 		clk_disable(g_ipu_clk);
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	return 0;
1292*4882a593Smuzhiyun }
1293