1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Porting to u-boot:
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2010
5*4882a593Smuzhiyun * Stefano Babic, DENX Software Engineering, sbabic@denx.de
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Linux IPU driver for MX51:
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * (C) Copyright 2005-2010 Freescale Semiconductor, Inc.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /* #define DEBUG */
15*4882a593Smuzhiyun #include <common.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <linux/errno.h>
20*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
21*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
22*4882a593Smuzhiyun #include <div64.h>
23*4882a593Smuzhiyun #include "ipu.h"
24*4882a593Smuzhiyun #include "ipu_regs.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun extern struct mxc_ccm_reg *mxc_ccm;
27*4882a593Smuzhiyun extern u32 *ipu_cpmem_base;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun struct ipu_ch_param_word {
30*4882a593Smuzhiyun uint32_t data[5];
31*4882a593Smuzhiyun uint32_t res[3];
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun struct ipu_ch_param {
35*4882a593Smuzhiyun struct ipu_ch_param_word word[2];
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define ipu_ch_param_addr(ch) (((struct ipu_ch_param *)ipu_cpmem_base) + (ch))
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define _param_word(base, w) \
41*4882a593Smuzhiyun (((struct ipu_ch_param *)(base))->word[(w)].data)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define ipu_ch_param_set_field(base, w, bit, size, v) { \
44*4882a593Smuzhiyun int i = (bit) / 32; \
45*4882a593Smuzhiyun int off = (bit) % 32; \
46*4882a593Smuzhiyun _param_word(base, w)[i] |= (v) << off; \
47*4882a593Smuzhiyun if (((bit) + (size) - 1) / 32 > i) { \
48*4882a593Smuzhiyun _param_word(base, w)[i + 1] |= (v) >> (off ? (32 - off) : 0); \
49*4882a593Smuzhiyun } \
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define ipu_ch_param_mod_field(base, w, bit, size, v) { \
53*4882a593Smuzhiyun int i = (bit) / 32; \
54*4882a593Smuzhiyun int off = (bit) % 32; \
55*4882a593Smuzhiyun u32 mask = (1UL << size) - 1; \
56*4882a593Smuzhiyun u32 temp = _param_word(base, w)[i]; \
57*4882a593Smuzhiyun temp &= ~(mask << off); \
58*4882a593Smuzhiyun _param_word(base, w)[i] = temp | (v) << off; \
59*4882a593Smuzhiyun if (((bit) + (size) - 1) / 32 > i) { \
60*4882a593Smuzhiyun temp = _param_word(base, w)[i + 1]; \
61*4882a593Smuzhiyun temp &= ~(mask >> (32 - off)); \
62*4882a593Smuzhiyun _param_word(base, w)[i + 1] = \
63*4882a593Smuzhiyun temp | ((v) >> (off ? (32 - off) : 0)); \
64*4882a593Smuzhiyun } \
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define ipu_ch_param_read_field(base, w, bit, size) ({ \
68*4882a593Smuzhiyun u32 temp2; \
69*4882a593Smuzhiyun int i = (bit) / 32; \
70*4882a593Smuzhiyun int off = (bit) % 32; \
71*4882a593Smuzhiyun u32 mask = (1UL << size) - 1; \
72*4882a593Smuzhiyun u32 temp1 = _param_word(base, w)[i]; \
73*4882a593Smuzhiyun temp1 = mask & (temp1 >> off); \
74*4882a593Smuzhiyun if (((bit)+(size) - 1) / 32 > i) { \
75*4882a593Smuzhiyun temp2 = _param_word(base, w)[i + 1]; \
76*4882a593Smuzhiyun temp2 &= mask >> (off ? (32 - off) : 0); \
77*4882a593Smuzhiyun temp1 |= temp2 << (off ? (32 - off) : 0); \
78*4882a593Smuzhiyun } \
79*4882a593Smuzhiyun temp1; \
80*4882a593Smuzhiyun })
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define IPU_SW_RST_TOUT_USEC (10000)
83*4882a593Smuzhiyun
clk_enable(struct clk * clk)84*4882a593Smuzhiyun void clk_enable(struct clk *clk)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun if (clk) {
87*4882a593Smuzhiyun if (clk->usecount++ == 0) {
88*4882a593Smuzhiyun clk->enable(clk);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
clk_disable(struct clk * clk)93*4882a593Smuzhiyun void clk_disable(struct clk *clk)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun if (clk) {
96*4882a593Smuzhiyun if (!(--clk->usecount)) {
97*4882a593Smuzhiyun if (clk->disable)
98*4882a593Smuzhiyun clk->disable(clk);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
clk_get_usecount(struct clk * clk)103*4882a593Smuzhiyun int clk_get_usecount(struct clk *clk)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun if (clk == NULL)
106*4882a593Smuzhiyun return 0;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return clk->usecount;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
clk_get_rate(struct clk * clk)111*4882a593Smuzhiyun u32 clk_get_rate(struct clk *clk)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun if (!clk)
114*4882a593Smuzhiyun return 0;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun return clk->rate;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
clk_get_parent(struct clk * clk)119*4882a593Smuzhiyun struct clk *clk_get_parent(struct clk *clk)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun if (!clk)
122*4882a593Smuzhiyun return 0;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun return clk->parent;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
clk_set_rate(struct clk * clk,unsigned long rate)127*4882a593Smuzhiyun int clk_set_rate(struct clk *clk, unsigned long rate)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun if (clk && clk->set_rate)
130*4882a593Smuzhiyun clk->set_rate(clk, rate);
131*4882a593Smuzhiyun return clk->rate;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
clk_round_rate(struct clk * clk,unsigned long rate)134*4882a593Smuzhiyun long clk_round_rate(struct clk *clk, unsigned long rate)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun if (clk == NULL || !clk->round_rate)
137*4882a593Smuzhiyun return 0;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun return clk->round_rate(clk, rate);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
clk_set_parent(struct clk * clk,struct clk * parent)142*4882a593Smuzhiyun int clk_set_parent(struct clk *clk, struct clk *parent)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun clk->parent = parent;
145*4882a593Smuzhiyun if (clk->set_parent)
146*4882a593Smuzhiyun return clk->set_parent(clk, parent);
147*4882a593Smuzhiyun return 0;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
clk_ipu_enable(struct clk * clk)150*4882a593Smuzhiyun static int clk_ipu_enable(struct clk *clk)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun u32 reg;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun reg = __raw_readl(clk->enable_reg);
155*4882a593Smuzhiyun reg |= MXC_CCM_CCGR_CG_MASK << clk->enable_shift;
156*4882a593Smuzhiyun __raw_writel(reg, clk->enable_reg);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun #if defined(CONFIG_MX51) || defined(CONFIG_MX53)
159*4882a593Smuzhiyun /* Handshake with IPU when certain clock rates are changed. */
160*4882a593Smuzhiyun reg = __raw_readl(&mxc_ccm->ccdr);
161*4882a593Smuzhiyun reg &= ~MXC_CCM_CCDR_IPU_HS_MASK;
162*4882a593Smuzhiyun __raw_writel(reg, &mxc_ccm->ccdr);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* Handshake with IPU when LPM is entered as its enabled. */
165*4882a593Smuzhiyun reg = __raw_readl(&mxc_ccm->clpcr);
166*4882a593Smuzhiyun reg &= ~MXC_CCM_CLPCR_BYPASS_IPU_LPM_HS;
167*4882a593Smuzhiyun __raw_writel(reg, &mxc_ccm->clpcr);
168*4882a593Smuzhiyun #endif
169*4882a593Smuzhiyun return 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
clk_ipu_disable(struct clk * clk)172*4882a593Smuzhiyun static void clk_ipu_disable(struct clk *clk)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun u32 reg;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun reg = __raw_readl(clk->enable_reg);
177*4882a593Smuzhiyun reg &= ~(MXC_CCM_CCGR_CG_MASK << clk->enable_shift);
178*4882a593Smuzhiyun __raw_writel(reg, clk->enable_reg);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun #if defined(CONFIG_MX51) || defined(CONFIG_MX53)
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun * No handshake with IPU whe dividers are changed
183*4882a593Smuzhiyun * as its not enabled.
184*4882a593Smuzhiyun */
185*4882a593Smuzhiyun reg = __raw_readl(&mxc_ccm->ccdr);
186*4882a593Smuzhiyun reg |= MXC_CCM_CCDR_IPU_HS_MASK;
187*4882a593Smuzhiyun __raw_writel(reg, &mxc_ccm->ccdr);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* No handshake with IPU when LPM is entered as its not enabled. */
190*4882a593Smuzhiyun reg = __raw_readl(&mxc_ccm->clpcr);
191*4882a593Smuzhiyun reg |= MXC_CCM_CLPCR_BYPASS_IPU_LPM_HS;
192*4882a593Smuzhiyun __raw_writel(reg, &mxc_ccm->clpcr);
193*4882a593Smuzhiyun #endif
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun static struct clk ipu_clk = {
198*4882a593Smuzhiyun .name = "ipu_clk",
199*4882a593Smuzhiyun .rate = CONFIG_IPUV3_CLK,
200*4882a593Smuzhiyun #if defined(CONFIG_MX51) || defined(CONFIG_MX53)
201*4882a593Smuzhiyun .enable_reg = (u32 *)(CCM_BASE_ADDR +
202*4882a593Smuzhiyun offsetof(struct mxc_ccm_reg, CCGR5)),
203*4882a593Smuzhiyun .enable_shift = MXC_CCM_CCGR5_IPU_OFFSET,
204*4882a593Smuzhiyun #else
205*4882a593Smuzhiyun .enable_reg = (u32 *)(CCM_BASE_ADDR +
206*4882a593Smuzhiyun offsetof(struct mxc_ccm_reg, CCGR3)),
207*4882a593Smuzhiyun .enable_shift = MXC_CCM_CCGR3_IPU1_IPU_DI0_OFFSET,
208*4882a593Smuzhiyun #endif
209*4882a593Smuzhiyun .enable = clk_ipu_enable,
210*4882a593Smuzhiyun .disable = clk_ipu_disable,
211*4882a593Smuzhiyun .usecount = 0,
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun #if !defined CONFIG_SYS_LDB_CLOCK
215*4882a593Smuzhiyun #define CONFIG_SYS_LDB_CLOCK 65000000
216*4882a593Smuzhiyun #endif
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun static struct clk ldb_clk = {
219*4882a593Smuzhiyun .name = "ldb_clk",
220*4882a593Smuzhiyun .rate = CONFIG_SYS_LDB_CLOCK,
221*4882a593Smuzhiyun .usecount = 0,
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* Globals */
225*4882a593Smuzhiyun struct clk *g_ipu_clk;
226*4882a593Smuzhiyun struct clk *g_ldb_clk;
227*4882a593Smuzhiyun unsigned char g_ipu_clk_enabled;
228*4882a593Smuzhiyun struct clk *g_di_clk[2];
229*4882a593Smuzhiyun struct clk *g_pixel_clk[2];
230*4882a593Smuzhiyun unsigned char g_dc_di_assignment[10];
231*4882a593Smuzhiyun uint32_t g_channel_init_mask;
232*4882a593Smuzhiyun uint32_t g_channel_enable_mask;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static int ipu_dc_use_count;
235*4882a593Smuzhiyun static int ipu_dp_use_count;
236*4882a593Smuzhiyun static int ipu_dmfc_use_count;
237*4882a593Smuzhiyun static int ipu_di_use_count[2];
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun u32 *ipu_cpmem_base;
240*4882a593Smuzhiyun u32 *ipu_dc_tmpl_reg;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* Static functions */
243*4882a593Smuzhiyun
ipu_ch_param_set_high_priority(uint32_t ch)244*4882a593Smuzhiyun static inline void ipu_ch_param_set_high_priority(uint32_t ch)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun ipu_ch_param_mod_field(ipu_ch_param_addr(ch), 1, 93, 2, 1);
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun
channel_2_dma(ipu_channel_t ch,ipu_buffer_t type)249*4882a593Smuzhiyun static inline uint32_t channel_2_dma(ipu_channel_t ch, ipu_buffer_t type)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun return ((uint32_t) ch >> (6 * type)) & 0x3F;
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* Either DP BG or DP FG can be graphic window */
ipu_is_dp_graphic_chan(uint32_t dma_chan)255*4882a593Smuzhiyun static inline int ipu_is_dp_graphic_chan(uint32_t dma_chan)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun return (dma_chan == 23 || dma_chan == 27);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
ipu_is_dmfc_chan(uint32_t dma_chan)260*4882a593Smuzhiyun static inline int ipu_is_dmfc_chan(uint32_t dma_chan)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun return ((dma_chan >= 23) && (dma_chan <= 29));
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun
ipu_ch_param_set_buffer(uint32_t ch,int bufNum,dma_addr_t phyaddr)266*4882a593Smuzhiyun static inline void ipu_ch_param_set_buffer(uint32_t ch, int bufNum,
267*4882a593Smuzhiyun dma_addr_t phyaddr)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun ipu_ch_param_mod_field(ipu_ch_param_addr(ch), 1, 29 * bufNum, 29,
270*4882a593Smuzhiyun phyaddr / 8);
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun #define idma_is_valid(ch) (ch != NO_DMA)
274*4882a593Smuzhiyun #define idma_mask(ch) (idma_is_valid(ch) ? (1UL << (ch & 0x1F)) : 0)
275*4882a593Smuzhiyun #define idma_is_set(reg, dma) (__raw_readl(reg(dma)) & idma_mask(dma))
276*4882a593Smuzhiyun
ipu_pixel_clk_recalc(struct clk * clk)277*4882a593Smuzhiyun static void ipu_pixel_clk_recalc(struct clk *clk)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun u32 div;
280*4882a593Smuzhiyun u64 final_rate = (unsigned long long)clk->parent->rate * 16;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun div = __raw_readl(DI_BS_CLKGEN0(clk->id));
283*4882a593Smuzhiyun debug("read BS_CLKGEN0 div:%d, final_rate:%lld, prate:%ld\n",
284*4882a593Smuzhiyun div, final_rate, clk->parent->rate);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun clk->rate = 0;
287*4882a593Smuzhiyun if (div != 0) {
288*4882a593Smuzhiyun do_div(final_rate, div);
289*4882a593Smuzhiyun clk->rate = final_rate;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
ipu_pixel_clk_round_rate(struct clk * clk,unsigned long rate)293*4882a593Smuzhiyun static unsigned long ipu_pixel_clk_round_rate(struct clk *clk,
294*4882a593Smuzhiyun unsigned long rate)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun u64 div, final_rate;
297*4882a593Smuzhiyun u32 remainder;
298*4882a593Smuzhiyun u64 parent_rate = (unsigned long long)clk->parent->rate * 16;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /*
301*4882a593Smuzhiyun * Calculate divider
302*4882a593Smuzhiyun * Fractional part is 4 bits,
303*4882a593Smuzhiyun * so simply multiply by 2^4 to get fractional part.
304*4882a593Smuzhiyun */
305*4882a593Smuzhiyun div = parent_rate;
306*4882a593Smuzhiyun remainder = do_div(div, rate);
307*4882a593Smuzhiyun /* Round the divider value */
308*4882a593Smuzhiyun if (remainder > (rate / 2))
309*4882a593Smuzhiyun div++;
310*4882a593Smuzhiyun if (div < 0x10) /* Min DI disp clock divider is 1 */
311*4882a593Smuzhiyun div = 0x10;
312*4882a593Smuzhiyun if (div & ~0xFEF)
313*4882a593Smuzhiyun div &= 0xFF8;
314*4882a593Smuzhiyun else {
315*4882a593Smuzhiyun /* Round up divider if it gets us closer to desired pix clk */
316*4882a593Smuzhiyun if ((div & 0xC) == 0xC) {
317*4882a593Smuzhiyun div += 0x10;
318*4882a593Smuzhiyun div &= ~0xF;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun final_rate = parent_rate;
322*4882a593Smuzhiyun do_div(final_rate, div);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun return final_rate;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
ipu_pixel_clk_set_rate(struct clk * clk,unsigned long rate)327*4882a593Smuzhiyun static int ipu_pixel_clk_set_rate(struct clk *clk, unsigned long rate)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun u64 div, parent_rate;
330*4882a593Smuzhiyun u32 remainder;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun parent_rate = (unsigned long long)clk->parent->rate * 16;
333*4882a593Smuzhiyun div = parent_rate;
334*4882a593Smuzhiyun remainder = do_div(div, rate);
335*4882a593Smuzhiyun /* Round the divider value */
336*4882a593Smuzhiyun if (remainder > (rate / 2))
337*4882a593Smuzhiyun div++;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /* Round up divider if it gets us closer to desired pix clk */
340*4882a593Smuzhiyun if ((div & 0xC) == 0xC) {
341*4882a593Smuzhiyun div += 0x10;
342*4882a593Smuzhiyun div &= ~0xF;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun if (div > 0x1000)
345*4882a593Smuzhiyun debug("Overflow, DI_BS_CLKGEN0 div:0x%x\n", (u32)div);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun __raw_writel(div, DI_BS_CLKGEN0(clk->id));
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /*
350*4882a593Smuzhiyun * Setup pixel clock timing
351*4882a593Smuzhiyun * Down time is half of period
352*4882a593Smuzhiyun */
353*4882a593Smuzhiyun __raw_writel((div / 16) << 16, DI_BS_CLKGEN1(clk->id));
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun do_div(parent_rate, div);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun clk->rate = parent_rate;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun return 0;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
ipu_pixel_clk_enable(struct clk * clk)362*4882a593Smuzhiyun static int ipu_pixel_clk_enable(struct clk *clk)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun u32 disp_gen = __raw_readl(IPU_DISP_GEN);
365*4882a593Smuzhiyun disp_gen |= clk->id ? DI1_COUNTER_RELEASE : DI0_COUNTER_RELEASE;
366*4882a593Smuzhiyun __raw_writel(disp_gen, IPU_DISP_GEN);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun return 0;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
ipu_pixel_clk_disable(struct clk * clk)371*4882a593Smuzhiyun static void ipu_pixel_clk_disable(struct clk *clk)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun u32 disp_gen = __raw_readl(IPU_DISP_GEN);
374*4882a593Smuzhiyun disp_gen &= clk->id ? ~DI1_COUNTER_RELEASE : ~DI0_COUNTER_RELEASE;
375*4882a593Smuzhiyun __raw_writel(disp_gen, IPU_DISP_GEN);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
ipu_pixel_clk_set_parent(struct clk * clk,struct clk * parent)379*4882a593Smuzhiyun static int ipu_pixel_clk_set_parent(struct clk *clk, struct clk *parent)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun u32 di_gen = __raw_readl(DI_GENERAL(clk->id));
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun if (parent == g_ipu_clk)
384*4882a593Smuzhiyun di_gen &= ~DI_GEN_DI_CLK_EXT;
385*4882a593Smuzhiyun else if (!IS_ERR(g_di_clk[clk->id]) && parent == g_ldb_clk)
386*4882a593Smuzhiyun di_gen |= DI_GEN_DI_CLK_EXT;
387*4882a593Smuzhiyun else
388*4882a593Smuzhiyun return -EINVAL;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun __raw_writel(di_gen, DI_GENERAL(clk->id));
391*4882a593Smuzhiyun ipu_pixel_clk_recalc(clk);
392*4882a593Smuzhiyun return 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun static struct clk pixel_clk[] = {
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun .name = "pixel_clk",
398*4882a593Smuzhiyun .id = 0,
399*4882a593Smuzhiyun .recalc = ipu_pixel_clk_recalc,
400*4882a593Smuzhiyun .set_rate = ipu_pixel_clk_set_rate,
401*4882a593Smuzhiyun .round_rate = ipu_pixel_clk_round_rate,
402*4882a593Smuzhiyun .set_parent = ipu_pixel_clk_set_parent,
403*4882a593Smuzhiyun .enable = ipu_pixel_clk_enable,
404*4882a593Smuzhiyun .disable = ipu_pixel_clk_disable,
405*4882a593Smuzhiyun .usecount = 0,
406*4882a593Smuzhiyun },
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun .name = "pixel_clk",
409*4882a593Smuzhiyun .id = 1,
410*4882a593Smuzhiyun .recalc = ipu_pixel_clk_recalc,
411*4882a593Smuzhiyun .set_rate = ipu_pixel_clk_set_rate,
412*4882a593Smuzhiyun .round_rate = ipu_pixel_clk_round_rate,
413*4882a593Smuzhiyun .set_parent = ipu_pixel_clk_set_parent,
414*4882a593Smuzhiyun .enable = ipu_pixel_clk_enable,
415*4882a593Smuzhiyun .disable = ipu_pixel_clk_disable,
416*4882a593Smuzhiyun .usecount = 0,
417*4882a593Smuzhiyun },
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /*
421*4882a593Smuzhiyun * This function resets IPU
422*4882a593Smuzhiyun */
ipu_reset(void)423*4882a593Smuzhiyun static void ipu_reset(void)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun u32 *reg;
426*4882a593Smuzhiyun u32 value;
427*4882a593Smuzhiyun int timeout = IPU_SW_RST_TOUT_USEC;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun reg = (u32 *)SRC_BASE_ADDR;
430*4882a593Smuzhiyun value = __raw_readl(reg);
431*4882a593Smuzhiyun value = value | SW_IPU_RST;
432*4882a593Smuzhiyun __raw_writel(value, reg);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun while (__raw_readl(reg) & SW_IPU_RST) {
435*4882a593Smuzhiyun udelay(1);
436*4882a593Smuzhiyun if (!(timeout--)) {
437*4882a593Smuzhiyun printf("ipu software reset timeout\n");
438*4882a593Smuzhiyun break;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /*
444*4882a593Smuzhiyun * This function is called by the driver framework to initialize the IPU
445*4882a593Smuzhiyun * hardware.
446*4882a593Smuzhiyun *
447*4882a593Smuzhiyun * @param dev The device structure for the IPU passed in by the
448*4882a593Smuzhiyun * driver framework.
449*4882a593Smuzhiyun *
450*4882a593Smuzhiyun * @return Returns 0 on success or negative error code on error
451*4882a593Smuzhiyun */
ipu_probe(void)452*4882a593Smuzhiyun int ipu_probe(void)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun unsigned long ipu_base;
455*4882a593Smuzhiyun #if defined CONFIG_MX51
456*4882a593Smuzhiyun u32 temp;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun u32 *reg_hsc_mcd = (u32 *)MIPI_HSC_BASE_ADDR;
459*4882a593Smuzhiyun u32 *reg_hsc_mxt_conf = (u32 *)(MIPI_HSC_BASE_ADDR + 0x800);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun __raw_writel(0xF00, reg_hsc_mcd);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /* CSI mode reserved*/
464*4882a593Smuzhiyun temp = __raw_readl(reg_hsc_mxt_conf);
465*4882a593Smuzhiyun __raw_writel(temp | 0x0FF, reg_hsc_mxt_conf);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun temp = __raw_readl(reg_hsc_mxt_conf);
468*4882a593Smuzhiyun __raw_writel(temp | 0x10000, reg_hsc_mxt_conf);
469*4882a593Smuzhiyun #endif
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun ipu_base = IPU_CTRL_BASE_ADDR;
472*4882a593Smuzhiyun ipu_cpmem_base = (u32 *)(ipu_base + IPU_CPMEM_REG_BASE);
473*4882a593Smuzhiyun ipu_dc_tmpl_reg = (u32 *)(ipu_base + IPU_DC_TMPL_REG_BASE);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun g_pixel_clk[0] = &pixel_clk[0];
476*4882a593Smuzhiyun g_pixel_clk[1] = &pixel_clk[1];
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun g_ipu_clk = &ipu_clk;
479*4882a593Smuzhiyun debug("ipu_clk = %u\n", clk_get_rate(g_ipu_clk));
480*4882a593Smuzhiyun g_ldb_clk = &ldb_clk;
481*4882a593Smuzhiyun debug("ldb_clk = %u\n", clk_get_rate(g_ldb_clk));
482*4882a593Smuzhiyun ipu_reset();
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun clk_set_parent(g_pixel_clk[0], g_ipu_clk);
485*4882a593Smuzhiyun clk_set_parent(g_pixel_clk[1], g_ipu_clk);
486*4882a593Smuzhiyun clk_enable(g_ipu_clk);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun g_di_clk[0] = NULL;
489*4882a593Smuzhiyun g_di_clk[1] = NULL;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun __raw_writel(0x807FFFFF, IPU_MEM_RST);
492*4882a593Smuzhiyun while (__raw_readl(IPU_MEM_RST) & 0x80000000)
493*4882a593Smuzhiyun ;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun ipu_init_dc_mappings();
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun __raw_writel(0, IPU_INT_CTRL(5));
498*4882a593Smuzhiyun __raw_writel(0, IPU_INT_CTRL(6));
499*4882a593Smuzhiyun __raw_writel(0, IPU_INT_CTRL(9));
500*4882a593Smuzhiyun __raw_writel(0, IPU_INT_CTRL(10));
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /* DMFC Init */
503*4882a593Smuzhiyun ipu_dmfc_init(DMFC_NORMAL, 1);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun /* Set sync refresh channels as high priority */
506*4882a593Smuzhiyun __raw_writel(0x18800000L, IDMAC_CHA_PRI(0));
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* Set MCU_T to divide MCU access window into 2 */
509*4882a593Smuzhiyun __raw_writel(0x00400000L | (IPU_MCU_T_DEFAULT << 18), IPU_DISP_GEN);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun clk_disable(g_ipu_clk);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun return 0;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
ipu_dump_registers(void)516*4882a593Smuzhiyun void ipu_dump_registers(void)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun debug("IPU_CONF = \t0x%08X\n", __raw_readl(IPU_CONF));
519*4882a593Smuzhiyun debug("IDMAC_CONF = \t0x%08X\n", __raw_readl(IDMAC_CONF));
520*4882a593Smuzhiyun debug("IDMAC_CHA_EN1 = \t0x%08X\n",
521*4882a593Smuzhiyun __raw_readl(IDMAC_CHA_EN(0)));
522*4882a593Smuzhiyun debug("IDMAC_CHA_EN2 = \t0x%08X\n",
523*4882a593Smuzhiyun __raw_readl(IDMAC_CHA_EN(32)));
524*4882a593Smuzhiyun debug("IDMAC_CHA_PRI1 = \t0x%08X\n",
525*4882a593Smuzhiyun __raw_readl(IDMAC_CHA_PRI(0)));
526*4882a593Smuzhiyun debug("IDMAC_CHA_PRI2 = \t0x%08X\n",
527*4882a593Smuzhiyun __raw_readl(IDMAC_CHA_PRI(32)));
528*4882a593Smuzhiyun debug("IPU_CHA_DB_MODE_SEL0 = \t0x%08X\n",
529*4882a593Smuzhiyun __raw_readl(IPU_CHA_DB_MODE_SEL(0)));
530*4882a593Smuzhiyun debug("IPU_CHA_DB_MODE_SEL1 = \t0x%08X\n",
531*4882a593Smuzhiyun __raw_readl(IPU_CHA_DB_MODE_SEL(32)));
532*4882a593Smuzhiyun debug("DMFC_WR_CHAN = \t0x%08X\n",
533*4882a593Smuzhiyun __raw_readl(DMFC_WR_CHAN));
534*4882a593Smuzhiyun debug("DMFC_WR_CHAN_DEF = \t0x%08X\n",
535*4882a593Smuzhiyun __raw_readl(DMFC_WR_CHAN_DEF));
536*4882a593Smuzhiyun debug("DMFC_DP_CHAN = \t0x%08X\n",
537*4882a593Smuzhiyun __raw_readl(DMFC_DP_CHAN));
538*4882a593Smuzhiyun debug("DMFC_DP_CHAN_DEF = \t0x%08X\n",
539*4882a593Smuzhiyun __raw_readl(DMFC_DP_CHAN_DEF));
540*4882a593Smuzhiyun debug("DMFC_IC_CTRL = \t0x%08X\n",
541*4882a593Smuzhiyun __raw_readl(DMFC_IC_CTRL));
542*4882a593Smuzhiyun debug("IPU_FS_PROC_FLOW1 = \t0x%08X\n",
543*4882a593Smuzhiyun __raw_readl(IPU_FS_PROC_FLOW1));
544*4882a593Smuzhiyun debug("IPU_FS_PROC_FLOW2 = \t0x%08X\n",
545*4882a593Smuzhiyun __raw_readl(IPU_FS_PROC_FLOW2));
546*4882a593Smuzhiyun debug("IPU_FS_PROC_FLOW3 = \t0x%08X\n",
547*4882a593Smuzhiyun __raw_readl(IPU_FS_PROC_FLOW3));
548*4882a593Smuzhiyun debug("IPU_FS_DISP_FLOW1 = \t0x%08X\n",
549*4882a593Smuzhiyun __raw_readl(IPU_FS_DISP_FLOW1));
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun /*
553*4882a593Smuzhiyun * This function is called to initialize a logical IPU channel.
554*4882a593Smuzhiyun *
555*4882a593Smuzhiyun * @param channel Input parameter for the logical channel ID to init.
556*4882a593Smuzhiyun *
557*4882a593Smuzhiyun * @param params Input parameter containing union of channel
558*4882a593Smuzhiyun * initialization parameters.
559*4882a593Smuzhiyun *
560*4882a593Smuzhiyun * @return Returns 0 on success or negative error code on fail
561*4882a593Smuzhiyun */
ipu_init_channel(ipu_channel_t channel,ipu_channel_params_t * params)562*4882a593Smuzhiyun int32_t ipu_init_channel(ipu_channel_t channel, ipu_channel_params_t *params)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun int ret = 0;
565*4882a593Smuzhiyun uint32_t ipu_conf;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun debug("init channel = %d\n", IPU_CHAN_ID(channel));
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun if (g_ipu_clk_enabled == 0) {
570*4882a593Smuzhiyun g_ipu_clk_enabled = 1;
571*4882a593Smuzhiyun clk_enable(g_ipu_clk);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun if (g_channel_init_mask & (1L << IPU_CHAN_ID(channel))) {
576*4882a593Smuzhiyun printf("Warning: channel already initialized %d\n",
577*4882a593Smuzhiyun IPU_CHAN_ID(channel));
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun ipu_conf = __raw_readl(IPU_CONF);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun switch (channel) {
583*4882a593Smuzhiyun case MEM_DC_SYNC:
584*4882a593Smuzhiyun if (params->mem_dc_sync.di > 1) {
585*4882a593Smuzhiyun ret = -EINVAL;
586*4882a593Smuzhiyun goto err;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun g_dc_di_assignment[1] = params->mem_dc_sync.di;
590*4882a593Smuzhiyun ipu_dc_init(1, params->mem_dc_sync.di,
591*4882a593Smuzhiyun params->mem_dc_sync.interlaced);
592*4882a593Smuzhiyun ipu_di_use_count[params->mem_dc_sync.di]++;
593*4882a593Smuzhiyun ipu_dc_use_count++;
594*4882a593Smuzhiyun ipu_dmfc_use_count++;
595*4882a593Smuzhiyun break;
596*4882a593Smuzhiyun case MEM_BG_SYNC:
597*4882a593Smuzhiyun if (params->mem_dp_bg_sync.di > 1) {
598*4882a593Smuzhiyun ret = -EINVAL;
599*4882a593Smuzhiyun goto err;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun g_dc_di_assignment[5] = params->mem_dp_bg_sync.di;
603*4882a593Smuzhiyun ipu_dp_init(channel, params->mem_dp_bg_sync.in_pixel_fmt,
604*4882a593Smuzhiyun params->mem_dp_bg_sync.out_pixel_fmt);
605*4882a593Smuzhiyun ipu_dc_init(5, params->mem_dp_bg_sync.di,
606*4882a593Smuzhiyun params->mem_dp_bg_sync.interlaced);
607*4882a593Smuzhiyun ipu_di_use_count[params->mem_dp_bg_sync.di]++;
608*4882a593Smuzhiyun ipu_dc_use_count++;
609*4882a593Smuzhiyun ipu_dp_use_count++;
610*4882a593Smuzhiyun ipu_dmfc_use_count++;
611*4882a593Smuzhiyun break;
612*4882a593Smuzhiyun case MEM_FG_SYNC:
613*4882a593Smuzhiyun ipu_dp_init(channel, params->mem_dp_fg_sync.in_pixel_fmt,
614*4882a593Smuzhiyun params->mem_dp_fg_sync.out_pixel_fmt);
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun ipu_dc_use_count++;
617*4882a593Smuzhiyun ipu_dp_use_count++;
618*4882a593Smuzhiyun ipu_dmfc_use_count++;
619*4882a593Smuzhiyun break;
620*4882a593Smuzhiyun default:
621*4882a593Smuzhiyun printf("Missing channel initialization\n");
622*4882a593Smuzhiyun break;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun /* Enable IPU sub module */
626*4882a593Smuzhiyun g_channel_init_mask |= 1L << IPU_CHAN_ID(channel);
627*4882a593Smuzhiyun if (ipu_dc_use_count == 1)
628*4882a593Smuzhiyun ipu_conf |= IPU_CONF_DC_EN;
629*4882a593Smuzhiyun if (ipu_dp_use_count == 1)
630*4882a593Smuzhiyun ipu_conf |= IPU_CONF_DP_EN;
631*4882a593Smuzhiyun if (ipu_dmfc_use_count == 1)
632*4882a593Smuzhiyun ipu_conf |= IPU_CONF_DMFC_EN;
633*4882a593Smuzhiyun if (ipu_di_use_count[0] == 1) {
634*4882a593Smuzhiyun ipu_conf |= IPU_CONF_DI0_EN;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun if (ipu_di_use_count[1] == 1) {
637*4882a593Smuzhiyun ipu_conf |= IPU_CONF_DI1_EN;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun __raw_writel(ipu_conf, IPU_CONF);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun err:
643*4882a593Smuzhiyun return ret;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun /*
647*4882a593Smuzhiyun * This function is called to uninitialize a logical IPU channel.
648*4882a593Smuzhiyun *
649*4882a593Smuzhiyun * @param channel Input parameter for the logical channel ID to uninit.
650*4882a593Smuzhiyun */
ipu_uninit_channel(ipu_channel_t channel)651*4882a593Smuzhiyun void ipu_uninit_channel(ipu_channel_t channel)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun uint32_t reg;
654*4882a593Smuzhiyun uint32_t in_dma, out_dma = 0;
655*4882a593Smuzhiyun uint32_t ipu_conf;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if ((g_channel_init_mask & (1L << IPU_CHAN_ID(channel))) == 0) {
658*4882a593Smuzhiyun debug("Channel already uninitialized %d\n",
659*4882a593Smuzhiyun IPU_CHAN_ID(channel));
660*4882a593Smuzhiyun return;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun /*
664*4882a593Smuzhiyun * Make sure channel is disabled
665*4882a593Smuzhiyun * Get input and output dma channels
666*4882a593Smuzhiyun */
667*4882a593Smuzhiyun in_dma = channel_2_dma(channel, IPU_OUTPUT_BUFFER);
668*4882a593Smuzhiyun out_dma = channel_2_dma(channel, IPU_VIDEO_IN_BUFFER);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun if (idma_is_set(IDMAC_CHA_EN, in_dma) ||
671*4882a593Smuzhiyun idma_is_set(IDMAC_CHA_EN, out_dma)) {
672*4882a593Smuzhiyun printf(
673*4882a593Smuzhiyun "Channel %d is not disabled, disable first\n",
674*4882a593Smuzhiyun IPU_CHAN_ID(channel));
675*4882a593Smuzhiyun return;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun ipu_conf = __raw_readl(IPU_CONF);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /* Reset the double buffer */
681*4882a593Smuzhiyun reg = __raw_readl(IPU_CHA_DB_MODE_SEL(in_dma));
682*4882a593Smuzhiyun __raw_writel(reg & ~idma_mask(in_dma), IPU_CHA_DB_MODE_SEL(in_dma));
683*4882a593Smuzhiyun reg = __raw_readl(IPU_CHA_DB_MODE_SEL(out_dma));
684*4882a593Smuzhiyun __raw_writel(reg & ~idma_mask(out_dma), IPU_CHA_DB_MODE_SEL(out_dma));
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun switch (channel) {
687*4882a593Smuzhiyun case MEM_DC_SYNC:
688*4882a593Smuzhiyun ipu_dc_uninit(1);
689*4882a593Smuzhiyun ipu_di_use_count[g_dc_di_assignment[1]]--;
690*4882a593Smuzhiyun ipu_dc_use_count--;
691*4882a593Smuzhiyun ipu_dmfc_use_count--;
692*4882a593Smuzhiyun break;
693*4882a593Smuzhiyun case MEM_BG_SYNC:
694*4882a593Smuzhiyun ipu_dp_uninit(channel);
695*4882a593Smuzhiyun ipu_dc_uninit(5);
696*4882a593Smuzhiyun ipu_di_use_count[g_dc_di_assignment[5]]--;
697*4882a593Smuzhiyun ipu_dc_use_count--;
698*4882a593Smuzhiyun ipu_dp_use_count--;
699*4882a593Smuzhiyun ipu_dmfc_use_count--;
700*4882a593Smuzhiyun break;
701*4882a593Smuzhiyun case MEM_FG_SYNC:
702*4882a593Smuzhiyun ipu_dp_uninit(channel);
703*4882a593Smuzhiyun ipu_dc_use_count--;
704*4882a593Smuzhiyun ipu_dp_use_count--;
705*4882a593Smuzhiyun ipu_dmfc_use_count--;
706*4882a593Smuzhiyun break;
707*4882a593Smuzhiyun default:
708*4882a593Smuzhiyun break;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun g_channel_init_mask &= ~(1L << IPU_CHAN_ID(channel));
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun if (ipu_dc_use_count == 0)
714*4882a593Smuzhiyun ipu_conf &= ~IPU_CONF_DC_EN;
715*4882a593Smuzhiyun if (ipu_dp_use_count == 0)
716*4882a593Smuzhiyun ipu_conf &= ~IPU_CONF_DP_EN;
717*4882a593Smuzhiyun if (ipu_dmfc_use_count == 0)
718*4882a593Smuzhiyun ipu_conf &= ~IPU_CONF_DMFC_EN;
719*4882a593Smuzhiyun if (ipu_di_use_count[0] == 0) {
720*4882a593Smuzhiyun ipu_conf &= ~IPU_CONF_DI0_EN;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun if (ipu_di_use_count[1] == 0) {
723*4882a593Smuzhiyun ipu_conf &= ~IPU_CONF_DI1_EN;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun __raw_writel(ipu_conf, IPU_CONF);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun if (ipu_conf == 0) {
729*4882a593Smuzhiyun clk_disable(g_ipu_clk);
730*4882a593Smuzhiyun g_ipu_clk_enabled = 0;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
ipu_ch_param_dump(int ch)735*4882a593Smuzhiyun static inline void ipu_ch_param_dump(int ch)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun #ifdef DEBUG
738*4882a593Smuzhiyun struct ipu_ch_param *p = ipu_ch_param_addr(ch);
739*4882a593Smuzhiyun debug("ch %d word 0 - %08X %08X %08X %08X %08X\n", ch,
740*4882a593Smuzhiyun p->word[0].data[0], p->word[0].data[1], p->word[0].data[2],
741*4882a593Smuzhiyun p->word[0].data[3], p->word[0].data[4]);
742*4882a593Smuzhiyun debug("ch %d word 1 - %08X %08X %08X %08X %08X\n", ch,
743*4882a593Smuzhiyun p->word[1].data[0], p->word[1].data[1], p->word[1].data[2],
744*4882a593Smuzhiyun p->word[1].data[3], p->word[1].data[4]);
745*4882a593Smuzhiyun debug("PFS 0x%x, ",
746*4882a593Smuzhiyun ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 85, 4));
747*4882a593Smuzhiyun debug("BPP 0x%x, ",
748*4882a593Smuzhiyun ipu_ch_param_read_field(ipu_ch_param_addr(ch), 0, 107, 3));
749*4882a593Smuzhiyun debug("NPB 0x%x\n",
750*4882a593Smuzhiyun ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 78, 7));
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun debug("FW %d, ",
753*4882a593Smuzhiyun ipu_ch_param_read_field(ipu_ch_param_addr(ch), 0, 125, 13));
754*4882a593Smuzhiyun debug("FH %d, ",
755*4882a593Smuzhiyun ipu_ch_param_read_field(ipu_ch_param_addr(ch), 0, 138, 12));
756*4882a593Smuzhiyun debug("Stride %d\n",
757*4882a593Smuzhiyun ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 102, 14));
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun debug("Width0 %d+1, ",
760*4882a593Smuzhiyun ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 116, 3));
761*4882a593Smuzhiyun debug("Width1 %d+1, ",
762*4882a593Smuzhiyun ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 119, 3));
763*4882a593Smuzhiyun debug("Width2 %d+1, ",
764*4882a593Smuzhiyun ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 122, 3));
765*4882a593Smuzhiyun debug("Width3 %d+1, ",
766*4882a593Smuzhiyun ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 125, 3));
767*4882a593Smuzhiyun debug("Offset0 %d, ",
768*4882a593Smuzhiyun ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 128, 5));
769*4882a593Smuzhiyun debug("Offset1 %d, ",
770*4882a593Smuzhiyun ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 133, 5));
771*4882a593Smuzhiyun debug("Offset2 %d, ",
772*4882a593Smuzhiyun ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 138, 5));
773*4882a593Smuzhiyun debug("Offset3 %d\n",
774*4882a593Smuzhiyun ipu_ch_param_read_field(ipu_ch_param_addr(ch), 1, 143, 5));
775*4882a593Smuzhiyun #endif
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun
ipu_ch_params_set_packing(struct ipu_ch_param * p,int red_width,int red_offset,int green_width,int green_offset,int blue_width,int blue_offset,int alpha_width,int alpha_offset)778*4882a593Smuzhiyun static inline void ipu_ch_params_set_packing(struct ipu_ch_param *p,
779*4882a593Smuzhiyun int red_width, int red_offset,
780*4882a593Smuzhiyun int green_width, int green_offset,
781*4882a593Smuzhiyun int blue_width, int blue_offset,
782*4882a593Smuzhiyun int alpha_width, int alpha_offset)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun /* Setup red width and offset */
785*4882a593Smuzhiyun ipu_ch_param_set_field(p, 1, 116, 3, red_width - 1);
786*4882a593Smuzhiyun ipu_ch_param_set_field(p, 1, 128, 5, red_offset);
787*4882a593Smuzhiyun /* Setup green width and offset */
788*4882a593Smuzhiyun ipu_ch_param_set_field(p, 1, 119, 3, green_width - 1);
789*4882a593Smuzhiyun ipu_ch_param_set_field(p, 1, 133, 5, green_offset);
790*4882a593Smuzhiyun /* Setup blue width and offset */
791*4882a593Smuzhiyun ipu_ch_param_set_field(p, 1, 122, 3, blue_width - 1);
792*4882a593Smuzhiyun ipu_ch_param_set_field(p, 1, 138, 5, blue_offset);
793*4882a593Smuzhiyun /* Setup alpha width and offset */
794*4882a593Smuzhiyun ipu_ch_param_set_field(p, 1, 125, 3, alpha_width - 1);
795*4882a593Smuzhiyun ipu_ch_param_set_field(p, 1, 143, 5, alpha_offset);
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
ipu_ch_param_init(int ch,uint32_t pixel_fmt,uint32_t width,uint32_t height,uint32_t stride,uint32_t u,uint32_t v,uint32_t uv_stride,dma_addr_t addr0,dma_addr_t addr1)798*4882a593Smuzhiyun static void ipu_ch_param_init(int ch,
799*4882a593Smuzhiyun uint32_t pixel_fmt, uint32_t width,
800*4882a593Smuzhiyun uint32_t height, uint32_t stride,
801*4882a593Smuzhiyun uint32_t u, uint32_t v,
802*4882a593Smuzhiyun uint32_t uv_stride, dma_addr_t addr0,
803*4882a593Smuzhiyun dma_addr_t addr1)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun uint32_t u_offset = 0;
806*4882a593Smuzhiyun uint32_t v_offset = 0;
807*4882a593Smuzhiyun struct ipu_ch_param params;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun memset(¶ms, 0, sizeof(params));
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 0, 125, 13, width - 1);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun if ((ch == 8) || (ch == 9) || (ch == 10)) {
814*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 0, 138, 12, (height / 2) - 1);
815*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 102, 14, (stride * 2) - 1);
816*4882a593Smuzhiyun } else {
817*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 0, 138, 12, height - 1);
818*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 102, 14, stride - 1);
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 0, 29, addr0 >> 3);
822*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 29, 29, addr1 >> 3);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun switch (pixel_fmt) {
825*4882a593Smuzhiyun case IPU_PIX_FMT_GENERIC:
826*4882a593Smuzhiyun /*Represents 8-bit Generic data */
827*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 0, 107, 3, 5); /* bits/pixel */
828*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 85, 4, 6); /* pix format */
829*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 78, 7, 63); /* burst size */
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun break;
832*4882a593Smuzhiyun case IPU_PIX_FMT_GENERIC_32:
833*4882a593Smuzhiyun /*Represents 32-bit Generic data */
834*4882a593Smuzhiyun break;
835*4882a593Smuzhiyun case IPU_PIX_FMT_RGB565:
836*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 0, 107, 3, 3); /* bits/pixel */
837*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 85, 4, 7); /* pix format */
838*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 78, 7, 15); /* burst size */
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun ipu_ch_params_set_packing(¶ms, 5, 0, 6, 5, 5, 11, 8, 16);
841*4882a593Smuzhiyun break;
842*4882a593Smuzhiyun case IPU_PIX_FMT_BGR24:
843*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 0, 107, 3, 1); /* bits/pixel */
844*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 85, 4, 7); /* pix format */
845*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 78, 7, 19); /* burst size */
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun ipu_ch_params_set_packing(¶ms, 8, 0, 8, 8, 8, 16, 8, 24);
848*4882a593Smuzhiyun break;
849*4882a593Smuzhiyun case IPU_PIX_FMT_RGB24:
850*4882a593Smuzhiyun case IPU_PIX_FMT_YUV444:
851*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 0, 107, 3, 1); /* bits/pixel */
852*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 85, 4, 7); /* pix format */
853*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 78, 7, 19); /* burst size */
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun ipu_ch_params_set_packing(¶ms, 8, 16, 8, 8, 8, 0, 8, 24);
856*4882a593Smuzhiyun break;
857*4882a593Smuzhiyun case IPU_PIX_FMT_BGRA32:
858*4882a593Smuzhiyun case IPU_PIX_FMT_BGR32:
859*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 0, 107, 3, 0); /* bits/pixel */
860*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 85, 4, 7); /* pix format */
861*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 78, 7, 15); /* burst size */
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun ipu_ch_params_set_packing(¶ms, 8, 8, 8, 16, 8, 24, 8, 0);
864*4882a593Smuzhiyun break;
865*4882a593Smuzhiyun case IPU_PIX_FMT_RGBA32:
866*4882a593Smuzhiyun case IPU_PIX_FMT_RGB32:
867*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 0, 107, 3, 0); /* bits/pixel */
868*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 85, 4, 7); /* pix format */
869*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 78, 7, 15); /* burst size */
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun ipu_ch_params_set_packing(¶ms, 8, 24, 8, 16, 8, 8, 8, 0);
872*4882a593Smuzhiyun break;
873*4882a593Smuzhiyun case IPU_PIX_FMT_ABGR32:
874*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 0, 107, 3, 0); /* bits/pixel */
875*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 85, 4, 7); /* pix format */
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun ipu_ch_params_set_packing(¶ms, 8, 0, 8, 8, 8, 16, 8, 24);
878*4882a593Smuzhiyun break;
879*4882a593Smuzhiyun case IPU_PIX_FMT_UYVY:
880*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 0, 107, 3, 3); /* bits/pixel */
881*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 85, 4, 0xA); /* pix format */
882*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 78, 7, 15); /* burst size */
883*4882a593Smuzhiyun break;
884*4882a593Smuzhiyun case IPU_PIX_FMT_YUYV:
885*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 0, 107, 3, 3); /* bits/pixel */
886*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 85, 4, 0x8); /* pix format */
887*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 78, 7, 31); /* burst size */
888*4882a593Smuzhiyun break;
889*4882a593Smuzhiyun case IPU_PIX_FMT_YUV420P2:
890*4882a593Smuzhiyun case IPU_PIX_FMT_YUV420P:
891*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 85, 4, 2); /* pix format */
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun if (uv_stride < stride / 2)
894*4882a593Smuzhiyun uv_stride = stride / 2;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun u_offset = stride * height;
897*4882a593Smuzhiyun v_offset = u_offset + (uv_stride * height / 2);
898*4882a593Smuzhiyun /* burst size */
899*4882a593Smuzhiyun if ((ch == 8) || (ch == 9) || (ch == 10)) {
900*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 78, 7, 15);
901*4882a593Smuzhiyun uv_stride = uv_stride*2;
902*4882a593Smuzhiyun } else {
903*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 78, 7, 31);
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun break;
906*4882a593Smuzhiyun case IPU_PIX_FMT_YVU422P:
907*4882a593Smuzhiyun /* BPP & pixel format */
908*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 85, 4, 1); /* pix format */
909*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 78, 7, 31); /* burst size */
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun if (uv_stride < stride / 2)
912*4882a593Smuzhiyun uv_stride = stride / 2;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun v_offset = (v == 0) ? stride * height : v;
915*4882a593Smuzhiyun u_offset = (u == 0) ? v_offset + v_offset / 2 : u;
916*4882a593Smuzhiyun break;
917*4882a593Smuzhiyun case IPU_PIX_FMT_YUV422P:
918*4882a593Smuzhiyun /* BPP & pixel format */
919*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 85, 4, 1); /* pix format */
920*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 78, 7, 31); /* burst size */
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun if (uv_stride < stride / 2)
923*4882a593Smuzhiyun uv_stride = stride / 2;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun u_offset = (u == 0) ? stride * height : u;
926*4882a593Smuzhiyun v_offset = (v == 0) ? u_offset + u_offset / 2 : v;
927*4882a593Smuzhiyun break;
928*4882a593Smuzhiyun case IPU_PIX_FMT_NV12:
929*4882a593Smuzhiyun /* BPP & pixel format */
930*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 85, 4, 4); /* pix format */
931*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 78, 7, 31); /* burst size */
932*4882a593Smuzhiyun uv_stride = stride;
933*4882a593Smuzhiyun u_offset = (u == 0) ? stride * height : u;
934*4882a593Smuzhiyun break;
935*4882a593Smuzhiyun default:
936*4882a593Smuzhiyun puts("mxc ipu: unimplemented pixel format\n");
937*4882a593Smuzhiyun break;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun if (uv_stride)
942*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 1, 128, 14, uv_stride - 1);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /* Get the uv offset from user when need cropping */
945*4882a593Smuzhiyun if (u || v) {
946*4882a593Smuzhiyun u_offset = u;
947*4882a593Smuzhiyun v_offset = v;
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun /* UBO and VBO are 22-bit */
951*4882a593Smuzhiyun if (u_offset/8 > 0x3fffff)
952*4882a593Smuzhiyun puts("The value of U offset exceeds IPU limitation\n");
953*4882a593Smuzhiyun if (v_offset/8 > 0x3fffff)
954*4882a593Smuzhiyun puts("The value of V offset exceeds IPU limitation\n");
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 0, 46, 22, u_offset / 8);
957*4882a593Smuzhiyun ipu_ch_param_set_field(¶ms, 0, 68, 22, v_offset / 8);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun debug("initializing idma ch %d @ %p\n", ch, ipu_ch_param_addr(ch));
960*4882a593Smuzhiyun memcpy(ipu_ch_param_addr(ch), ¶ms, sizeof(params));
961*4882a593Smuzhiyun };
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun /*
964*4882a593Smuzhiyun * This function is called to initialize a buffer for logical IPU channel.
965*4882a593Smuzhiyun *
966*4882a593Smuzhiyun * @param channel Input parameter for the logical channel ID.
967*4882a593Smuzhiyun *
968*4882a593Smuzhiyun * @param type Input parameter which buffer to initialize.
969*4882a593Smuzhiyun *
970*4882a593Smuzhiyun * @param pixel_fmt Input parameter for pixel format of buffer.
971*4882a593Smuzhiyun * Pixel format is a FOURCC ASCII code.
972*4882a593Smuzhiyun *
973*4882a593Smuzhiyun * @param width Input parameter for width of buffer in pixels.
974*4882a593Smuzhiyun *
975*4882a593Smuzhiyun * @param height Input parameter for height of buffer in pixels.
976*4882a593Smuzhiyun *
977*4882a593Smuzhiyun * @param stride Input parameter for stride length of buffer
978*4882a593Smuzhiyun * in pixels.
979*4882a593Smuzhiyun *
980*4882a593Smuzhiyun * @param phyaddr_0 Input parameter buffer 0 physical address.
981*4882a593Smuzhiyun *
982*4882a593Smuzhiyun * @param phyaddr_1 Input parameter buffer 1 physical address.
983*4882a593Smuzhiyun * Setting this to a value other than NULL enables
984*4882a593Smuzhiyun * double buffering mode.
985*4882a593Smuzhiyun *
986*4882a593Smuzhiyun * @param u private u offset for additional cropping,
987*4882a593Smuzhiyun * zero if not used.
988*4882a593Smuzhiyun *
989*4882a593Smuzhiyun * @param v private v offset for additional cropping,
990*4882a593Smuzhiyun * zero if not used.
991*4882a593Smuzhiyun *
992*4882a593Smuzhiyun * @return Returns 0 on success or negative error code on fail
993*4882a593Smuzhiyun */
ipu_init_channel_buffer(ipu_channel_t channel,ipu_buffer_t type,uint32_t pixel_fmt,uint16_t width,uint16_t height,uint32_t stride,dma_addr_t phyaddr_0,dma_addr_t phyaddr_1,uint32_t u,uint32_t v)994*4882a593Smuzhiyun int32_t ipu_init_channel_buffer(ipu_channel_t channel, ipu_buffer_t type,
995*4882a593Smuzhiyun uint32_t pixel_fmt,
996*4882a593Smuzhiyun uint16_t width, uint16_t height,
997*4882a593Smuzhiyun uint32_t stride,
998*4882a593Smuzhiyun dma_addr_t phyaddr_0, dma_addr_t phyaddr_1,
999*4882a593Smuzhiyun uint32_t u, uint32_t v)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun uint32_t reg;
1002*4882a593Smuzhiyun uint32_t dma_chan;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun dma_chan = channel_2_dma(channel, type);
1005*4882a593Smuzhiyun if (!idma_is_valid(dma_chan))
1006*4882a593Smuzhiyun return -EINVAL;
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun if (stride < width * bytes_per_pixel(pixel_fmt))
1009*4882a593Smuzhiyun stride = width * bytes_per_pixel(pixel_fmt);
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun if (stride % 4) {
1012*4882a593Smuzhiyun printf(
1013*4882a593Smuzhiyun "Stride not 32-bit aligned, stride = %d\n", stride);
1014*4882a593Smuzhiyun return -EINVAL;
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun /* Build parameter memory data for DMA channel */
1017*4882a593Smuzhiyun ipu_ch_param_init(dma_chan, pixel_fmt, width, height, stride, u, v, 0,
1018*4882a593Smuzhiyun phyaddr_0, phyaddr_1);
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun if (ipu_is_dmfc_chan(dma_chan)) {
1021*4882a593Smuzhiyun ipu_dmfc_set_wait4eot(dma_chan, width);
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun if (idma_is_set(IDMAC_CHA_PRI, dma_chan))
1025*4882a593Smuzhiyun ipu_ch_param_set_high_priority(dma_chan);
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun ipu_ch_param_dump(dma_chan);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun reg = __raw_readl(IPU_CHA_DB_MODE_SEL(dma_chan));
1030*4882a593Smuzhiyun if (phyaddr_1)
1031*4882a593Smuzhiyun reg |= idma_mask(dma_chan);
1032*4882a593Smuzhiyun else
1033*4882a593Smuzhiyun reg &= ~idma_mask(dma_chan);
1034*4882a593Smuzhiyun __raw_writel(reg, IPU_CHA_DB_MODE_SEL(dma_chan));
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun /* Reset to buffer 0 */
1037*4882a593Smuzhiyun __raw_writel(idma_mask(dma_chan), IPU_CHA_CUR_BUF(dma_chan));
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun return 0;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun /*
1043*4882a593Smuzhiyun * This function enables a logical channel.
1044*4882a593Smuzhiyun *
1045*4882a593Smuzhiyun * @param channel Input parameter for the logical channel ID.
1046*4882a593Smuzhiyun *
1047*4882a593Smuzhiyun * @return This function returns 0 on success or negative error code on
1048*4882a593Smuzhiyun * fail.
1049*4882a593Smuzhiyun */
ipu_enable_channel(ipu_channel_t channel)1050*4882a593Smuzhiyun int32_t ipu_enable_channel(ipu_channel_t channel)
1051*4882a593Smuzhiyun {
1052*4882a593Smuzhiyun uint32_t reg;
1053*4882a593Smuzhiyun uint32_t in_dma;
1054*4882a593Smuzhiyun uint32_t out_dma;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun if (g_channel_enable_mask & (1L << IPU_CHAN_ID(channel))) {
1057*4882a593Smuzhiyun printf("Warning: channel already enabled %d\n",
1058*4882a593Smuzhiyun IPU_CHAN_ID(channel));
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun /* Get input and output dma channels */
1062*4882a593Smuzhiyun out_dma = channel_2_dma(channel, IPU_OUTPUT_BUFFER);
1063*4882a593Smuzhiyun in_dma = channel_2_dma(channel, IPU_VIDEO_IN_BUFFER);
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun if (idma_is_valid(in_dma)) {
1066*4882a593Smuzhiyun reg = __raw_readl(IDMAC_CHA_EN(in_dma));
1067*4882a593Smuzhiyun __raw_writel(reg | idma_mask(in_dma), IDMAC_CHA_EN(in_dma));
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun if (idma_is_valid(out_dma)) {
1070*4882a593Smuzhiyun reg = __raw_readl(IDMAC_CHA_EN(out_dma));
1071*4882a593Smuzhiyun __raw_writel(reg | idma_mask(out_dma), IDMAC_CHA_EN(out_dma));
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun if ((channel == MEM_DC_SYNC) || (channel == MEM_BG_SYNC) ||
1075*4882a593Smuzhiyun (channel == MEM_FG_SYNC))
1076*4882a593Smuzhiyun ipu_dp_dc_enable(channel);
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun g_channel_enable_mask |= 1L << IPU_CHAN_ID(channel);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun return 0;
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun /*
1084*4882a593Smuzhiyun * This function clear buffer ready for a logical channel.
1085*4882a593Smuzhiyun *
1086*4882a593Smuzhiyun * @param channel Input parameter for the logical channel ID.
1087*4882a593Smuzhiyun *
1088*4882a593Smuzhiyun * @param type Input parameter which buffer to clear.
1089*4882a593Smuzhiyun *
1090*4882a593Smuzhiyun * @param bufNum Input parameter for which buffer number clear
1091*4882a593Smuzhiyun * ready state.
1092*4882a593Smuzhiyun *
1093*4882a593Smuzhiyun */
ipu_clear_buffer_ready(ipu_channel_t channel,ipu_buffer_t type,uint32_t bufNum)1094*4882a593Smuzhiyun void ipu_clear_buffer_ready(ipu_channel_t channel, ipu_buffer_t type,
1095*4882a593Smuzhiyun uint32_t bufNum)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun uint32_t dma_ch = channel_2_dma(channel, type);
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun if (!idma_is_valid(dma_ch))
1100*4882a593Smuzhiyun return;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun __raw_writel(0xF0000000, IPU_GPR); /* write one to clear */
1103*4882a593Smuzhiyun if (bufNum == 0) {
1104*4882a593Smuzhiyun if (idma_is_set(IPU_CHA_BUF0_RDY, dma_ch)) {
1105*4882a593Smuzhiyun __raw_writel(idma_mask(dma_ch),
1106*4882a593Smuzhiyun IPU_CHA_BUF0_RDY(dma_ch));
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun } else {
1109*4882a593Smuzhiyun if (idma_is_set(IPU_CHA_BUF1_RDY, dma_ch)) {
1110*4882a593Smuzhiyun __raw_writel(idma_mask(dma_ch),
1111*4882a593Smuzhiyun IPU_CHA_BUF1_RDY(dma_ch));
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun __raw_writel(0x0, IPU_GPR); /* write one to set */
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun /*
1118*4882a593Smuzhiyun * This function disables a logical channel.
1119*4882a593Smuzhiyun *
1120*4882a593Smuzhiyun * @param channel Input parameter for the logical channel ID.
1121*4882a593Smuzhiyun *
1122*4882a593Smuzhiyun * @param wait_for_stop Flag to set whether to wait for channel end
1123*4882a593Smuzhiyun * of frame or return immediately.
1124*4882a593Smuzhiyun *
1125*4882a593Smuzhiyun * @return This function returns 0 on success or negative error code on
1126*4882a593Smuzhiyun * fail.
1127*4882a593Smuzhiyun */
ipu_disable_channel(ipu_channel_t channel)1128*4882a593Smuzhiyun int32_t ipu_disable_channel(ipu_channel_t channel)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun uint32_t reg;
1131*4882a593Smuzhiyun uint32_t in_dma;
1132*4882a593Smuzhiyun uint32_t out_dma;
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun if ((g_channel_enable_mask & (1L << IPU_CHAN_ID(channel))) == 0) {
1135*4882a593Smuzhiyun debug("Channel already disabled %d\n",
1136*4882a593Smuzhiyun IPU_CHAN_ID(channel));
1137*4882a593Smuzhiyun return 0;
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun /* Get input and output dma channels */
1141*4882a593Smuzhiyun out_dma = channel_2_dma(channel, IPU_OUTPUT_BUFFER);
1142*4882a593Smuzhiyun in_dma = channel_2_dma(channel, IPU_VIDEO_IN_BUFFER);
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun if ((idma_is_valid(in_dma) &&
1145*4882a593Smuzhiyun !idma_is_set(IDMAC_CHA_EN, in_dma))
1146*4882a593Smuzhiyun && (idma_is_valid(out_dma) &&
1147*4882a593Smuzhiyun !idma_is_set(IDMAC_CHA_EN, out_dma)))
1148*4882a593Smuzhiyun return -EINVAL;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun if ((channel == MEM_BG_SYNC) || (channel == MEM_FG_SYNC) ||
1151*4882a593Smuzhiyun (channel == MEM_DC_SYNC)) {
1152*4882a593Smuzhiyun ipu_dp_dc_disable(channel, 0);
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun /* Disable DMA channel(s) */
1156*4882a593Smuzhiyun if (idma_is_valid(in_dma)) {
1157*4882a593Smuzhiyun reg = __raw_readl(IDMAC_CHA_EN(in_dma));
1158*4882a593Smuzhiyun __raw_writel(reg & ~idma_mask(in_dma), IDMAC_CHA_EN(in_dma));
1159*4882a593Smuzhiyun __raw_writel(idma_mask(in_dma), IPU_CHA_CUR_BUF(in_dma));
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun if (idma_is_valid(out_dma)) {
1162*4882a593Smuzhiyun reg = __raw_readl(IDMAC_CHA_EN(out_dma));
1163*4882a593Smuzhiyun __raw_writel(reg & ~idma_mask(out_dma), IDMAC_CHA_EN(out_dma));
1164*4882a593Smuzhiyun __raw_writel(idma_mask(out_dma), IPU_CHA_CUR_BUF(out_dma));
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun g_channel_enable_mask &= ~(1L << IPU_CHAN_ID(channel));
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun /* Set channel buffers NOT to be ready */
1170*4882a593Smuzhiyun if (idma_is_valid(in_dma)) {
1171*4882a593Smuzhiyun ipu_clear_buffer_ready(channel, IPU_VIDEO_IN_BUFFER, 0);
1172*4882a593Smuzhiyun ipu_clear_buffer_ready(channel, IPU_VIDEO_IN_BUFFER, 1);
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun if (idma_is_valid(out_dma)) {
1175*4882a593Smuzhiyun ipu_clear_buffer_ready(channel, IPU_OUTPUT_BUFFER, 0);
1176*4882a593Smuzhiyun ipu_clear_buffer_ready(channel, IPU_OUTPUT_BUFFER, 1);
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun return 0;
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun
bytes_per_pixel(uint32_t fmt)1182*4882a593Smuzhiyun uint32_t bytes_per_pixel(uint32_t fmt)
1183*4882a593Smuzhiyun {
1184*4882a593Smuzhiyun switch (fmt) {
1185*4882a593Smuzhiyun case IPU_PIX_FMT_GENERIC: /*generic data */
1186*4882a593Smuzhiyun case IPU_PIX_FMT_RGB332:
1187*4882a593Smuzhiyun case IPU_PIX_FMT_YUV420P:
1188*4882a593Smuzhiyun case IPU_PIX_FMT_YUV422P:
1189*4882a593Smuzhiyun return 1;
1190*4882a593Smuzhiyun break;
1191*4882a593Smuzhiyun case IPU_PIX_FMT_RGB565:
1192*4882a593Smuzhiyun case IPU_PIX_FMT_YUYV:
1193*4882a593Smuzhiyun case IPU_PIX_FMT_UYVY:
1194*4882a593Smuzhiyun return 2;
1195*4882a593Smuzhiyun break;
1196*4882a593Smuzhiyun case IPU_PIX_FMT_BGR24:
1197*4882a593Smuzhiyun case IPU_PIX_FMT_RGB24:
1198*4882a593Smuzhiyun return 3;
1199*4882a593Smuzhiyun break;
1200*4882a593Smuzhiyun case IPU_PIX_FMT_GENERIC_32: /*generic data */
1201*4882a593Smuzhiyun case IPU_PIX_FMT_BGR32:
1202*4882a593Smuzhiyun case IPU_PIX_FMT_BGRA32:
1203*4882a593Smuzhiyun case IPU_PIX_FMT_RGB32:
1204*4882a593Smuzhiyun case IPU_PIX_FMT_RGBA32:
1205*4882a593Smuzhiyun case IPU_PIX_FMT_ABGR32:
1206*4882a593Smuzhiyun return 4;
1207*4882a593Smuzhiyun break;
1208*4882a593Smuzhiyun default:
1209*4882a593Smuzhiyun return 1;
1210*4882a593Smuzhiyun break;
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun return 0;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun
format_to_colorspace(uint32_t fmt)1215*4882a593Smuzhiyun ipu_color_space_t format_to_colorspace(uint32_t fmt)
1216*4882a593Smuzhiyun {
1217*4882a593Smuzhiyun switch (fmt) {
1218*4882a593Smuzhiyun case IPU_PIX_FMT_RGB666:
1219*4882a593Smuzhiyun case IPU_PIX_FMT_RGB565:
1220*4882a593Smuzhiyun case IPU_PIX_FMT_BGR24:
1221*4882a593Smuzhiyun case IPU_PIX_FMT_RGB24:
1222*4882a593Smuzhiyun case IPU_PIX_FMT_BGR32:
1223*4882a593Smuzhiyun case IPU_PIX_FMT_BGRA32:
1224*4882a593Smuzhiyun case IPU_PIX_FMT_RGB32:
1225*4882a593Smuzhiyun case IPU_PIX_FMT_RGBA32:
1226*4882a593Smuzhiyun case IPU_PIX_FMT_ABGR32:
1227*4882a593Smuzhiyun case IPU_PIX_FMT_LVDS666:
1228*4882a593Smuzhiyun case IPU_PIX_FMT_LVDS888:
1229*4882a593Smuzhiyun return RGB;
1230*4882a593Smuzhiyun break;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun default:
1233*4882a593Smuzhiyun return YCbCr;
1234*4882a593Smuzhiyun break;
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun return RGB;
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun /* should be removed when clk framework is availiable */
ipu_set_ldb_clock(int rate)1240*4882a593Smuzhiyun int ipu_set_ldb_clock(int rate)
1241*4882a593Smuzhiyun {
1242*4882a593Smuzhiyun ldb_clk.rate = rate;
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun return 0;
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun
ipu_clk_enabled(void)1247*4882a593Smuzhiyun bool ipu_clk_enabled(void)
1248*4882a593Smuzhiyun {
1249*4882a593Smuzhiyun return g_ipu_clk_enabled;
1250*4882a593Smuzhiyun }
1251