1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2012 Samsung Electronics
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Author: Donghwa Lee <dh09.lee@samsung.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <config.h>
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <asm/arch/cpu.h>
13*4882a593Smuzhiyun #include <asm/arch/dp_info.h>
14*4882a593Smuzhiyun #include <asm/arch/dp.h>
15*4882a593Smuzhiyun #include <fdtdec.h>
16*4882a593Smuzhiyun #include <linux/libfdt.h>
17*4882a593Smuzhiyun #include "exynos_dp_lowlevel.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* Declare global data pointer */
20*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
21*4882a593Smuzhiyun
exynos_dp_enable_video_input(struct exynos_dp * dp_regs,unsigned int enable)22*4882a593Smuzhiyun static void exynos_dp_enable_video_input(struct exynos_dp *dp_regs,
23*4882a593Smuzhiyun unsigned int enable)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun unsigned int reg;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun reg = readl(&dp_regs->video_ctl1);
28*4882a593Smuzhiyun reg &= ~VIDEO_EN_MASK;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* enable video input */
31*4882a593Smuzhiyun if (enable)
32*4882a593Smuzhiyun reg |= VIDEO_EN_MASK;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun writel(reg, &dp_regs->video_ctl1);
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun return;
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
exynos_dp_enable_video_bist(struct exynos_dp * dp_regs,unsigned int enable)39*4882a593Smuzhiyun void exynos_dp_enable_video_bist(struct exynos_dp *dp_regs, unsigned int enable)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun /* enable video bist */
42*4882a593Smuzhiyun unsigned int reg;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun reg = readl(&dp_regs->video_ctl4);
45*4882a593Smuzhiyun reg &= ~VIDEO_BIST_MASK;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* enable video bist */
48*4882a593Smuzhiyun if (enable)
49*4882a593Smuzhiyun reg |= VIDEO_BIST_MASK;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun writel(reg, &dp_regs->video_ctl4);
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun return;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
exynos_dp_enable_video_mute(struct exynos_dp * dp_regs,unsigned int enable)56*4882a593Smuzhiyun void exynos_dp_enable_video_mute(struct exynos_dp *dp_regs, unsigned int enable)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun unsigned int reg;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun reg = readl(&dp_regs->video_ctl1);
61*4882a593Smuzhiyun reg &= ~(VIDEO_MUTE_MASK);
62*4882a593Smuzhiyun if (enable)
63*4882a593Smuzhiyun reg |= VIDEO_MUTE_MASK;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun writel(reg, &dp_regs->video_ctl1);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun return;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun
exynos_dp_init_analog_param(struct exynos_dp * dp_regs)71*4882a593Smuzhiyun static void exynos_dp_init_analog_param(struct exynos_dp *dp_regs)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun unsigned int reg;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /*
76*4882a593Smuzhiyun * Set termination
77*4882a593Smuzhiyun * Normal bandgap, Normal swing, Tx terminal registor 61 ohm
78*4882a593Smuzhiyun * 24M Phy clock, TX digital logic power is 100:1.0625V
79*4882a593Smuzhiyun */
80*4882a593Smuzhiyun reg = SEL_BG_NEW_BANDGAP | TX_TERMINAL_CTRL_61_OHM |
81*4882a593Smuzhiyun SWING_A_30PER_G_NORMAL;
82*4882a593Smuzhiyun writel(reg, &dp_regs->analog_ctl1);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun reg = SEL_24M | TX_DVDD_BIT_1_0625V;
85*4882a593Smuzhiyun writel(reg, &dp_regs->analog_ctl2);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /*
88*4882a593Smuzhiyun * Set power source for internal clk driver to 1.0625v.
89*4882a593Smuzhiyun * Select current reference of TX driver current to 00:Ipp/2+Ic/2.
90*4882a593Smuzhiyun * Set VCO range of PLL +- 0uA
91*4882a593Smuzhiyun */
92*4882a593Smuzhiyun reg = DRIVE_DVDD_BIT_1_0625V | SEL_CURRENT_DEFAULT | VCO_BIT_000_MICRO;
93*4882a593Smuzhiyun writel(reg, &dp_regs->analog_ctl3);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun * Set AUX TX terminal resistor to 102 ohm
97*4882a593Smuzhiyun * Set AUX channel amplitude control
98*4882a593Smuzhiyun */
99*4882a593Smuzhiyun reg = PD_RING_OSC | AUX_TERMINAL_CTRL_52_OHM | TX_CUR1_2X | TX_CUR_4_MA;
100*4882a593Smuzhiyun writel(reg, &dp_regs->pll_filter_ctl1);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun * PLL loop filter bandwidth
104*4882a593Smuzhiyun * For 2.7Gbps: 175KHz, For 1.62Gbps: 234KHz
105*4882a593Smuzhiyun * PLL digital power select: 1.2500V
106*4882a593Smuzhiyun */
107*4882a593Smuzhiyun reg = CH3_AMP_0_MV | CH2_AMP_0_MV | CH1_AMP_0_MV | CH0_AMP_0_MV;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun writel(reg, &dp_regs->amp_tuning_ctl);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun * PLL loop filter bandwidth
113*4882a593Smuzhiyun * For 2.7Gbps: 175KHz, For 1.62Gbps: 234KHz
114*4882a593Smuzhiyun * PLL digital power select: 1.1250V
115*4882a593Smuzhiyun */
116*4882a593Smuzhiyun reg = DP_PLL_LOOP_BIT_DEFAULT | DP_PLL_REF_BIT_1_1250V;
117*4882a593Smuzhiyun writel(reg, &dp_regs->pll_ctl);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
exynos_dp_init_interrupt(struct exynos_dp * dp_regs)120*4882a593Smuzhiyun static void exynos_dp_init_interrupt(struct exynos_dp *dp_regs)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun /* Set interrupt registers to initial states */
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun * Disable interrupt
126*4882a593Smuzhiyun * INT pin assertion polarity. It must be configured
127*4882a593Smuzhiyun * correctly according to ICU setting.
128*4882a593Smuzhiyun * 1 = assert high, 0 = assert low
129*4882a593Smuzhiyun */
130*4882a593Smuzhiyun writel(INT_POL, &dp_regs->int_ctl);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* Clear pending registers */
133*4882a593Smuzhiyun writel(0xff, &dp_regs->common_int_sta1);
134*4882a593Smuzhiyun writel(0xff, &dp_regs->common_int_sta2);
135*4882a593Smuzhiyun writel(0xff, &dp_regs->common_int_sta3);
136*4882a593Smuzhiyun writel(0xff, &dp_regs->common_int_sta4);
137*4882a593Smuzhiyun writel(0xff, &dp_regs->int_sta);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* 0:mask,1: unmask */
140*4882a593Smuzhiyun writel(0x00, &dp_regs->int_sta_mask1);
141*4882a593Smuzhiyun writel(0x00, &dp_regs->int_sta_mask2);
142*4882a593Smuzhiyun writel(0x00, &dp_regs->int_sta_mask3);
143*4882a593Smuzhiyun writel(0x00, &dp_regs->int_sta_mask4);
144*4882a593Smuzhiyun writel(0x00, &dp_regs->int_sta_mask);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
exynos_dp_reset(struct exynos_dp * dp_regs)147*4882a593Smuzhiyun void exynos_dp_reset(struct exynos_dp *dp_regs)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun unsigned int reg_func_1;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* dp tx sw reset */
152*4882a593Smuzhiyun writel(RESET_DP_TX, &dp_regs->tx_sw_reset);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun exynos_dp_enable_video_input(dp_regs, DP_DISABLE);
155*4882a593Smuzhiyun exynos_dp_enable_video_bist(dp_regs, DP_DISABLE);
156*4882a593Smuzhiyun exynos_dp_enable_video_mute(dp_regs, DP_DISABLE);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* software reset */
159*4882a593Smuzhiyun reg_func_1 = MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N |
160*4882a593Smuzhiyun AUD_FIFO_FUNC_EN_N | AUD_FUNC_EN_N |
161*4882a593Smuzhiyun HDCP_FUNC_EN_N | SW_FUNC_EN_N;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun writel(reg_func_1, &dp_regs->func_en1);
164*4882a593Smuzhiyun writel(reg_func_1, &dp_regs->func_en2);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun mdelay(1);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun exynos_dp_init_analog_param(dp_regs);
169*4882a593Smuzhiyun exynos_dp_init_interrupt(dp_regs);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun return;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
exynos_dp_enable_sw_func(struct exynos_dp * dp_regs,unsigned int enable)174*4882a593Smuzhiyun void exynos_dp_enable_sw_func(struct exynos_dp *dp_regs, unsigned int enable)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun unsigned int reg;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun reg = readl(&dp_regs->func_en1);
179*4882a593Smuzhiyun reg &= ~(SW_FUNC_EN_N);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (!enable)
182*4882a593Smuzhiyun reg |= SW_FUNC_EN_N;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun writel(reg, &dp_regs->func_en1);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
exynos_dp_set_analog_power_down(struct exynos_dp * dp_regs,unsigned int block,u32 enable)189*4882a593Smuzhiyun unsigned int exynos_dp_set_analog_power_down(struct exynos_dp *dp_regs,
190*4882a593Smuzhiyun unsigned int block, u32 enable)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun unsigned int reg;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun reg = readl(&dp_regs->phy_pd);
195*4882a593Smuzhiyun switch (block) {
196*4882a593Smuzhiyun case AUX_BLOCK:
197*4882a593Smuzhiyun reg &= ~(AUX_PD);
198*4882a593Smuzhiyun if (enable)
199*4882a593Smuzhiyun reg |= AUX_PD;
200*4882a593Smuzhiyun break;
201*4882a593Smuzhiyun case CH0_BLOCK:
202*4882a593Smuzhiyun reg &= ~(CH0_PD);
203*4882a593Smuzhiyun if (enable)
204*4882a593Smuzhiyun reg |= CH0_PD;
205*4882a593Smuzhiyun break;
206*4882a593Smuzhiyun case CH1_BLOCK:
207*4882a593Smuzhiyun reg &= ~(CH1_PD);
208*4882a593Smuzhiyun if (enable)
209*4882a593Smuzhiyun reg |= CH1_PD;
210*4882a593Smuzhiyun break;
211*4882a593Smuzhiyun case CH2_BLOCK:
212*4882a593Smuzhiyun reg &= ~(CH2_PD);
213*4882a593Smuzhiyun if (enable)
214*4882a593Smuzhiyun reg |= CH2_PD;
215*4882a593Smuzhiyun break;
216*4882a593Smuzhiyun case CH3_BLOCK:
217*4882a593Smuzhiyun reg &= ~(CH3_PD);
218*4882a593Smuzhiyun if (enable)
219*4882a593Smuzhiyun reg |= CH3_PD;
220*4882a593Smuzhiyun break;
221*4882a593Smuzhiyun case ANALOG_TOTAL:
222*4882a593Smuzhiyun reg &= ~PHY_PD;
223*4882a593Smuzhiyun if (enable)
224*4882a593Smuzhiyun reg |= PHY_PD;
225*4882a593Smuzhiyun break;
226*4882a593Smuzhiyun case POWER_ALL:
227*4882a593Smuzhiyun reg &= ~(PHY_PD | AUX_PD | CH0_PD | CH1_PD | CH2_PD |
228*4882a593Smuzhiyun CH3_PD);
229*4882a593Smuzhiyun if (enable)
230*4882a593Smuzhiyun reg |= (PHY_PD | AUX_PD | CH0_PD | CH1_PD |
231*4882a593Smuzhiyun CH2_PD | CH3_PD);
232*4882a593Smuzhiyun break;
233*4882a593Smuzhiyun default:
234*4882a593Smuzhiyun printf("DP undefined block number : %d\n", block);
235*4882a593Smuzhiyun return -1;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun writel(reg, &dp_regs->phy_pd);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun return 0;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
exynos_dp_get_pll_lock_status(struct exynos_dp * dp_regs)243*4882a593Smuzhiyun unsigned int exynos_dp_get_pll_lock_status(struct exynos_dp *dp_regs)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun unsigned int reg;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun reg = readl(&dp_regs->debug_ctl);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (reg & PLL_LOCK)
250*4882a593Smuzhiyun return PLL_LOCKED;
251*4882a593Smuzhiyun else
252*4882a593Smuzhiyun return PLL_UNLOCKED;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
exynos_dp_set_pll_power(struct exynos_dp * dp_regs,unsigned int enable)255*4882a593Smuzhiyun static void exynos_dp_set_pll_power(struct exynos_dp *dp_regs,
256*4882a593Smuzhiyun unsigned int enable)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun unsigned int reg;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun reg = readl(&dp_regs->pll_ctl);
261*4882a593Smuzhiyun reg &= ~(DP_PLL_PD);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (!enable)
264*4882a593Smuzhiyun reg |= DP_PLL_PD;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun writel(reg, &dp_regs->pll_ctl);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
exynos_dp_init_analog_func(struct exynos_dp * dp_regs)269*4882a593Smuzhiyun int exynos_dp_init_analog_func(struct exynos_dp *dp_regs)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun int ret = EXYNOS_DP_SUCCESS;
272*4882a593Smuzhiyun unsigned int retry_cnt = 10;
273*4882a593Smuzhiyun unsigned int reg;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /* Power On All Analog block */
276*4882a593Smuzhiyun exynos_dp_set_analog_power_down(dp_regs, POWER_ALL, DP_DISABLE);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun reg = PLL_LOCK_CHG;
279*4882a593Smuzhiyun writel(reg, &dp_regs->common_int_sta1);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun reg = readl(&dp_regs->debug_ctl);
282*4882a593Smuzhiyun reg &= ~(F_PLL_LOCK | PLL_LOCK_CTRL);
283*4882a593Smuzhiyun writel(reg, &dp_regs->debug_ctl);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* Assert DP PLL Reset */
286*4882a593Smuzhiyun reg = readl(&dp_regs->pll_ctl);
287*4882a593Smuzhiyun reg |= DP_PLL_RESET;
288*4882a593Smuzhiyun writel(reg, &dp_regs->pll_ctl);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun mdelay(1);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* Deassert DP PLL Reset */
293*4882a593Smuzhiyun reg = readl(&dp_regs->pll_ctl);
294*4882a593Smuzhiyun reg &= ~(DP_PLL_RESET);
295*4882a593Smuzhiyun writel(reg, &dp_regs->pll_ctl);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun exynos_dp_set_pll_power(dp_regs, DP_ENABLE);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun while (exynos_dp_get_pll_lock_status(dp_regs) == PLL_UNLOCKED) {
300*4882a593Smuzhiyun mdelay(1);
301*4882a593Smuzhiyun retry_cnt--;
302*4882a593Smuzhiyun if (retry_cnt == 0) {
303*4882a593Smuzhiyun printf("DP dp's pll lock failed : retry : %d\n",
304*4882a593Smuzhiyun retry_cnt);
305*4882a593Smuzhiyun return -EINVAL;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun debug("dp's pll lock success(%d)\n", retry_cnt);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /* Enable Serdes FIFO function and Link symbol clock domain module */
312*4882a593Smuzhiyun reg = readl(&dp_regs->func_en2);
313*4882a593Smuzhiyun reg &= ~(SERDES_FIFO_FUNC_EN_N | LS_CLK_DOMAIN_FUNC_EN_N
314*4882a593Smuzhiyun | AUX_FUNC_EN_N);
315*4882a593Smuzhiyun writel(reg, &dp_regs->func_en2);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun return ret;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
exynos_dp_init_hpd(struct exynos_dp * dp_regs)320*4882a593Smuzhiyun void exynos_dp_init_hpd(struct exynos_dp *dp_regs)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun unsigned int reg;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* Clear interrupts related to Hot Plug Detect */
325*4882a593Smuzhiyun reg = HOTPLUG_CHG | HPD_LOST | PLUG;
326*4882a593Smuzhiyun writel(reg, &dp_regs->common_int_sta4);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun reg = INT_HPD;
329*4882a593Smuzhiyun writel(reg, &dp_regs->int_sta);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun reg = readl(&dp_regs->sys_ctl3);
332*4882a593Smuzhiyun reg &= ~(F_HPD | HPD_CTRL);
333*4882a593Smuzhiyun writel(reg, &dp_regs->sys_ctl3);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun return;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
exynos_dp_reset_aux(struct exynos_dp * dp_regs)338*4882a593Smuzhiyun static inline void exynos_dp_reset_aux(struct exynos_dp *dp_regs)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun unsigned int reg;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* Disable AUX channel module */
343*4882a593Smuzhiyun reg = readl(&dp_regs->func_en2);
344*4882a593Smuzhiyun reg |= AUX_FUNC_EN_N;
345*4882a593Smuzhiyun writel(reg, &dp_regs->func_en2);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun return;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
exynos_dp_init_aux(struct exynos_dp * dp_regs)350*4882a593Smuzhiyun void exynos_dp_init_aux(struct exynos_dp *dp_regs)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun unsigned int reg;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* Clear interrupts related to AUX channel */
355*4882a593Smuzhiyun reg = RPLY_RECEIV | AUX_ERR;
356*4882a593Smuzhiyun writel(reg, &dp_regs->int_sta);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun exynos_dp_reset_aux(dp_regs);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /* Disable AUX transaction H/W retry */
361*4882a593Smuzhiyun reg = AUX_BIT_PERIOD_EXPECTED_DELAY(3) | AUX_HW_RETRY_COUNT_SEL(3)|
362*4882a593Smuzhiyun AUX_HW_RETRY_INTERVAL_600_MICROSECONDS;
363*4882a593Smuzhiyun writel(reg, &dp_regs->aux_hw_retry_ctl);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /* Receive AUX Channel DEFER commands equal to DEFER_COUNT*64 */
366*4882a593Smuzhiyun reg = DEFER_CTRL_EN | DEFER_COUNT(1);
367*4882a593Smuzhiyun writel(reg, &dp_regs->aux_ch_defer_ctl);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* Enable AUX channel module */
370*4882a593Smuzhiyun reg = readl(&dp_regs->func_en2);
371*4882a593Smuzhiyun reg &= ~AUX_FUNC_EN_N;
372*4882a593Smuzhiyun writel(reg, &dp_regs->func_en2);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun return;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
exynos_dp_config_interrupt(struct exynos_dp * dp_regs)377*4882a593Smuzhiyun void exynos_dp_config_interrupt(struct exynos_dp *dp_regs)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun unsigned int reg;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* 0: mask, 1: unmask */
382*4882a593Smuzhiyun reg = COMMON_INT_MASK_1;
383*4882a593Smuzhiyun writel(reg, &dp_regs->common_int_mask1);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun reg = COMMON_INT_MASK_2;
386*4882a593Smuzhiyun writel(reg, &dp_regs->common_int_mask2);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun reg = COMMON_INT_MASK_3;
389*4882a593Smuzhiyun writel(reg, &dp_regs->common_int_mask3);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun reg = COMMON_INT_MASK_4;
392*4882a593Smuzhiyun writel(reg, &dp_regs->common_int_mask4);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun reg = INT_STA_MASK;
395*4882a593Smuzhiyun writel(reg, &dp_regs->int_sta_mask);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun return;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
exynos_dp_get_plug_in_status(struct exynos_dp * dp_regs)400*4882a593Smuzhiyun unsigned int exynos_dp_get_plug_in_status(struct exynos_dp *dp_regs)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun unsigned int reg;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun reg = readl(&dp_regs->sys_ctl3);
405*4882a593Smuzhiyun if (reg & HPD_STATUS)
406*4882a593Smuzhiyun return 0;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun return -1;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
exynos_dp_detect_hpd(struct exynos_dp * dp_regs)411*4882a593Smuzhiyun unsigned int exynos_dp_detect_hpd(struct exynos_dp *dp_regs)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun int timeout_loop = DP_TIMEOUT_LOOP_COUNT;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun mdelay(2);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun while (exynos_dp_get_plug_in_status(dp_regs) != 0) {
418*4882a593Smuzhiyun if (timeout_loop == 0)
419*4882a593Smuzhiyun return -EINVAL;
420*4882a593Smuzhiyun mdelay(10);
421*4882a593Smuzhiyun timeout_loop--;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun return EXYNOS_DP_SUCCESS;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
exynos_dp_start_aux_transaction(struct exynos_dp * dp_regs)427*4882a593Smuzhiyun unsigned int exynos_dp_start_aux_transaction(struct exynos_dp *dp_regs)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun unsigned int reg;
430*4882a593Smuzhiyun unsigned int ret = 0;
431*4882a593Smuzhiyun unsigned int retry_cnt;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /* Enable AUX CH operation */
434*4882a593Smuzhiyun reg = readl(&dp_regs->aux_ch_ctl2);
435*4882a593Smuzhiyun reg |= AUX_EN;
436*4882a593Smuzhiyun writel(reg, &dp_regs->aux_ch_ctl2);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun retry_cnt = 10;
439*4882a593Smuzhiyun while (retry_cnt) {
440*4882a593Smuzhiyun reg = readl(&dp_regs->int_sta);
441*4882a593Smuzhiyun if (!(reg & RPLY_RECEIV)) {
442*4882a593Smuzhiyun if (retry_cnt == 0) {
443*4882a593Smuzhiyun printf("DP Reply Timeout!!\n");
444*4882a593Smuzhiyun ret = -EAGAIN;
445*4882a593Smuzhiyun return ret;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun mdelay(1);
448*4882a593Smuzhiyun retry_cnt--;
449*4882a593Smuzhiyun } else
450*4882a593Smuzhiyun break;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /* Clear interrupt source for AUX CH command reply */
454*4882a593Smuzhiyun writel(reg, &dp_regs->int_sta);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* Clear interrupt source for AUX CH access error */
457*4882a593Smuzhiyun reg = readl(&dp_regs->int_sta);
458*4882a593Smuzhiyun if (reg & AUX_ERR) {
459*4882a593Smuzhiyun printf("DP Aux Access Error\n");
460*4882a593Smuzhiyun writel(AUX_ERR, &dp_regs->int_sta);
461*4882a593Smuzhiyun ret = -EAGAIN;
462*4882a593Smuzhiyun return ret;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun /* Check AUX CH error access status */
466*4882a593Smuzhiyun reg = readl(&dp_regs->aux_ch_sta);
467*4882a593Smuzhiyun if ((reg & AUX_STATUS_MASK) != 0) {
468*4882a593Smuzhiyun debug("DP AUX CH error happens: %x\n", reg & AUX_STATUS_MASK);
469*4882a593Smuzhiyun ret = -EAGAIN;
470*4882a593Smuzhiyun return ret;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun return EXYNOS_DP_SUCCESS;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
exynos_dp_write_byte_to_dpcd(struct exynos_dp * dp_regs,unsigned int reg_addr,unsigned char data)476*4882a593Smuzhiyun unsigned int exynos_dp_write_byte_to_dpcd(struct exynos_dp *dp_regs,
477*4882a593Smuzhiyun unsigned int reg_addr,
478*4882a593Smuzhiyun unsigned char data)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun unsigned int reg, ret;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun /* Clear AUX CH data buffer */
483*4882a593Smuzhiyun reg = BUF_CLR;
484*4882a593Smuzhiyun writel(reg, &dp_regs->buffer_data_ctl);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* Select DPCD device address */
487*4882a593Smuzhiyun reg = AUX_ADDR_7_0(reg_addr);
488*4882a593Smuzhiyun writel(reg, &dp_regs->aux_addr_7_0);
489*4882a593Smuzhiyun reg = AUX_ADDR_15_8(reg_addr);
490*4882a593Smuzhiyun writel(reg, &dp_regs->aux_addr_15_8);
491*4882a593Smuzhiyun reg = AUX_ADDR_19_16(reg_addr);
492*4882a593Smuzhiyun writel(reg, &dp_regs->aux_addr_19_16);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun /* Write data buffer */
495*4882a593Smuzhiyun reg = (unsigned int)data;
496*4882a593Smuzhiyun writel(reg, &dp_regs->buf_data0);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /*
499*4882a593Smuzhiyun * Set DisplayPort transaction and write 1 byte
500*4882a593Smuzhiyun * If bit 3 is 1, DisplayPort transaction.
501*4882a593Smuzhiyun * If Bit 3 is 0, I2C transaction.
502*4882a593Smuzhiyun */
503*4882a593Smuzhiyun reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
504*4882a593Smuzhiyun writel(reg, &dp_regs->aux_ch_ctl1);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun /* Start AUX transaction */
507*4882a593Smuzhiyun ret = exynos_dp_start_aux_transaction(dp_regs);
508*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
509*4882a593Smuzhiyun printf("DP Aux transaction failed\n");
510*4882a593Smuzhiyun return ret;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun return ret;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
exynos_dp_read_byte_from_dpcd(struct exynos_dp * dp_regs,unsigned int reg_addr,unsigned char * data)516*4882a593Smuzhiyun unsigned int exynos_dp_read_byte_from_dpcd(struct exynos_dp *dp_regs,
517*4882a593Smuzhiyun unsigned int reg_addr,
518*4882a593Smuzhiyun unsigned char *data)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun unsigned int reg;
521*4882a593Smuzhiyun int retval;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /* Clear AUX CH data buffer */
524*4882a593Smuzhiyun reg = BUF_CLR;
525*4882a593Smuzhiyun writel(reg, &dp_regs->buffer_data_ctl);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* Select DPCD device address */
528*4882a593Smuzhiyun reg = AUX_ADDR_7_0(reg_addr);
529*4882a593Smuzhiyun writel(reg, &dp_regs->aux_addr_7_0);
530*4882a593Smuzhiyun reg = AUX_ADDR_15_8(reg_addr);
531*4882a593Smuzhiyun writel(reg, &dp_regs->aux_addr_15_8);
532*4882a593Smuzhiyun reg = AUX_ADDR_19_16(reg_addr);
533*4882a593Smuzhiyun writel(reg, &dp_regs->aux_addr_19_16);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /*
536*4882a593Smuzhiyun * Set DisplayPort transaction and read 1 byte
537*4882a593Smuzhiyun * If bit 3 is 1, DisplayPort transaction.
538*4882a593Smuzhiyun * If Bit 3 is 0, I2C transaction.
539*4882a593Smuzhiyun */
540*4882a593Smuzhiyun reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
541*4882a593Smuzhiyun writel(reg, &dp_regs->aux_ch_ctl1);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /* Start AUX transaction */
544*4882a593Smuzhiyun retval = exynos_dp_start_aux_transaction(dp_regs);
545*4882a593Smuzhiyun if (!retval)
546*4882a593Smuzhiyun debug("DP Aux Transaction fail!\n");
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* Read data buffer */
549*4882a593Smuzhiyun reg = readl(&dp_regs->buf_data0);
550*4882a593Smuzhiyun *data = (unsigned char)(reg & 0xff);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun return retval;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
exynos_dp_write_bytes_to_dpcd(struct exynos_dp * dp_regs,unsigned int reg_addr,unsigned int count,unsigned char data[])555*4882a593Smuzhiyun unsigned int exynos_dp_write_bytes_to_dpcd(struct exynos_dp *dp_regs,
556*4882a593Smuzhiyun unsigned int reg_addr,
557*4882a593Smuzhiyun unsigned int count,
558*4882a593Smuzhiyun unsigned char data[])
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun unsigned int reg;
561*4882a593Smuzhiyun unsigned int start_offset;
562*4882a593Smuzhiyun unsigned int cur_data_count;
563*4882a593Smuzhiyun unsigned int cur_data_idx;
564*4882a593Smuzhiyun unsigned int retry_cnt;
565*4882a593Smuzhiyun unsigned int ret = 0;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun /* Clear AUX CH data buffer */
568*4882a593Smuzhiyun reg = BUF_CLR;
569*4882a593Smuzhiyun writel(reg, &dp_regs->buffer_data_ctl);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun start_offset = 0;
572*4882a593Smuzhiyun while (start_offset < count) {
573*4882a593Smuzhiyun /* Buffer size of AUX CH is 16 * 4bytes */
574*4882a593Smuzhiyun if ((count - start_offset) > 16)
575*4882a593Smuzhiyun cur_data_count = 16;
576*4882a593Smuzhiyun else
577*4882a593Smuzhiyun cur_data_count = count - start_offset;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun retry_cnt = 5;
580*4882a593Smuzhiyun while (retry_cnt) {
581*4882a593Smuzhiyun /* Select DPCD device address */
582*4882a593Smuzhiyun reg = AUX_ADDR_7_0(reg_addr + start_offset);
583*4882a593Smuzhiyun writel(reg, &dp_regs->aux_addr_7_0);
584*4882a593Smuzhiyun reg = AUX_ADDR_15_8(reg_addr + start_offset);
585*4882a593Smuzhiyun writel(reg, &dp_regs->aux_addr_15_8);
586*4882a593Smuzhiyun reg = AUX_ADDR_19_16(reg_addr + start_offset);
587*4882a593Smuzhiyun writel(reg, &dp_regs->aux_addr_19_16);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun for (cur_data_idx = 0; cur_data_idx < cur_data_count;
590*4882a593Smuzhiyun cur_data_idx++) {
591*4882a593Smuzhiyun reg = data[start_offset + cur_data_idx];
592*4882a593Smuzhiyun writel(reg, (unsigned int)&dp_regs->buf_data0 +
593*4882a593Smuzhiyun (4 * cur_data_idx));
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun /*
596*4882a593Smuzhiyun * Set DisplayPort transaction and write
597*4882a593Smuzhiyun * If bit 3 is 1, DisplayPort transaction.
598*4882a593Smuzhiyun * If Bit 3 is 0, I2C transaction.
599*4882a593Smuzhiyun */
600*4882a593Smuzhiyun reg = AUX_LENGTH(cur_data_count) |
601*4882a593Smuzhiyun AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
602*4882a593Smuzhiyun writel(reg, &dp_regs->aux_ch_ctl1);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /* Start AUX transaction */
605*4882a593Smuzhiyun ret = exynos_dp_start_aux_transaction(dp_regs);
606*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
607*4882a593Smuzhiyun if (retry_cnt == 0) {
608*4882a593Smuzhiyun printf("DP Aux Transaction failed\n");
609*4882a593Smuzhiyun return ret;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun retry_cnt--;
612*4882a593Smuzhiyun } else
613*4882a593Smuzhiyun break;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun start_offset += cur_data_count;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun return ret;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
exynos_dp_read_bytes_from_dpcd(struct exynos_dp * dp_regs,unsigned int reg_addr,unsigned int count,unsigned char data[])621*4882a593Smuzhiyun unsigned int exynos_dp_read_bytes_from_dpcd(struct exynos_dp *dp_regs,
622*4882a593Smuzhiyun unsigned int reg_addr,
623*4882a593Smuzhiyun unsigned int count,
624*4882a593Smuzhiyun unsigned char data[])
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun unsigned int reg;
627*4882a593Smuzhiyun unsigned int start_offset;
628*4882a593Smuzhiyun unsigned int cur_data_count;
629*4882a593Smuzhiyun unsigned int cur_data_idx;
630*4882a593Smuzhiyun unsigned int retry_cnt;
631*4882a593Smuzhiyun unsigned int ret = 0;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun /* Clear AUX CH data buffer */
634*4882a593Smuzhiyun reg = BUF_CLR;
635*4882a593Smuzhiyun writel(reg, &dp_regs->buffer_data_ctl);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun start_offset = 0;
638*4882a593Smuzhiyun while (start_offset < count) {
639*4882a593Smuzhiyun /* Buffer size of AUX CH is 16 * 4bytes */
640*4882a593Smuzhiyun if ((count - start_offset) > 16)
641*4882a593Smuzhiyun cur_data_count = 16;
642*4882a593Smuzhiyun else
643*4882a593Smuzhiyun cur_data_count = count - start_offset;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun retry_cnt = 5;
646*4882a593Smuzhiyun while (retry_cnt) {
647*4882a593Smuzhiyun /* Select DPCD device address */
648*4882a593Smuzhiyun reg = AUX_ADDR_7_0(reg_addr + start_offset);
649*4882a593Smuzhiyun writel(reg, &dp_regs->aux_addr_7_0);
650*4882a593Smuzhiyun reg = AUX_ADDR_15_8(reg_addr + start_offset);
651*4882a593Smuzhiyun writel(reg, &dp_regs->aux_addr_15_8);
652*4882a593Smuzhiyun reg = AUX_ADDR_19_16(reg_addr + start_offset);
653*4882a593Smuzhiyun writel(reg, &dp_regs->aux_addr_19_16);
654*4882a593Smuzhiyun /*
655*4882a593Smuzhiyun * Set DisplayPort transaction and read
656*4882a593Smuzhiyun * If bit 3 is 1, DisplayPort transaction.
657*4882a593Smuzhiyun * If Bit 3 is 0, I2C transaction.
658*4882a593Smuzhiyun */
659*4882a593Smuzhiyun reg = AUX_LENGTH(cur_data_count) |
660*4882a593Smuzhiyun AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
661*4882a593Smuzhiyun writel(reg, &dp_regs->aux_ch_ctl1);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun /* Start AUX transaction */
664*4882a593Smuzhiyun ret = exynos_dp_start_aux_transaction(dp_regs);
665*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
666*4882a593Smuzhiyun if (retry_cnt == 0) {
667*4882a593Smuzhiyun printf("DP Aux Transaction failed\n");
668*4882a593Smuzhiyun return ret;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun retry_cnt--;
671*4882a593Smuzhiyun } else
672*4882a593Smuzhiyun break;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun for (cur_data_idx = 0; cur_data_idx < cur_data_count;
676*4882a593Smuzhiyun cur_data_idx++) {
677*4882a593Smuzhiyun reg = readl((unsigned int)&dp_regs->buf_data0 +
678*4882a593Smuzhiyun 4 * cur_data_idx);
679*4882a593Smuzhiyun data[start_offset + cur_data_idx] = (unsigned char)reg;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun start_offset += cur_data_count;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun return ret;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
exynos_dp_select_i2c_device(struct exynos_dp * dp_regs,unsigned int device_addr,unsigned int reg_addr)688*4882a593Smuzhiyun int exynos_dp_select_i2c_device(struct exynos_dp *dp_regs,
689*4882a593Smuzhiyun unsigned int device_addr, unsigned int reg_addr)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun unsigned int reg;
692*4882a593Smuzhiyun int retval;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /* Set EDID device address */
695*4882a593Smuzhiyun reg = device_addr;
696*4882a593Smuzhiyun writel(reg, &dp_regs->aux_addr_7_0);
697*4882a593Smuzhiyun writel(0x0, &dp_regs->aux_addr_15_8);
698*4882a593Smuzhiyun writel(0x0, &dp_regs->aux_addr_19_16);
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun /* Set offset from base address of EDID device */
701*4882a593Smuzhiyun writel(reg_addr, &dp_regs->buf_data0);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun /*
704*4882a593Smuzhiyun * Set I2C transaction and write address
705*4882a593Smuzhiyun * If bit 3 is 1, DisplayPort transaction.
706*4882a593Smuzhiyun * If Bit 3 is 0, I2C transaction.
707*4882a593Smuzhiyun */
708*4882a593Smuzhiyun reg = AUX_TX_COMM_I2C_TRANSACTION | AUX_TX_COMM_MOT |
709*4882a593Smuzhiyun AUX_TX_COMM_WRITE;
710*4882a593Smuzhiyun writel(reg, &dp_regs->aux_ch_ctl1);
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun /* Start AUX transaction */
713*4882a593Smuzhiyun retval = exynos_dp_start_aux_transaction(dp_regs);
714*4882a593Smuzhiyun if (retval != 0)
715*4882a593Smuzhiyun printf("%s: DP Aux Transaction fail!\n", __func__);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun return retval;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
exynos_dp_read_byte_from_i2c(struct exynos_dp * dp_regs,unsigned int device_addr,unsigned int reg_addr,unsigned int * data)720*4882a593Smuzhiyun int exynos_dp_read_byte_from_i2c(struct exynos_dp *dp_regs,
721*4882a593Smuzhiyun unsigned int device_addr,
722*4882a593Smuzhiyun unsigned int reg_addr, unsigned int *data)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun unsigned int reg;
725*4882a593Smuzhiyun int i;
726*4882a593Smuzhiyun int retval;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun for (i = 0; i < 10; i++) {
729*4882a593Smuzhiyun /* Clear AUX CH data buffer */
730*4882a593Smuzhiyun reg = BUF_CLR;
731*4882a593Smuzhiyun writel(reg, &dp_regs->buffer_data_ctl);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /* Select EDID device */
734*4882a593Smuzhiyun retval = exynos_dp_select_i2c_device(dp_regs, device_addr,
735*4882a593Smuzhiyun reg_addr);
736*4882a593Smuzhiyun if (retval != 0) {
737*4882a593Smuzhiyun printf("DP Select EDID device fail. retry !\n");
738*4882a593Smuzhiyun continue;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun /*
742*4882a593Smuzhiyun * Set I2C transaction and read data
743*4882a593Smuzhiyun * If bit 3 is 1, DisplayPort transaction.
744*4882a593Smuzhiyun * If Bit 3 is 0, I2C transaction.
745*4882a593Smuzhiyun */
746*4882a593Smuzhiyun reg = AUX_TX_COMM_I2C_TRANSACTION |
747*4882a593Smuzhiyun AUX_TX_COMM_READ;
748*4882a593Smuzhiyun writel(reg, &dp_regs->aux_ch_ctl1);
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun /* Start AUX transaction */
751*4882a593Smuzhiyun retval = exynos_dp_start_aux_transaction(dp_regs);
752*4882a593Smuzhiyun if (retval != EXYNOS_DP_SUCCESS)
753*4882a593Smuzhiyun printf("%s: DP Aux Transaction fail!\n", __func__);
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /* Read data */
757*4882a593Smuzhiyun if (retval == 0)
758*4882a593Smuzhiyun *data = readl(&dp_regs->buf_data0);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun return retval;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
exynos_dp_read_bytes_from_i2c(struct exynos_dp * dp_regs,unsigned int device_addr,unsigned int reg_addr,unsigned int count,unsigned char edid[])763*4882a593Smuzhiyun int exynos_dp_read_bytes_from_i2c(struct exynos_dp *dp_regs,
764*4882a593Smuzhiyun unsigned int device_addr,
765*4882a593Smuzhiyun unsigned int reg_addr, unsigned int count,
766*4882a593Smuzhiyun unsigned char edid[])
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun unsigned int reg;
769*4882a593Smuzhiyun unsigned int i, j;
770*4882a593Smuzhiyun unsigned int cur_data_idx;
771*4882a593Smuzhiyun unsigned int defer = 0;
772*4882a593Smuzhiyun int retval = 0;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun for (i = 0; i < count; i += 16) { /* use 16 burst */
775*4882a593Smuzhiyun for (j = 0; j < 100; j++) {
776*4882a593Smuzhiyun /* Clear AUX CH data buffer */
777*4882a593Smuzhiyun reg = BUF_CLR;
778*4882a593Smuzhiyun writel(reg, &dp_regs->buffer_data_ctl);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* Set normal AUX CH command */
781*4882a593Smuzhiyun reg = readl(&dp_regs->aux_ch_ctl2);
782*4882a593Smuzhiyun reg &= ~ADDR_ONLY;
783*4882a593Smuzhiyun writel(reg, &dp_regs->aux_ch_ctl2);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /*
786*4882a593Smuzhiyun * If Rx sends defer, Tx sends only reads
787*4882a593Smuzhiyun * request without sending addres
788*4882a593Smuzhiyun */
789*4882a593Smuzhiyun if (!defer)
790*4882a593Smuzhiyun retval = exynos_dp_select_i2c_device(
791*4882a593Smuzhiyun dp_regs, device_addr, reg_addr + i);
792*4882a593Smuzhiyun else
793*4882a593Smuzhiyun defer = 0;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun if (retval == EXYNOS_DP_SUCCESS) {
796*4882a593Smuzhiyun /*
797*4882a593Smuzhiyun * Set I2C transaction and write data
798*4882a593Smuzhiyun * If bit 3 is 1, DisplayPort transaction.
799*4882a593Smuzhiyun * If Bit 3 is 0, I2C transaction.
800*4882a593Smuzhiyun */
801*4882a593Smuzhiyun reg = AUX_LENGTH(16) |
802*4882a593Smuzhiyun AUX_TX_COMM_I2C_TRANSACTION |
803*4882a593Smuzhiyun AUX_TX_COMM_READ;
804*4882a593Smuzhiyun writel(reg, &dp_regs->aux_ch_ctl1);
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun /* Start AUX transaction */
807*4882a593Smuzhiyun retval = exynos_dp_start_aux_transaction(
808*4882a593Smuzhiyun dp_regs);
809*4882a593Smuzhiyun if (retval == 0)
810*4882a593Smuzhiyun break;
811*4882a593Smuzhiyun else
812*4882a593Smuzhiyun printf("DP Aux Transaction fail!\n");
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun /* Check if Rx sends defer */
815*4882a593Smuzhiyun reg = readl(&dp_regs->aux_rx_comm);
816*4882a593Smuzhiyun if (reg == AUX_RX_COMM_AUX_DEFER ||
817*4882a593Smuzhiyun reg == AUX_RX_COMM_I2C_DEFER) {
818*4882a593Smuzhiyun printf("DP Defer: %d\n", reg);
819*4882a593Smuzhiyun defer = 1;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun for (cur_data_idx = 0; cur_data_idx < 16; cur_data_idx++) {
824*4882a593Smuzhiyun reg = readl((unsigned int)&dp_regs->buf_data0
825*4882a593Smuzhiyun + 4 * cur_data_idx);
826*4882a593Smuzhiyun edid[i + cur_data_idx] = (unsigned char)reg;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun return retval;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
exynos_dp_reset_macro(struct exynos_dp * dp_regs)833*4882a593Smuzhiyun void exynos_dp_reset_macro(struct exynos_dp *dp_regs)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun unsigned int reg;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun reg = readl(&dp_regs->phy_test);
838*4882a593Smuzhiyun reg |= MACRO_RST;
839*4882a593Smuzhiyun writel(reg, &dp_regs->phy_test);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /* 10 us is the minimum Macro reset time. */
842*4882a593Smuzhiyun mdelay(1);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun reg &= ~MACRO_RST;
845*4882a593Smuzhiyun writel(reg, &dp_regs->phy_test);
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
exynos_dp_set_link_bandwidth(struct exynos_dp * dp_regs,unsigned char bwtype)848*4882a593Smuzhiyun void exynos_dp_set_link_bandwidth(struct exynos_dp *dp_regs,
849*4882a593Smuzhiyun unsigned char bwtype)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun unsigned int reg;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun reg = (unsigned int)bwtype;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun /* Set bandwidth to 2.7G or 1.62G */
856*4882a593Smuzhiyun if ((bwtype == DP_LANE_BW_1_62) || (bwtype == DP_LANE_BW_2_70))
857*4882a593Smuzhiyun writel(reg, &dp_regs->link_bw_set);
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
exynos_dp_get_link_bandwidth(struct exynos_dp * dp_regs)860*4882a593Smuzhiyun unsigned char exynos_dp_get_link_bandwidth(struct exynos_dp *dp_regs)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun unsigned char ret;
863*4882a593Smuzhiyun unsigned int reg;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun reg = readl(&dp_regs->link_bw_set);
866*4882a593Smuzhiyun ret = (unsigned char)reg;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun return ret;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
exynos_dp_set_lane_count(struct exynos_dp * dp_regs,unsigned char count)871*4882a593Smuzhiyun void exynos_dp_set_lane_count(struct exynos_dp *dp_regs, unsigned char count)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun unsigned int reg;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun reg = (unsigned int)count;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun if ((count == DP_LANE_CNT_1) || (count == DP_LANE_CNT_2) ||
878*4882a593Smuzhiyun (count == DP_LANE_CNT_4))
879*4882a593Smuzhiyun writel(reg, &dp_regs->lane_count_set);
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
exynos_dp_get_lane_count(struct exynos_dp * dp_regs)882*4882a593Smuzhiyun unsigned int exynos_dp_get_lane_count(struct exynos_dp *dp_regs)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun return readl(&dp_regs->lane_count_set);
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun
exynos_dp_get_lanex_pre_emphasis(struct exynos_dp * dp_regs,unsigned char lanecnt)887*4882a593Smuzhiyun unsigned char exynos_dp_get_lanex_pre_emphasis(struct exynos_dp *dp_regs,
888*4882a593Smuzhiyun unsigned char lanecnt)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun unsigned int reg_list[DP_LANE_CNT_4] = {
891*4882a593Smuzhiyun (unsigned int)&dp_regs->ln0_link_training_ctl,
892*4882a593Smuzhiyun (unsigned int)&dp_regs->ln1_link_training_ctl,
893*4882a593Smuzhiyun (unsigned int)&dp_regs->ln2_link_training_ctl,
894*4882a593Smuzhiyun (unsigned int)&dp_regs->ln3_link_training_ctl,
895*4882a593Smuzhiyun };
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun return readl(reg_list[lanecnt]);
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
exynos_dp_set_lanex_pre_emphasis(struct exynos_dp * dp_regs,unsigned char request_val,unsigned char lanecnt)900*4882a593Smuzhiyun void exynos_dp_set_lanex_pre_emphasis(struct exynos_dp *dp_regs,
901*4882a593Smuzhiyun unsigned char request_val,
902*4882a593Smuzhiyun unsigned char lanecnt)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun unsigned int reg_list[DP_LANE_CNT_4] = {
905*4882a593Smuzhiyun (unsigned int)&dp_regs->ln0_link_training_ctl,
906*4882a593Smuzhiyun (unsigned int)&dp_regs->ln1_link_training_ctl,
907*4882a593Smuzhiyun (unsigned int)&dp_regs->ln2_link_training_ctl,
908*4882a593Smuzhiyun (unsigned int)&dp_regs->ln3_link_training_ctl,
909*4882a593Smuzhiyun };
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun writel(request_val, reg_list[lanecnt]);
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
exynos_dp_set_lane_pre_emphasis(struct exynos_dp * dp_regs,unsigned int level,unsigned char lanecnt)914*4882a593Smuzhiyun void exynos_dp_set_lane_pre_emphasis(struct exynos_dp *dp_regs,
915*4882a593Smuzhiyun unsigned int level, unsigned char lanecnt)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun unsigned char i;
918*4882a593Smuzhiyun unsigned int reg;
919*4882a593Smuzhiyun unsigned int reg_list[DP_LANE_CNT_4] = {
920*4882a593Smuzhiyun (unsigned int)&dp_regs->ln0_link_training_ctl,
921*4882a593Smuzhiyun (unsigned int)&dp_regs->ln1_link_training_ctl,
922*4882a593Smuzhiyun (unsigned int)&dp_regs->ln2_link_training_ctl,
923*4882a593Smuzhiyun (unsigned int)&dp_regs->ln3_link_training_ctl,
924*4882a593Smuzhiyun };
925*4882a593Smuzhiyun unsigned int reg_shift[DP_LANE_CNT_4] = {
926*4882a593Smuzhiyun PRE_EMPHASIS_SET_0_SHIFT,
927*4882a593Smuzhiyun PRE_EMPHASIS_SET_1_SHIFT,
928*4882a593Smuzhiyun PRE_EMPHASIS_SET_2_SHIFT,
929*4882a593Smuzhiyun PRE_EMPHASIS_SET_3_SHIFT
930*4882a593Smuzhiyun };
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun for (i = 0; i < lanecnt; i++) {
933*4882a593Smuzhiyun reg = level << reg_shift[i];
934*4882a593Smuzhiyun writel(reg, reg_list[i]);
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun
exynos_dp_set_training_pattern(struct exynos_dp * dp_regs,unsigned int pattern)938*4882a593Smuzhiyun void exynos_dp_set_training_pattern(struct exynos_dp *dp_regs,
939*4882a593Smuzhiyun unsigned int pattern)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun unsigned int reg = 0;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun switch (pattern) {
944*4882a593Smuzhiyun case PRBS7:
945*4882a593Smuzhiyun reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_PRBS7;
946*4882a593Smuzhiyun break;
947*4882a593Smuzhiyun case D10_2:
948*4882a593Smuzhiyun reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_D10_2;
949*4882a593Smuzhiyun break;
950*4882a593Smuzhiyun case TRAINING_PTN1:
951*4882a593Smuzhiyun reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN1;
952*4882a593Smuzhiyun break;
953*4882a593Smuzhiyun case TRAINING_PTN2:
954*4882a593Smuzhiyun reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN2;
955*4882a593Smuzhiyun break;
956*4882a593Smuzhiyun case DP_NONE:
957*4882a593Smuzhiyun reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_DISABLE |
958*4882a593Smuzhiyun SW_TRAINING_PATTERN_SET_NORMAL;
959*4882a593Smuzhiyun break;
960*4882a593Smuzhiyun default:
961*4882a593Smuzhiyun break;
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun writel(reg, &dp_regs->training_ptn_set);
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
exynos_dp_enable_enhanced_mode(struct exynos_dp * dp_regs,unsigned char enable)967*4882a593Smuzhiyun void exynos_dp_enable_enhanced_mode(struct exynos_dp *dp_regs,
968*4882a593Smuzhiyun unsigned char enable)
969*4882a593Smuzhiyun {
970*4882a593Smuzhiyun unsigned int reg;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun reg = readl(&dp_regs->sys_ctl4);
973*4882a593Smuzhiyun reg &= ~ENHANCED;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun if (enable)
976*4882a593Smuzhiyun reg |= ENHANCED;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun writel(reg, &dp_regs->sys_ctl4);
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
exynos_dp_enable_scrambling(struct exynos_dp * dp_regs,unsigned int enable)981*4882a593Smuzhiyun void exynos_dp_enable_scrambling(struct exynos_dp *dp_regs, unsigned int enable)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun unsigned int reg;
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun reg = readl(&dp_regs->training_ptn_set);
986*4882a593Smuzhiyun reg &= ~(SCRAMBLING_DISABLE);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun if (!enable)
989*4882a593Smuzhiyun reg |= SCRAMBLING_DISABLE;
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun writel(reg, &dp_regs->training_ptn_set);
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun
exynos_dp_init_video(struct exynos_dp * dp_regs)994*4882a593Smuzhiyun int exynos_dp_init_video(struct exynos_dp *dp_regs)
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun unsigned int reg;
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun /* Clear VID_CLK_CHG[1] and VID_FORMAT_CHG[3] and VSYNC_DET[7] */
999*4882a593Smuzhiyun reg = VSYNC_DET | VID_FORMAT_CHG | VID_CLK_CHG;
1000*4882a593Smuzhiyun writel(reg, &dp_regs->common_int_sta1);
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun /* I_STRM__CLK detect : DE_CTL : Auto detect */
1003*4882a593Smuzhiyun reg &= ~DET_CTRL;
1004*4882a593Smuzhiyun writel(reg, &dp_regs->sys_ctl1);
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun return 0;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
exynos_dp_config_video_slave_mode(struct exynos_dp * dp_regs,struct edp_video_info * video_info)1009*4882a593Smuzhiyun void exynos_dp_config_video_slave_mode(struct exynos_dp *dp_regs,
1010*4882a593Smuzhiyun struct edp_video_info *video_info)
1011*4882a593Smuzhiyun {
1012*4882a593Smuzhiyun unsigned int reg;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun /* Video Slave mode setting */
1015*4882a593Smuzhiyun reg = readl(&dp_regs->func_en1);
1016*4882a593Smuzhiyun reg &= ~(MASTER_VID_FUNC_EN_N|SLAVE_VID_FUNC_EN_N);
1017*4882a593Smuzhiyun reg |= MASTER_VID_FUNC_EN_N;
1018*4882a593Smuzhiyun writel(reg, &dp_regs->func_en1);
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun /* Configure Interlaced for slave mode video */
1021*4882a593Smuzhiyun reg = readl(&dp_regs->video_ctl10);
1022*4882a593Smuzhiyun reg &= ~INTERACE_SCAN_CFG;
1023*4882a593Smuzhiyun reg |= (video_info->interlaced << INTERACE_SCAN_CFG_SHIFT);
1024*4882a593Smuzhiyun writel(reg, &dp_regs->video_ctl10);
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun /* Configure V sync polarity for slave mode video */
1027*4882a593Smuzhiyun reg = readl(&dp_regs->video_ctl10);
1028*4882a593Smuzhiyun reg &= ~VSYNC_POLARITY_CFG;
1029*4882a593Smuzhiyun reg |= (video_info->v_sync_polarity << V_S_POLARITY_CFG_SHIFT);
1030*4882a593Smuzhiyun writel(reg, &dp_regs->video_ctl10);
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun /* Configure H sync polarity for slave mode video */
1033*4882a593Smuzhiyun reg = readl(&dp_regs->video_ctl10);
1034*4882a593Smuzhiyun reg &= ~HSYNC_POLARITY_CFG;
1035*4882a593Smuzhiyun reg |= (video_info->h_sync_polarity << H_S_POLARITY_CFG_SHIFT);
1036*4882a593Smuzhiyun writel(reg, &dp_regs->video_ctl10);
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun /* Set video mode to slave mode */
1039*4882a593Smuzhiyun reg = AUDIO_MODE_SPDIF_MODE | VIDEO_MODE_SLAVE_MODE;
1040*4882a593Smuzhiyun writel(reg, &dp_regs->soc_general_ctl);
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun
exynos_dp_set_video_color_format(struct exynos_dp * dp_regs,struct edp_video_info * video_info)1043*4882a593Smuzhiyun void exynos_dp_set_video_color_format(struct exynos_dp *dp_regs,
1044*4882a593Smuzhiyun struct edp_video_info *video_info)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun unsigned int reg;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun /* Configure the input color depth, color space, dynamic range */
1049*4882a593Smuzhiyun reg = (video_info->dynamic_range << IN_D_RANGE_SHIFT) |
1050*4882a593Smuzhiyun (video_info->color_depth << IN_BPC_SHIFT) |
1051*4882a593Smuzhiyun (video_info->color_space << IN_COLOR_F_SHIFT);
1052*4882a593Smuzhiyun writel(reg, &dp_regs->video_ctl2);
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun /* Set Input Color YCbCr Coefficients to ITU601 or ITU709 */
1055*4882a593Smuzhiyun reg = readl(&dp_regs->video_ctl3);
1056*4882a593Smuzhiyun reg &= ~IN_YC_COEFFI_MASK;
1057*4882a593Smuzhiyun if (video_info->ycbcr_coeff)
1058*4882a593Smuzhiyun reg |= IN_YC_COEFFI_ITU709;
1059*4882a593Smuzhiyun else
1060*4882a593Smuzhiyun reg |= IN_YC_COEFFI_ITU601;
1061*4882a593Smuzhiyun writel(reg, &dp_regs->video_ctl3);
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
exynos_dp_config_video_bist(struct exynos_dp * dp_regs,struct exynos_dp_priv * priv)1064*4882a593Smuzhiyun int exynos_dp_config_video_bist(struct exynos_dp *dp_regs,
1065*4882a593Smuzhiyun struct exynos_dp_priv *priv)
1066*4882a593Smuzhiyun {
1067*4882a593Smuzhiyun unsigned int reg;
1068*4882a593Smuzhiyun unsigned int bist_type = 0;
1069*4882a593Smuzhiyun struct edp_video_info video_info = priv->video_info;
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun /* For master mode, you don't need to set the video format */
1072*4882a593Smuzhiyun if (video_info.master_mode == 0) {
1073*4882a593Smuzhiyun writel(TOTAL_LINE_CFG_L(priv->disp_info.v_total),
1074*4882a593Smuzhiyun &dp_regs->total_ln_cfg_l);
1075*4882a593Smuzhiyun writel(TOTAL_LINE_CFG_H(priv->disp_info.v_total),
1076*4882a593Smuzhiyun &dp_regs->total_ln_cfg_h);
1077*4882a593Smuzhiyun writel(ACTIVE_LINE_CFG_L(priv->disp_info.v_res),
1078*4882a593Smuzhiyun &dp_regs->active_ln_cfg_l);
1079*4882a593Smuzhiyun writel(ACTIVE_LINE_CFG_H(priv->disp_info.v_res),
1080*4882a593Smuzhiyun &dp_regs->active_ln_cfg_h);
1081*4882a593Smuzhiyun writel(priv->disp_info.v_sync_width, &dp_regs->vsw_cfg);
1082*4882a593Smuzhiyun writel(priv->disp_info.v_back_porch, &dp_regs->vbp_cfg);
1083*4882a593Smuzhiyun writel(priv->disp_info.v_front_porch, &dp_regs->vfp_cfg);
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun writel(TOTAL_PIXEL_CFG_L(priv->disp_info.h_total),
1086*4882a593Smuzhiyun &dp_regs->total_pix_cfg_l);
1087*4882a593Smuzhiyun writel(TOTAL_PIXEL_CFG_H(priv->disp_info.h_total),
1088*4882a593Smuzhiyun &dp_regs->total_pix_cfg_h);
1089*4882a593Smuzhiyun writel(ACTIVE_PIXEL_CFG_L(priv->disp_info.h_res),
1090*4882a593Smuzhiyun &dp_regs->active_pix_cfg_l);
1091*4882a593Smuzhiyun writel(ACTIVE_PIXEL_CFG_H(priv->disp_info.h_res),
1092*4882a593Smuzhiyun &dp_regs->active_pix_cfg_h);
1093*4882a593Smuzhiyun writel(H_F_PORCH_CFG_L(priv->disp_info.h_front_porch),
1094*4882a593Smuzhiyun &dp_regs->hfp_cfg_l);
1095*4882a593Smuzhiyun writel(H_F_PORCH_CFG_H(priv->disp_info.h_front_porch),
1096*4882a593Smuzhiyun &dp_regs->hfp_cfg_h);
1097*4882a593Smuzhiyun writel(H_SYNC_PORCH_CFG_L(priv->disp_info.h_sync_width),
1098*4882a593Smuzhiyun &dp_regs->hsw_cfg_l);
1099*4882a593Smuzhiyun writel(H_SYNC_PORCH_CFG_H(priv->disp_info.h_sync_width),
1100*4882a593Smuzhiyun &dp_regs->hsw_cfg_h);
1101*4882a593Smuzhiyun writel(H_B_PORCH_CFG_L(priv->disp_info.h_back_porch),
1102*4882a593Smuzhiyun &dp_regs->hbp_cfg_l);
1103*4882a593Smuzhiyun writel(H_B_PORCH_CFG_H(priv->disp_info.h_back_porch),
1104*4882a593Smuzhiyun &dp_regs->hbp_cfg_h);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun /*
1107*4882a593Smuzhiyun * Set SLAVE_I_SCAN_CFG[2], VSYNC_P_CFG[1],
1108*4882a593Smuzhiyun * HSYNC_P_CFG[0] properly
1109*4882a593Smuzhiyun */
1110*4882a593Smuzhiyun reg = (video_info.interlaced << INTERACE_SCAN_CFG_SHIFT |
1111*4882a593Smuzhiyun video_info.v_sync_polarity << V_S_POLARITY_CFG_SHIFT |
1112*4882a593Smuzhiyun video_info.h_sync_polarity << H_S_POLARITY_CFG_SHIFT);
1113*4882a593Smuzhiyun writel(reg, &dp_regs->video_ctl10);
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun /* BIST color bar width set--set to each bar is 32 pixel width */
1117*4882a593Smuzhiyun switch (video_info.bist_pattern) {
1118*4882a593Smuzhiyun case COLORBAR_32:
1119*4882a593Smuzhiyun bist_type = BIST_WIDTH_BAR_32_PIXEL |
1120*4882a593Smuzhiyun BIST_TYPE_COLOR_BAR;
1121*4882a593Smuzhiyun break;
1122*4882a593Smuzhiyun case COLORBAR_64:
1123*4882a593Smuzhiyun bist_type = BIST_WIDTH_BAR_64_PIXEL |
1124*4882a593Smuzhiyun BIST_TYPE_COLOR_BAR;
1125*4882a593Smuzhiyun break;
1126*4882a593Smuzhiyun case WHITE_GRAY_BALCKBAR_32:
1127*4882a593Smuzhiyun bist_type = BIST_WIDTH_BAR_32_PIXEL |
1128*4882a593Smuzhiyun BIST_TYPE_WHITE_GRAY_BLACK_BAR;
1129*4882a593Smuzhiyun break;
1130*4882a593Smuzhiyun case WHITE_GRAY_BALCKBAR_64:
1131*4882a593Smuzhiyun bist_type = BIST_WIDTH_BAR_64_PIXEL |
1132*4882a593Smuzhiyun BIST_TYPE_WHITE_GRAY_BLACK_BAR;
1133*4882a593Smuzhiyun break;
1134*4882a593Smuzhiyun case MOBILE_WHITEBAR_32:
1135*4882a593Smuzhiyun bist_type = BIST_WIDTH_BAR_32_PIXEL |
1136*4882a593Smuzhiyun BIST_TYPE_MOBILE_WHITE_BAR;
1137*4882a593Smuzhiyun break;
1138*4882a593Smuzhiyun case MOBILE_WHITEBAR_64:
1139*4882a593Smuzhiyun bist_type = BIST_WIDTH_BAR_64_PIXEL |
1140*4882a593Smuzhiyun BIST_TYPE_MOBILE_WHITE_BAR;
1141*4882a593Smuzhiyun break;
1142*4882a593Smuzhiyun default:
1143*4882a593Smuzhiyun return -1;
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun reg = bist_type;
1147*4882a593Smuzhiyun writel(reg, &dp_regs->video_ctl4);
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun return 0;
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun
exynos_dp_is_slave_video_stream_clock_on(struct exynos_dp * dp_regs)1152*4882a593Smuzhiyun unsigned int exynos_dp_is_slave_video_stream_clock_on(struct exynos_dp *dp_regs)
1153*4882a593Smuzhiyun {
1154*4882a593Smuzhiyun unsigned int reg;
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun /* Update Video stream clk detect status */
1157*4882a593Smuzhiyun reg = readl(&dp_regs->sys_ctl1);
1158*4882a593Smuzhiyun writel(reg, &dp_regs->sys_ctl1);
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun reg = readl(&dp_regs->sys_ctl1);
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun if (!(reg & DET_STA)) {
1163*4882a593Smuzhiyun debug("DP Input stream clock not detected.\n");
1164*4882a593Smuzhiyun return -EIO;
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun return EXYNOS_DP_SUCCESS;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun
exynos_dp_set_video_cr_mn(struct exynos_dp * dp_regs,unsigned int type,unsigned int m_value,unsigned int n_value)1170*4882a593Smuzhiyun void exynos_dp_set_video_cr_mn(struct exynos_dp *dp_regs, unsigned int type,
1171*4882a593Smuzhiyun unsigned int m_value, unsigned int n_value)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun unsigned int reg;
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun if (type == REGISTER_M) {
1176*4882a593Smuzhiyun reg = readl(&dp_regs->sys_ctl4);
1177*4882a593Smuzhiyun reg |= FIX_M_VID;
1178*4882a593Smuzhiyun writel(reg, &dp_regs->sys_ctl4);
1179*4882a593Smuzhiyun reg = M_VID0_CFG(m_value);
1180*4882a593Smuzhiyun writel(reg, &dp_regs->m_vid0);
1181*4882a593Smuzhiyun reg = M_VID1_CFG(m_value);
1182*4882a593Smuzhiyun writel(reg, &dp_regs->m_vid1);
1183*4882a593Smuzhiyun reg = M_VID2_CFG(m_value);
1184*4882a593Smuzhiyun writel(reg, &dp_regs->m_vid2);
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun reg = N_VID0_CFG(n_value);
1187*4882a593Smuzhiyun writel(reg, &dp_regs->n_vid0);
1188*4882a593Smuzhiyun reg = N_VID1_CFG(n_value);
1189*4882a593Smuzhiyun writel(reg, &dp_regs->n_vid1);
1190*4882a593Smuzhiyun reg = N_VID2_CFG(n_value);
1191*4882a593Smuzhiyun writel(reg, &dp_regs->n_vid2);
1192*4882a593Smuzhiyun } else {
1193*4882a593Smuzhiyun reg = readl(&dp_regs->sys_ctl4);
1194*4882a593Smuzhiyun reg &= ~FIX_M_VID;
1195*4882a593Smuzhiyun writel(reg, &dp_regs->sys_ctl4);
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun
exynos_dp_set_video_timing_mode(struct exynos_dp * dp_regs,unsigned int type)1199*4882a593Smuzhiyun void exynos_dp_set_video_timing_mode(struct exynos_dp *dp_regs,
1200*4882a593Smuzhiyun unsigned int type)
1201*4882a593Smuzhiyun {
1202*4882a593Smuzhiyun unsigned int reg;
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun reg = readl(&dp_regs->video_ctl10);
1205*4882a593Smuzhiyun reg &= ~FORMAT_SEL;
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun if (type != VIDEO_TIMING_FROM_CAPTURE)
1208*4882a593Smuzhiyun reg |= FORMAT_SEL;
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun writel(reg, &dp_regs->video_ctl10);
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun
exynos_dp_enable_video_master(struct exynos_dp * dp_regs,unsigned int enable)1213*4882a593Smuzhiyun void exynos_dp_enable_video_master(struct exynos_dp *dp_regs,
1214*4882a593Smuzhiyun unsigned int enable)
1215*4882a593Smuzhiyun {
1216*4882a593Smuzhiyun unsigned int reg;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun reg = readl(&dp_regs->soc_general_ctl);
1219*4882a593Smuzhiyun if (enable) {
1220*4882a593Smuzhiyun reg &= ~VIDEO_MODE_MASK;
1221*4882a593Smuzhiyun reg |= VIDEO_MASTER_MODE_EN | VIDEO_MODE_MASTER_MODE;
1222*4882a593Smuzhiyun } else {
1223*4882a593Smuzhiyun reg &= ~VIDEO_MODE_MASK;
1224*4882a593Smuzhiyun reg |= VIDEO_MODE_SLAVE_MODE;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun writel(reg, &dp_regs->soc_general_ctl);
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun
exynos_dp_start_video(struct exynos_dp * dp_regs)1230*4882a593Smuzhiyun void exynos_dp_start_video(struct exynos_dp *dp_regs)
1231*4882a593Smuzhiyun {
1232*4882a593Smuzhiyun unsigned int reg;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun /* Enable Video input and disable Mute */
1235*4882a593Smuzhiyun reg = readl(&dp_regs->video_ctl1);
1236*4882a593Smuzhiyun reg |= VIDEO_EN;
1237*4882a593Smuzhiyun writel(reg, &dp_regs->video_ctl1);
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun
exynos_dp_is_video_stream_on(struct exynos_dp * dp_regs)1240*4882a593Smuzhiyun unsigned int exynos_dp_is_video_stream_on(struct exynos_dp *dp_regs)
1241*4882a593Smuzhiyun {
1242*4882a593Smuzhiyun unsigned int reg;
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun /* Update STRM_VALID */
1245*4882a593Smuzhiyun reg = readl(&dp_regs->sys_ctl3);
1246*4882a593Smuzhiyun writel(reg, &dp_regs->sys_ctl3);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun reg = readl(&dp_regs->sys_ctl3);
1249*4882a593Smuzhiyun if (!(reg & STRM_VALID))
1250*4882a593Smuzhiyun return -EIO;
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun return EXYNOS_DP_SUCCESS;
1253*4882a593Smuzhiyun }
1254