1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2012 Samsung Electronics
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Author: Donghwa Lee <dh09.lee@samsung.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <display.h>
13*4882a593Smuzhiyun #include <fdtdec.h>
14*4882a593Smuzhiyun #include <linux/libfdt.h>
15*4882a593Smuzhiyun #include <malloc.h>
16*4882a593Smuzhiyun #include <video_bridge.h>
17*4882a593Smuzhiyun #include <linux/compat.h>
18*4882a593Smuzhiyun #include <linux/err.h>
19*4882a593Smuzhiyun #include <asm/arch/clk.h>
20*4882a593Smuzhiyun #include <asm/arch/cpu.h>
21*4882a593Smuzhiyun #include <asm/arch/dp_info.h>
22*4882a593Smuzhiyun #include <asm/arch/dp.h>
23*4882a593Smuzhiyun #include <asm/arch/pinmux.h>
24*4882a593Smuzhiyun #include <asm/arch/power.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "exynos_dp_lowlevel.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
29*4882a593Smuzhiyun
exynos_dp_disp_info(struct edp_disp_info * disp_info)30*4882a593Smuzhiyun static void exynos_dp_disp_info(struct edp_disp_info *disp_info)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun disp_info->h_total = disp_info->h_res + disp_info->h_sync_width +
33*4882a593Smuzhiyun disp_info->h_back_porch + disp_info->h_front_porch;
34*4882a593Smuzhiyun disp_info->v_total = disp_info->v_res + disp_info->v_sync_width +
35*4882a593Smuzhiyun disp_info->v_back_porch + disp_info->v_front_porch;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun return;
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
exynos_dp_init_dp(struct exynos_dp * regs)40*4882a593Smuzhiyun static int exynos_dp_init_dp(struct exynos_dp *regs)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun int ret;
43*4882a593Smuzhiyun exynos_dp_reset(regs);
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* SW defined function Normal operation */
46*4882a593Smuzhiyun exynos_dp_enable_sw_func(regs, DP_ENABLE);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun ret = exynos_dp_init_analog_func(regs);
49*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS)
50*4882a593Smuzhiyun return ret;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun exynos_dp_init_hpd(regs);
53*4882a593Smuzhiyun exynos_dp_init_aux(regs);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun return ret;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
exynos_dp_calc_edid_check_sum(unsigned char * edid_data)58*4882a593Smuzhiyun static unsigned char exynos_dp_calc_edid_check_sum(unsigned char *edid_data)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun int i;
61*4882a593Smuzhiyun unsigned char sum = 0;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun for (i = 0; i < EDID_BLOCK_LENGTH; i++)
64*4882a593Smuzhiyun sum = sum + edid_data[i];
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun return sum;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
exynos_dp_read_edid(struct exynos_dp * regs)69*4882a593Smuzhiyun static unsigned int exynos_dp_read_edid(struct exynos_dp *regs)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun unsigned char edid[EDID_BLOCK_LENGTH * 2];
72*4882a593Smuzhiyun unsigned int extend_block = 0;
73*4882a593Smuzhiyun unsigned char sum;
74*4882a593Smuzhiyun unsigned char test_vector;
75*4882a593Smuzhiyun int retval;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun * EDID device address is 0x50.
79*4882a593Smuzhiyun * However, if necessary, you must have set upper address
80*4882a593Smuzhiyun * into E-EDID in I2C device, 0x30.
81*4882a593Smuzhiyun */
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Read Extension Flag, Number of 128-byte EDID extension blocks */
84*4882a593Smuzhiyun exynos_dp_read_byte_from_i2c(regs, I2C_EDID_DEVICE_ADDR,
85*4882a593Smuzhiyun EDID_EXTENSION_FLAG, &extend_block);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun if (extend_block > 0) {
88*4882a593Smuzhiyun printf("DP EDID data includes a single extension!\n");
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* Read EDID data */
91*4882a593Smuzhiyun retval = exynos_dp_read_bytes_from_i2c(regs,
92*4882a593Smuzhiyun I2C_EDID_DEVICE_ADDR,
93*4882a593Smuzhiyun EDID_HEADER_PATTERN,
94*4882a593Smuzhiyun EDID_BLOCK_LENGTH,
95*4882a593Smuzhiyun &edid[EDID_HEADER_PATTERN]);
96*4882a593Smuzhiyun if (retval != 0) {
97*4882a593Smuzhiyun printf("DP EDID Read failed!\n");
98*4882a593Smuzhiyun return -1;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun sum = exynos_dp_calc_edid_check_sum(edid);
101*4882a593Smuzhiyun if (sum != 0) {
102*4882a593Smuzhiyun printf("DP EDID bad checksum!\n");
103*4882a593Smuzhiyun return -1;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Read additional EDID data */
107*4882a593Smuzhiyun retval = exynos_dp_read_bytes_from_i2c(regs,
108*4882a593Smuzhiyun I2C_EDID_DEVICE_ADDR,
109*4882a593Smuzhiyun EDID_BLOCK_LENGTH,
110*4882a593Smuzhiyun EDID_BLOCK_LENGTH,
111*4882a593Smuzhiyun &edid[EDID_BLOCK_LENGTH]);
112*4882a593Smuzhiyun if (retval != 0) {
113*4882a593Smuzhiyun printf("DP EDID Read failed!\n");
114*4882a593Smuzhiyun return -1;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun sum = exynos_dp_calc_edid_check_sum(&edid[EDID_BLOCK_LENGTH]);
117*4882a593Smuzhiyun if (sum != 0) {
118*4882a593Smuzhiyun printf("DP EDID bad checksum!\n");
119*4882a593Smuzhiyun return -1;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun exynos_dp_read_byte_from_dpcd(regs, DPCD_TEST_REQUEST,
123*4882a593Smuzhiyun &test_vector);
124*4882a593Smuzhiyun if (test_vector & DPCD_TEST_EDID_READ) {
125*4882a593Smuzhiyun exynos_dp_write_byte_to_dpcd(regs,
126*4882a593Smuzhiyun DPCD_TEST_EDID_CHECKSUM,
127*4882a593Smuzhiyun edid[EDID_BLOCK_LENGTH + EDID_CHECKSUM]);
128*4882a593Smuzhiyun exynos_dp_write_byte_to_dpcd(regs,
129*4882a593Smuzhiyun DPCD_TEST_RESPONSE,
130*4882a593Smuzhiyun DPCD_TEST_EDID_CHECKSUM_WRITE);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun } else {
133*4882a593Smuzhiyun debug("DP EDID data does not include any extensions.\n");
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* Read EDID data */
136*4882a593Smuzhiyun retval = exynos_dp_read_bytes_from_i2c(regs,
137*4882a593Smuzhiyun I2C_EDID_DEVICE_ADDR,
138*4882a593Smuzhiyun EDID_HEADER_PATTERN,
139*4882a593Smuzhiyun EDID_BLOCK_LENGTH,
140*4882a593Smuzhiyun &edid[EDID_HEADER_PATTERN]);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun if (retval != 0) {
143*4882a593Smuzhiyun printf("DP EDID Read failed!\n");
144*4882a593Smuzhiyun return -1;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun sum = exynos_dp_calc_edid_check_sum(edid);
147*4882a593Smuzhiyun if (sum != 0) {
148*4882a593Smuzhiyun printf("DP EDID bad checksum!\n");
149*4882a593Smuzhiyun return -1;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun exynos_dp_read_byte_from_dpcd(regs, DPCD_TEST_REQUEST,
153*4882a593Smuzhiyun &test_vector);
154*4882a593Smuzhiyun if (test_vector & DPCD_TEST_EDID_READ) {
155*4882a593Smuzhiyun exynos_dp_write_byte_to_dpcd(regs,
156*4882a593Smuzhiyun DPCD_TEST_EDID_CHECKSUM, edid[EDID_CHECKSUM]);
157*4882a593Smuzhiyun exynos_dp_write_byte_to_dpcd(regs,
158*4882a593Smuzhiyun DPCD_TEST_RESPONSE,
159*4882a593Smuzhiyun DPCD_TEST_EDID_CHECKSUM_WRITE);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun debug("DP EDID Read success!\n");
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun return 0;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
exynos_dp_handle_edid(struct exynos_dp * regs,struct exynos_dp_priv * priv)168*4882a593Smuzhiyun static unsigned int exynos_dp_handle_edid(struct exynos_dp *regs,
169*4882a593Smuzhiyun struct exynos_dp_priv *priv)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun unsigned char buf[12];
172*4882a593Smuzhiyun unsigned int ret;
173*4882a593Smuzhiyun unsigned char temp;
174*4882a593Smuzhiyun unsigned char retry_cnt;
175*4882a593Smuzhiyun unsigned char dpcd_rev[16];
176*4882a593Smuzhiyun unsigned char lane_bw[16];
177*4882a593Smuzhiyun unsigned char lane_cnt[16];
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun memset(dpcd_rev, 0, 16);
180*4882a593Smuzhiyun memset(lane_bw, 0, 16);
181*4882a593Smuzhiyun memset(lane_cnt, 0, 16);
182*4882a593Smuzhiyun memset(buf, 0, 12);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun retry_cnt = 5;
185*4882a593Smuzhiyun while (retry_cnt) {
186*4882a593Smuzhiyun /* Read DPCD 0x0000-0x000b */
187*4882a593Smuzhiyun ret = exynos_dp_read_bytes_from_dpcd(regs, DPCD_DPCD_REV, 12,
188*4882a593Smuzhiyun buf);
189*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
190*4882a593Smuzhiyun if (retry_cnt == 0) {
191*4882a593Smuzhiyun printf("DP read_byte_from_dpcd() failed\n");
192*4882a593Smuzhiyun return ret;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun retry_cnt--;
195*4882a593Smuzhiyun } else
196*4882a593Smuzhiyun break;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* */
200*4882a593Smuzhiyun temp = buf[DPCD_DPCD_REV];
201*4882a593Smuzhiyun if (temp == DP_DPCD_REV_10 || temp == DP_DPCD_REV_11)
202*4882a593Smuzhiyun priv->dpcd_rev = temp;
203*4882a593Smuzhiyun else {
204*4882a593Smuzhiyun printf("DP Wrong DPCD Rev : %x\n", temp);
205*4882a593Smuzhiyun return -ENODEV;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun temp = buf[DPCD_MAX_LINK_RATE];
209*4882a593Smuzhiyun if (temp == DP_LANE_BW_1_62 || temp == DP_LANE_BW_2_70)
210*4882a593Smuzhiyun priv->lane_bw = temp;
211*4882a593Smuzhiyun else {
212*4882a593Smuzhiyun printf("DP Wrong MAX LINK RATE : %x\n", temp);
213*4882a593Smuzhiyun return -EINVAL;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* Refer VESA Display Port Standard Ver1.1a Page 120 */
217*4882a593Smuzhiyun if (priv->dpcd_rev == DP_DPCD_REV_11) {
218*4882a593Smuzhiyun temp = buf[DPCD_MAX_LANE_COUNT] & 0x1f;
219*4882a593Smuzhiyun if (buf[DPCD_MAX_LANE_COUNT] & 0x80)
220*4882a593Smuzhiyun priv->dpcd_efc = 1;
221*4882a593Smuzhiyun else
222*4882a593Smuzhiyun priv->dpcd_efc = 0;
223*4882a593Smuzhiyun } else {
224*4882a593Smuzhiyun temp = buf[DPCD_MAX_LANE_COUNT];
225*4882a593Smuzhiyun priv->dpcd_efc = 0;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (temp == DP_LANE_CNT_1 || temp == DP_LANE_CNT_2 ||
229*4882a593Smuzhiyun temp == DP_LANE_CNT_4) {
230*4882a593Smuzhiyun priv->lane_cnt = temp;
231*4882a593Smuzhiyun } else {
232*4882a593Smuzhiyun printf("DP Wrong MAX LANE COUNT : %x\n", temp);
233*4882a593Smuzhiyun return -EINVAL;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun ret = exynos_dp_read_edid(regs);
237*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
238*4882a593Smuzhiyun printf("DP exynos_dp_read_edid() failed\n");
239*4882a593Smuzhiyun return -EINVAL;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun return ret;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
exynos_dp_init_training(struct exynos_dp * regs)245*4882a593Smuzhiyun static void exynos_dp_init_training(struct exynos_dp *regs)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun /*
248*4882a593Smuzhiyun * MACRO_RST must be applied after the PLL_LOCK to avoid
249*4882a593Smuzhiyun * the DP inter pair skew issue for at least 10 us
250*4882a593Smuzhiyun */
251*4882a593Smuzhiyun exynos_dp_reset_macro(regs);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* All DP analog module power up */
254*4882a593Smuzhiyun exynos_dp_set_analog_power_down(regs, POWER_ALL, 0);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
exynos_dp_link_start(struct exynos_dp * regs,struct exynos_dp_priv * priv)257*4882a593Smuzhiyun static unsigned int exynos_dp_link_start(struct exynos_dp *regs,
258*4882a593Smuzhiyun struct exynos_dp_priv *priv)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun unsigned char buf[5];
261*4882a593Smuzhiyun unsigned int ret = 0;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun debug("DP: %s was called\n", __func__);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun priv->lt_info.lt_status = DP_LT_CR;
266*4882a593Smuzhiyun priv->lt_info.ep_loop = 0;
267*4882a593Smuzhiyun priv->lt_info.cr_loop[0] = 0;
268*4882a593Smuzhiyun priv->lt_info.cr_loop[1] = 0;
269*4882a593Smuzhiyun priv->lt_info.cr_loop[2] = 0;
270*4882a593Smuzhiyun priv->lt_info.cr_loop[3] = 0;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* Set sink to D0 (Sink Not Ready) mode. */
273*4882a593Smuzhiyun ret = exynos_dp_write_byte_to_dpcd(regs, DPCD_SINK_POWER_STATE,
274*4882a593Smuzhiyun DPCD_SET_POWER_STATE_D0);
275*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
276*4882a593Smuzhiyun printf("DP write_dpcd_byte failed\n");
277*4882a593Smuzhiyun return ret;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* Set link rate and count as you want to establish */
281*4882a593Smuzhiyun exynos_dp_set_link_bandwidth(regs, priv->lane_bw);
282*4882a593Smuzhiyun exynos_dp_set_lane_count(regs, priv->lane_cnt);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /* Setup RX configuration */
285*4882a593Smuzhiyun buf[0] = priv->lane_bw;
286*4882a593Smuzhiyun buf[1] = priv->lane_cnt;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun ret = exynos_dp_write_bytes_to_dpcd(regs, DPCD_LINK_BW_SET, 2, buf);
289*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
290*4882a593Smuzhiyun printf("DP write_dpcd_byte failed\n");
291*4882a593Smuzhiyun return ret;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun exynos_dp_set_lane_pre_emphasis(regs, PRE_EMPHASIS_LEVEL_0,
295*4882a593Smuzhiyun priv->lane_cnt);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* Set training pattern 1 */
298*4882a593Smuzhiyun exynos_dp_set_training_pattern(regs, TRAINING_PTN1);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* Set RX training pattern */
301*4882a593Smuzhiyun buf[0] = DPCD_SCRAMBLING_DISABLED | DPCD_TRAINING_PATTERN_1;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun buf[1] = DPCD_PRE_EMPHASIS_SET_PATTERN_2_LEVEL_0 |
304*4882a593Smuzhiyun DPCD_VOLTAGE_SWING_SET_PATTERN_1_LEVEL_0;
305*4882a593Smuzhiyun buf[2] = DPCD_PRE_EMPHASIS_SET_PATTERN_2_LEVEL_0 |
306*4882a593Smuzhiyun DPCD_VOLTAGE_SWING_SET_PATTERN_1_LEVEL_0;
307*4882a593Smuzhiyun buf[3] = DPCD_PRE_EMPHASIS_SET_PATTERN_2_LEVEL_0 |
308*4882a593Smuzhiyun DPCD_VOLTAGE_SWING_SET_PATTERN_1_LEVEL_0;
309*4882a593Smuzhiyun buf[4] = DPCD_PRE_EMPHASIS_SET_PATTERN_2_LEVEL_0 |
310*4882a593Smuzhiyun DPCD_VOLTAGE_SWING_SET_PATTERN_1_LEVEL_0;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun ret = exynos_dp_write_bytes_to_dpcd(regs, DPCD_TRAINING_PATTERN_SET,
313*4882a593Smuzhiyun 5, buf);
314*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
315*4882a593Smuzhiyun printf("DP write_dpcd_byte failed\n");
316*4882a593Smuzhiyun return ret;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun return ret;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
exynos_dp_training_pattern_dis(struct exynos_dp * regs)322*4882a593Smuzhiyun static unsigned int exynos_dp_training_pattern_dis(struct exynos_dp *regs)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun unsigned int ret = EXYNOS_DP_SUCCESS;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun exynos_dp_set_training_pattern(regs, DP_NONE);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun ret = exynos_dp_write_byte_to_dpcd(regs, DPCD_TRAINING_PATTERN_SET,
329*4882a593Smuzhiyun DPCD_TRAINING_PATTERN_DISABLED);
330*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
331*4882a593Smuzhiyun printf("DP request_link_training_req failed\n");
332*4882a593Smuzhiyun return -EAGAIN;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun return ret;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
exynos_dp_enable_rx_to_enhanced_mode(struct exynos_dp * regs,unsigned char enable)338*4882a593Smuzhiyun static unsigned int exynos_dp_enable_rx_to_enhanced_mode(
339*4882a593Smuzhiyun struct exynos_dp *regs, unsigned char enable)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun unsigned char data;
342*4882a593Smuzhiyun unsigned int ret = EXYNOS_DP_SUCCESS;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun ret = exynos_dp_read_byte_from_dpcd(regs, DPCD_LANE_COUNT_SET,
345*4882a593Smuzhiyun &data);
346*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
347*4882a593Smuzhiyun printf("DP read_from_dpcd failed\n");
348*4882a593Smuzhiyun return -EAGAIN;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (enable)
352*4882a593Smuzhiyun data = DPCD_ENHANCED_FRAME_EN | DPCD_LN_COUNT_SET(data);
353*4882a593Smuzhiyun else
354*4882a593Smuzhiyun data = DPCD_LN_COUNT_SET(data);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun ret = exynos_dp_write_byte_to_dpcd(regs, DPCD_LANE_COUNT_SET, data);
357*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
358*4882a593Smuzhiyun printf("DP write_to_dpcd failed\n");
359*4882a593Smuzhiyun return -EAGAIN;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun return ret;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
exynos_dp_set_enhanced_mode(struct exynos_dp * regs,unsigned char enhance_mode)366*4882a593Smuzhiyun static unsigned int exynos_dp_set_enhanced_mode(struct exynos_dp *regs,
367*4882a593Smuzhiyun unsigned char enhance_mode)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun unsigned int ret = EXYNOS_DP_SUCCESS;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun ret = exynos_dp_enable_rx_to_enhanced_mode(regs, enhance_mode);
372*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
373*4882a593Smuzhiyun printf("DP rx_enhance_mode failed\n");
374*4882a593Smuzhiyun return -EAGAIN;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun exynos_dp_enable_enhanced_mode(regs, enhance_mode);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun return ret;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
exynos_dp_read_dpcd_lane_stat(struct exynos_dp * regs,struct exynos_dp_priv * priv,unsigned char * status)382*4882a593Smuzhiyun static int exynos_dp_read_dpcd_lane_stat(struct exynos_dp *regs,
383*4882a593Smuzhiyun struct exynos_dp_priv *priv,
384*4882a593Smuzhiyun unsigned char *status)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun unsigned int ret, i;
387*4882a593Smuzhiyun unsigned char buf[2];
388*4882a593Smuzhiyun unsigned char lane_stat[DP_LANE_CNT_4] = {0,};
389*4882a593Smuzhiyun unsigned char shift_val[DP_LANE_CNT_4] = {0,};
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun shift_val[0] = 0;
392*4882a593Smuzhiyun shift_val[1] = 4;
393*4882a593Smuzhiyun shift_val[2] = 0;
394*4882a593Smuzhiyun shift_val[3] = 4;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun ret = exynos_dp_read_bytes_from_dpcd(regs, DPCD_LANE0_1_STATUS, 2,
397*4882a593Smuzhiyun buf);
398*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
399*4882a593Smuzhiyun printf("DP read lane status failed\n");
400*4882a593Smuzhiyun return ret;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun for (i = 0; i < priv->lane_cnt; i++) {
404*4882a593Smuzhiyun lane_stat[i] = (buf[(i / 2)] >> shift_val[i]) & 0x0f;
405*4882a593Smuzhiyun if (lane_stat[0] != lane_stat[i]) {
406*4882a593Smuzhiyun printf("Wrong lane status\n");
407*4882a593Smuzhiyun return -EINVAL;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun *status = lane_stat[0];
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun return ret;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
exynos_dp_read_dpcd_adj_req(struct exynos_dp * regs,unsigned char lane_num,unsigned char * sw,unsigned char * em)416*4882a593Smuzhiyun static unsigned int exynos_dp_read_dpcd_adj_req(struct exynos_dp *regs,
417*4882a593Smuzhiyun unsigned char lane_num, unsigned char *sw, unsigned char *em)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun unsigned int ret = EXYNOS_DP_SUCCESS;
420*4882a593Smuzhiyun unsigned char buf;
421*4882a593Smuzhiyun unsigned int dpcd_addr;
422*4882a593Smuzhiyun unsigned char shift_val[DP_LANE_CNT_4] = {0, 4, 0, 4};
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* lane_num value is used as array index, so this range 0 ~ 3 */
425*4882a593Smuzhiyun dpcd_addr = DPCD_ADJUST_REQUEST_LANE0_1 + (lane_num / 2);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun ret = exynos_dp_read_byte_from_dpcd(regs, dpcd_addr, &buf);
428*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
429*4882a593Smuzhiyun printf("DP read adjust request failed\n");
430*4882a593Smuzhiyun return -EAGAIN;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun *sw = ((buf >> shift_val[lane_num]) & 0x03);
434*4882a593Smuzhiyun *em = ((buf >> shift_val[lane_num]) & 0x0c) >> 2;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun return ret;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
exynos_dp_equalizer_err_link(struct exynos_dp * regs,struct exynos_dp_priv * priv)439*4882a593Smuzhiyun static int exynos_dp_equalizer_err_link(struct exynos_dp *regs,
440*4882a593Smuzhiyun struct exynos_dp_priv *priv)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun int ret;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun ret = exynos_dp_training_pattern_dis(regs);
445*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
446*4882a593Smuzhiyun printf("DP training_pattern_disable() failed\n");
447*4882a593Smuzhiyun priv->lt_info.lt_status = DP_LT_FAIL;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun ret = exynos_dp_set_enhanced_mode(regs, priv->dpcd_efc);
451*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
452*4882a593Smuzhiyun printf("DP set_enhanced_mode() failed\n");
453*4882a593Smuzhiyun priv->lt_info.lt_status = DP_LT_FAIL;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun return ret;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
exynos_dp_reduce_link_rate(struct exynos_dp * regs,struct exynos_dp_priv * priv)459*4882a593Smuzhiyun static int exynos_dp_reduce_link_rate(struct exynos_dp *regs,
460*4882a593Smuzhiyun struct exynos_dp_priv *priv)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun int ret;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (priv->lane_bw == DP_LANE_BW_2_70) {
465*4882a593Smuzhiyun priv->lane_bw = DP_LANE_BW_1_62;
466*4882a593Smuzhiyun printf("DP Change lane bw to 1.62Gbps\n");
467*4882a593Smuzhiyun priv->lt_info.lt_status = DP_LT_START;
468*4882a593Smuzhiyun ret = EXYNOS_DP_SUCCESS;
469*4882a593Smuzhiyun } else {
470*4882a593Smuzhiyun ret = exynos_dp_training_pattern_dis(regs);
471*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS)
472*4882a593Smuzhiyun printf("DP training_patter_disable() failed\n");
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun ret = exynos_dp_set_enhanced_mode(regs, priv->dpcd_efc);
475*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS)
476*4882a593Smuzhiyun printf("DP set_enhanced_mode() failed\n");
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun priv->lt_info.lt_status = DP_LT_FAIL;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun return ret;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
exynos_dp_process_clock_recovery(struct exynos_dp * regs,struct exynos_dp_priv * priv)484*4882a593Smuzhiyun static unsigned int exynos_dp_process_clock_recovery(struct exynos_dp *regs,
485*4882a593Smuzhiyun struct exynos_dp_priv *priv)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun unsigned int ret = EXYNOS_DP_SUCCESS;
488*4882a593Smuzhiyun unsigned char lane_stat;
489*4882a593Smuzhiyun unsigned char lt_ctl_val[DP_LANE_CNT_4] = {0, };
490*4882a593Smuzhiyun unsigned int i;
491*4882a593Smuzhiyun unsigned char adj_req_sw;
492*4882a593Smuzhiyun unsigned char adj_req_em;
493*4882a593Smuzhiyun unsigned char buf[5];
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun debug("DP: %s was called\n", __func__);
496*4882a593Smuzhiyun mdelay(1);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun ret = exynos_dp_read_dpcd_lane_stat(regs, priv, &lane_stat);
499*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
500*4882a593Smuzhiyun printf("DP read lane status failed\n");
501*4882a593Smuzhiyun priv->lt_info.lt_status = DP_LT_FAIL;
502*4882a593Smuzhiyun return ret;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (lane_stat & DP_LANE_STAT_CR_DONE) {
506*4882a593Smuzhiyun debug("DP clock Recovery training succeed\n");
507*4882a593Smuzhiyun exynos_dp_set_training_pattern(regs, TRAINING_PTN2);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun for (i = 0; i < priv->lane_cnt; i++) {
510*4882a593Smuzhiyun ret = exynos_dp_read_dpcd_adj_req(regs, i,
511*4882a593Smuzhiyun &adj_req_sw, &adj_req_em);
512*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
513*4882a593Smuzhiyun priv->lt_info.lt_status = DP_LT_FAIL;
514*4882a593Smuzhiyun return ret;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun lt_ctl_val[i] = 0;
518*4882a593Smuzhiyun lt_ctl_val[i] = adj_req_em << 3 | adj_req_sw;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun if ((adj_req_sw == VOLTAGE_LEVEL_3)
521*4882a593Smuzhiyun || (adj_req_em == PRE_EMPHASIS_LEVEL_3)) {
522*4882a593Smuzhiyun lt_ctl_val[i] |= MAX_DRIVE_CURRENT_REACH_3 |
523*4882a593Smuzhiyun MAX_PRE_EMPHASIS_REACH_3;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun exynos_dp_set_lanex_pre_emphasis(regs,
526*4882a593Smuzhiyun lt_ctl_val[i], i);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun buf[0] = DPCD_SCRAMBLING_DISABLED | DPCD_TRAINING_PATTERN_2;
530*4882a593Smuzhiyun buf[1] = lt_ctl_val[0];
531*4882a593Smuzhiyun buf[2] = lt_ctl_val[1];
532*4882a593Smuzhiyun buf[3] = lt_ctl_val[2];
533*4882a593Smuzhiyun buf[4] = lt_ctl_val[3];
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun ret = exynos_dp_write_bytes_to_dpcd(regs,
536*4882a593Smuzhiyun DPCD_TRAINING_PATTERN_SET, 5, buf);
537*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
538*4882a593Smuzhiyun printf("DP write training pattern1 failed\n");
539*4882a593Smuzhiyun priv->lt_info.lt_status = DP_LT_FAIL;
540*4882a593Smuzhiyun return ret;
541*4882a593Smuzhiyun } else
542*4882a593Smuzhiyun priv->lt_info.lt_status = DP_LT_ET;
543*4882a593Smuzhiyun } else {
544*4882a593Smuzhiyun for (i = 0; i < priv->lane_cnt; i++) {
545*4882a593Smuzhiyun lt_ctl_val[i] = exynos_dp_get_lanex_pre_emphasis(
546*4882a593Smuzhiyun regs, i);
547*4882a593Smuzhiyun ret = exynos_dp_read_dpcd_adj_req(regs, i,
548*4882a593Smuzhiyun &adj_req_sw, &adj_req_em);
549*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
550*4882a593Smuzhiyun printf("DP read adj req failed\n");
551*4882a593Smuzhiyun priv->lt_info.lt_status = DP_LT_FAIL;
552*4882a593Smuzhiyun return ret;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun if ((adj_req_sw == VOLTAGE_LEVEL_3) ||
556*4882a593Smuzhiyun (adj_req_em == PRE_EMPHASIS_LEVEL_3))
557*4882a593Smuzhiyun ret = exynos_dp_reduce_link_rate(regs,
558*4882a593Smuzhiyun priv);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun if ((DRIVE_CURRENT_SET_0_GET(lt_ctl_val[i]) ==
561*4882a593Smuzhiyun adj_req_sw) &&
562*4882a593Smuzhiyun (PRE_EMPHASIS_SET_0_GET(lt_ctl_val[i]) ==
563*4882a593Smuzhiyun adj_req_em)) {
564*4882a593Smuzhiyun priv->lt_info.cr_loop[i]++;
565*4882a593Smuzhiyun if (priv->lt_info.cr_loop[i] == MAX_CR_LOOP)
566*4882a593Smuzhiyun ret = exynos_dp_reduce_link_rate(
567*4882a593Smuzhiyun regs, priv);
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun lt_ctl_val[i] = 0;
571*4882a593Smuzhiyun lt_ctl_val[i] = adj_req_em << 3 | adj_req_sw;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun if ((adj_req_sw == VOLTAGE_LEVEL_3) ||
574*4882a593Smuzhiyun (adj_req_em == PRE_EMPHASIS_LEVEL_3)) {
575*4882a593Smuzhiyun lt_ctl_val[i] |= MAX_DRIVE_CURRENT_REACH_3 |
576*4882a593Smuzhiyun MAX_PRE_EMPHASIS_REACH_3;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun exynos_dp_set_lanex_pre_emphasis(regs,
579*4882a593Smuzhiyun lt_ctl_val[i], i);
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun ret = exynos_dp_write_bytes_to_dpcd(regs,
583*4882a593Smuzhiyun DPCD_TRAINING_LANE0_SET, 4, lt_ctl_val);
584*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
585*4882a593Smuzhiyun printf("DP write training pattern2 failed\n");
586*4882a593Smuzhiyun priv->lt_info.lt_status = DP_LT_FAIL;
587*4882a593Smuzhiyun return ret;
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun return ret;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
exynos_dp_process_equalizer_training(struct exynos_dp * regs,struct exynos_dp_priv * priv)594*4882a593Smuzhiyun static unsigned int exynos_dp_process_equalizer_training(
595*4882a593Smuzhiyun struct exynos_dp *regs, struct exynos_dp_priv *priv)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun unsigned int ret = EXYNOS_DP_SUCCESS;
598*4882a593Smuzhiyun unsigned char lane_stat, adj_req_sw, adj_req_em, i;
599*4882a593Smuzhiyun unsigned char lt_ctl_val[DP_LANE_CNT_4] = {0,};
600*4882a593Smuzhiyun unsigned char interlane_aligned = 0;
601*4882a593Smuzhiyun unsigned char f_bw;
602*4882a593Smuzhiyun unsigned char f_lane_cnt;
603*4882a593Smuzhiyun unsigned char sink_stat;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun mdelay(1);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun ret = exynos_dp_read_dpcd_lane_stat(regs, priv, &lane_stat);
608*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
609*4882a593Smuzhiyun printf("DP read lane status failed\n");
610*4882a593Smuzhiyun priv->lt_info.lt_status = DP_LT_FAIL;
611*4882a593Smuzhiyun return ret;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun debug("DP lane stat : %x\n", lane_stat);
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun if (lane_stat & DP_LANE_STAT_CR_DONE) {
617*4882a593Smuzhiyun ret = exynos_dp_read_byte_from_dpcd(regs,
618*4882a593Smuzhiyun DPCD_LN_ALIGN_UPDATED,
619*4882a593Smuzhiyun &sink_stat);
620*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
621*4882a593Smuzhiyun priv->lt_info.lt_status = DP_LT_FAIL;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun return ret;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun interlane_aligned = (sink_stat & DPCD_INTERLANE_ALIGN_DONE);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun for (i = 0; i < priv->lane_cnt; i++) {
629*4882a593Smuzhiyun ret = exynos_dp_read_dpcd_adj_req(regs, i,
630*4882a593Smuzhiyun &adj_req_sw, &adj_req_em);
631*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
632*4882a593Smuzhiyun printf("DP read adj req 1 failed\n");
633*4882a593Smuzhiyun priv->lt_info.lt_status = DP_LT_FAIL;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun return ret;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun lt_ctl_val[i] = 0;
639*4882a593Smuzhiyun lt_ctl_val[i] = adj_req_em << 3 | adj_req_sw;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun if ((adj_req_sw == VOLTAGE_LEVEL_3) ||
642*4882a593Smuzhiyun (adj_req_em == PRE_EMPHASIS_LEVEL_3)) {
643*4882a593Smuzhiyun lt_ctl_val[i] |= MAX_DRIVE_CURRENT_REACH_3;
644*4882a593Smuzhiyun lt_ctl_val[i] |= MAX_PRE_EMPHASIS_REACH_3;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun if (((lane_stat&DP_LANE_STAT_CE_DONE) &&
649*4882a593Smuzhiyun (lane_stat&DP_LANE_STAT_SYM_LOCK))
650*4882a593Smuzhiyun && (interlane_aligned == DPCD_INTERLANE_ALIGN_DONE)) {
651*4882a593Smuzhiyun debug("DP Equalizer training succeed\n");
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun f_bw = exynos_dp_get_link_bandwidth(regs);
654*4882a593Smuzhiyun f_lane_cnt = exynos_dp_get_lane_count(regs);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun debug("DP final BandWidth : %x\n", f_bw);
657*4882a593Smuzhiyun debug("DP final Lane Count : %x\n", f_lane_cnt);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun priv->lt_info.lt_status = DP_LT_FINISHED;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun exynos_dp_equalizer_err_link(regs, priv);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun } else {
664*4882a593Smuzhiyun priv->lt_info.ep_loop++;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun if (priv->lt_info.ep_loop > MAX_EQ_LOOP) {
667*4882a593Smuzhiyun if (priv->lane_bw == DP_LANE_BW_2_70) {
668*4882a593Smuzhiyun ret = exynos_dp_reduce_link_rate(
669*4882a593Smuzhiyun regs, priv);
670*4882a593Smuzhiyun } else {
671*4882a593Smuzhiyun priv->lt_info.lt_status =
672*4882a593Smuzhiyun DP_LT_FAIL;
673*4882a593Smuzhiyun exynos_dp_equalizer_err_link(regs,
674*4882a593Smuzhiyun priv);
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun } else {
677*4882a593Smuzhiyun for (i = 0; i < priv->lane_cnt; i++)
678*4882a593Smuzhiyun exynos_dp_set_lanex_pre_emphasis(
679*4882a593Smuzhiyun regs, lt_ctl_val[i], i);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun ret = exynos_dp_write_bytes_to_dpcd(regs,
682*4882a593Smuzhiyun DPCD_TRAINING_LANE0_SET,
683*4882a593Smuzhiyun 4, lt_ctl_val);
684*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
685*4882a593Smuzhiyun printf("DP set lt pattern failed\n");
686*4882a593Smuzhiyun priv->lt_info.lt_status =
687*4882a593Smuzhiyun DP_LT_FAIL;
688*4882a593Smuzhiyun exynos_dp_equalizer_err_link(regs,
689*4882a593Smuzhiyun priv);
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun } else if (priv->lane_bw == DP_LANE_BW_2_70) {
694*4882a593Smuzhiyun ret = exynos_dp_reduce_link_rate(regs, priv);
695*4882a593Smuzhiyun } else {
696*4882a593Smuzhiyun priv->lt_info.lt_status = DP_LT_FAIL;
697*4882a593Smuzhiyun exynos_dp_equalizer_err_link(regs, priv);
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun return ret;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
exynos_dp_sw_link_training(struct exynos_dp * regs,struct exynos_dp_priv * priv)703*4882a593Smuzhiyun static unsigned int exynos_dp_sw_link_training(struct exynos_dp *regs,
704*4882a593Smuzhiyun struct exynos_dp_priv *priv)
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun unsigned int ret = 0;
707*4882a593Smuzhiyun int training_finished;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun /* Turn off unnecessary lane */
710*4882a593Smuzhiyun if (priv->lane_cnt == 1)
711*4882a593Smuzhiyun exynos_dp_set_analog_power_down(regs, CH1_BLOCK, 1);
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun training_finished = 0;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun priv->lt_info.lt_status = DP_LT_START;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun /* Process here */
718*4882a593Smuzhiyun while (!training_finished) {
719*4882a593Smuzhiyun switch (priv->lt_info.lt_status) {
720*4882a593Smuzhiyun case DP_LT_START:
721*4882a593Smuzhiyun ret = exynos_dp_link_start(regs, priv);
722*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
723*4882a593Smuzhiyun printf("DP LT:link start failed\n");
724*4882a593Smuzhiyun return ret;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun break;
727*4882a593Smuzhiyun case DP_LT_CR:
728*4882a593Smuzhiyun ret = exynos_dp_process_clock_recovery(regs,
729*4882a593Smuzhiyun priv);
730*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
731*4882a593Smuzhiyun printf("DP LT:clock recovery failed\n");
732*4882a593Smuzhiyun return ret;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun break;
735*4882a593Smuzhiyun case DP_LT_ET:
736*4882a593Smuzhiyun ret = exynos_dp_process_equalizer_training(regs,
737*4882a593Smuzhiyun priv);
738*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
739*4882a593Smuzhiyun printf("DP LT:equalizer training failed\n");
740*4882a593Smuzhiyun return ret;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun break;
743*4882a593Smuzhiyun case DP_LT_FINISHED:
744*4882a593Smuzhiyun training_finished = 1;
745*4882a593Smuzhiyun break;
746*4882a593Smuzhiyun case DP_LT_FAIL:
747*4882a593Smuzhiyun return -1;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun return ret;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
exynos_dp_set_link_train(struct exynos_dp * regs,struct exynos_dp_priv * priv)754*4882a593Smuzhiyun static unsigned int exynos_dp_set_link_train(struct exynos_dp *regs,
755*4882a593Smuzhiyun struct exynos_dp_priv *priv)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun unsigned int ret;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun exynos_dp_init_training(regs);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun ret = exynos_dp_sw_link_training(regs, priv);
762*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS)
763*4882a593Smuzhiyun printf("DP dp_sw_link_training() failed\n");
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun return ret;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
exynos_dp_enable_scramble(struct exynos_dp * regs,unsigned int enable)768*4882a593Smuzhiyun static void exynos_dp_enable_scramble(struct exynos_dp *regs,
769*4882a593Smuzhiyun unsigned int enable)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun unsigned char data;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun if (enable) {
774*4882a593Smuzhiyun exynos_dp_enable_scrambling(regs, DP_ENABLE);
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun exynos_dp_read_byte_from_dpcd(regs,
777*4882a593Smuzhiyun DPCD_TRAINING_PATTERN_SET, &data);
778*4882a593Smuzhiyun exynos_dp_write_byte_to_dpcd(regs, DPCD_TRAINING_PATTERN_SET,
779*4882a593Smuzhiyun (u8)(data & ~DPCD_SCRAMBLING_DISABLED));
780*4882a593Smuzhiyun } else {
781*4882a593Smuzhiyun exynos_dp_enable_scrambling(regs, DP_DISABLE);
782*4882a593Smuzhiyun exynos_dp_read_byte_from_dpcd(regs,
783*4882a593Smuzhiyun DPCD_TRAINING_PATTERN_SET, &data);
784*4882a593Smuzhiyun exynos_dp_write_byte_to_dpcd(regs, DPCD_TRAINING_PATTERN_SET,
785*4882a593Smuzhiyun (u8)(data | DPCD_SCRAMBLING_DISABLED));
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
exynos_dp_config_video(struct exynos_dp * regs,struct exynos_dp_priv * priv)789*4882a593Smuzhiyun static unsigned int exynos_dp_config_video(struct exynos_dp *regs,
790*4882a593Smuzhiyun struct exynos_dp_priv *priv)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun unsigned int ret = 0;
793*4882a593Smuzhiyun unsigned int retry_cnt;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun mdelay(1);
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun if (priv->video_info.master_mode) {
798*4882a593Smuzhiyun printf("DP does not support master mode\n");
799*4882a593Smuzhiyun return -ENODEV;
800*4882a593Smuzhiyun } else {
801*4882a593Smuzhiyun /* debug slave */
802*4882a593Smuzhiyun exynos_dp_config_video_slave_mode(regs,
803*4882a593Smuzhiyun &priv->video_info);
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun exynos_dp_set_video_color_format(regs, &priv->video_info);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun if (priv->video_info.bist_mode) {
809*4882a593Smuzhiyun if (exynos_dp_config_video_bist(regs, priv) != 0)
810*4882a593Smuzhiyun return -1;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun ret = exynos_dp_get_pll_lock_status(regs);
814*4882a593Smuzhiyun if (ret != PLL_LOCKED) {
815*4882a593Smuzhiyun printf("DP PLL is not locked yet\n");
816*4882a593Smuzhiyun return -EIO;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun if (priv->video_info.master_mode == 0) {
820*4882a593Smuzhiyun retry_cnt = 10;
821*4882a593Smuzhiyun while (retry_cnt) {
822*4882a593Smuzhiyun ret = exynos_dp_is_slave_video_stream_clock_on(regs);
823*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
824*4882a593Smuzhiyun if (retry_cnt == 0) {
825*4882a593Smuzhiyun printf("DP stream_clock_on failed\n");
826*4882a593Smuzhiyun return ret;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun retry_cnt--;
829*4882a593Smuzhiyun mdelay(1);
830*4882a593Smuzhiyun } else
831*4882a593Smuzhiyun break;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun /* Set to use the register calculated M/N video */
836*4882a593Smuzhiyun exynos_dp_set_video_cr_mn(regs, CALCULATED_M, 0, 0);
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun /* For video bist, Video timing must be generated by register */
839*4882a593Smuzhiyun exynos_dp_set_video_timing_mode(regs, VIDEO_TIMING_FROM_CAPTURE);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /* Enable video bist */
842*4882a593Smuzhiyun if (priv->video_info.bist_pattern != COLOR_RAMP &&
843*4882a593Smuzhiyun priv->video_info.bist_pattern != BALCK_WHITE_V_LINES &&
844*4882a593Smuzhiyun priv->video_info.bist_pattern != COLOR_SQUARE)
845*4882a593Smuzhiyun exynos_dp_enable_video_bist(regs,
846*4882a593Smuzhiyun priv->video_info.bist_mode);
847*4882a593Smuzhiyun else
848*4882a593Smuzhiyun exynos_dp_enable_video_bist(regs, DP_DISABLE);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun /* Disable video mute */
851*4882a593Smuzhiyun exynos_dp_enable_video_mute(regs, DP_DISABLE);
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun /* Configure video Master or Slave mode */
854*4882a593Smuzhiyun exynos_dp_enable_video_master(regs,
855*4882a593Smuzhiyun priv->video_info.master_mode);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun /* Enable video */
858*4882a593Smuzhiyun exynos_dp_start_video(regs);
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun if (priv->video_info.master_mode == 0) {
861*4882a593Smuzhiyun retry_cnt = 100;
862*4882a593Smuzhiyun while (retry_cnt) {
863*4882a593Smuzhiyun ret = exynos_dp_is_video_stream_on(regs);
864*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
865*4882a593Smuzhiyun if (retry_cnt == 0) {
866*4882a593Smuzhiyun printf("DP Timeout of video stream\n");
867*4882a593Smuzhiyun return ret;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun retry_cnt--;
870*4882a593Smuzhiyun mdelay(5);
871*4882a593Smuzhiyun } else
872*4882a593Smuzhiyun break;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun return ret;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
exynos_dp_ofdata_to_platdata(struct udevice * dev)879*4882a593Smuzhiyun static int exynos_dp_ofdata_to_platdata(struct udevice *dev)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun struct exynos_dp_priv *priv = dev_get_priv(dev);
882*4882a593Smuzhiyun const void *blob = gd->fdt_blob;
883*4882a593Smuzhiyun unsigned int node = dev_of_offset(dev);
884*4882a593Smuzhiyun fdt_addr_t addr;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun addr = devfdt_get_addr(dev);
887*4882a593Smuzhiyun if (addr == FDT_ADDR_T_NONE) {
888*4882a593Smuzhiyun debug("Can't get the DP base address\n");
889*4882a593Smuzhiyun return -EINVAL;
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun priv->regs = (struct exynos_dp *)addr;
892*4882a593Smuzhiyun priv->disp_info.h_res = fdtdec_get_int(blob, node,
893*4882a593Smuzhiyun "samsung,h-res", 0);
894*4882a593Smuzhiyun priv->disp_info.h_sync_width = fdtdec_get_int(blob, node,
895*4882a593Smuzhiyun "samsung,h-sync-width", 0);
896*4882a593Smuzhiyun priv->disp_info.h_back_porch = fdtdec_get_int(blob, node,
897*4882a593Smuzhiyun "samsung,h-back-porch", 0);
898*4882a593Smuzhiyun priv->disp_info.h_front_porch = fdtdec_get_int(blob, node,
899*4882a593Smuzhiyun "samsung,h-front-porch", 0);
900*4882a593Smuzhiyun priv->disp_info.v_res = fdtdec_get_int(blob, node,
901*4882a593Smuzhiyun "samsung,v-res", 0);
902*4882a593Smuzhiyun priv->disp_info.v_sync_width = fdtdec_get_int(blob, node,
903*4882a593Smuzhiyun "samsung,v-sync-width", 0);
904*4882a593Smuzhiyun priv->disp_info.v_back_porch = fdtdec_get_int(blob, node,
905*4882a593Smuzhiyun "samsung,v-back-porch", 0);
906*4882a593Smuzhiyun priv->disp_info.v_front_porch = fdtdec_get_int(blob, node,
907*4882a593Smuzhiyun "samsung,v-front-porch", 0);
908*4882a593Smuzhiyun priv->disp_info.v_sync_rate = fdtdec_get_int(blob, node,
909*4882a593Smuzhiyun "samsung,v-sync-rate", 0);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun priv->lt_info.lt_status = fdtdec_get_int(blob, node,
912*4882a593Smuzhiyun "samsung,lt-status", 0);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun priv->video_info.master_mode = fdtdec_get_int(blob, node,
915*4882a593Smuzhiyun "samsung,master-mode", 0);
916*4882a593Smuzhiyun priv->video_info.bist_mode = fdtdec_get_int(blob, node,
917*4882a593Smuzhiyun "samsung,bist-mode", 0);
918*4882a593Smuzhiyun priv->video_info.bist_pattern = fdtdec_get_int(blob, node,
919*4882a593Smuzhiyun "samsung,bist-pattern", 0);
920*4882a593Smuzhiyun priv->video_info.h_sync_polarity = fdtdec_get_int(blob, node,
921*4882a593Smuzhiyun "samsung,h-sync-polarity", 0);
922*4882a593Smuzhiyun priv->video_info.v_sync_polarity = fdtdec_get_int(blob, node,
923*4882a593Smuzhiyun "samsung,v-sync-polarity", 0);
924*4882a593Smuzhiyun priv->video_info.interlaced = fdtdec_get_int(blob, node,
925*4882a593Smuzhiyun "samsung,interlaced", 0);
926*4882a593Smuzhiyun priv->video_info.color_space = fdtdec_get_int(blob, node,
927*4882a593Smuzhiyun "samsung,color-space", 0);
928*4882a593Smuzhiyun priv->video_info.dynamic_range = fdtdec_get_int(blob, node,
929*4882a593Smuzhiyun "samsung,dynamic-range", 0);
930*4882a593Smuzhiyun priv->video_info.ycbcr_coeff = fdtdec_get_int(blob, node,
931*4882a593Smuzhiyun "samsung,ycbcr-coeff", 0);
932*4882a593Smuzhiyun priv->video_info.color_depth = fdtdec_get_int(blob, node,
933*4882a593Smuzhiyun "samsung,color-depth", 0);
934*4882a593Smuzhiyun return 0;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
exynos_dp_bridge_init(struct udevice * dev)937*4882a593Smuzhiyun static int exynos_dp_bridge_init(struct udevice *dev)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun const int max_tries = 10;
940*4882a593Smuzhiyun int num_tries;
941*4882a593Smuzhiyun int ret;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun debug("%s\n", __func__);
944*4882a593Smuzhiyun ret = video_bridge_attach(dev);
945*4882a593Smuzhiyun if (ret) {
946*4882a593Smuzhiyun debug("video bridge init failed: %d\n", ret);
947*4882a593Smuzhiyun return ret;
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun /*
951*4882a593Smuzhiyun * We need to wait for 90ms after bringing up the bridge since there
952*4882a593Smuzhiyun * is a phantom "high" on the HPD chip during its bootup. The phantom
953*4882a593Smuzhiyun * high comes within 7ms of de-asserting PD and persists for at least
954*4882a593Smuzhiyun * 15ms. The real high comes roughly 50ms after PD is de-asserted. The
955*4882a593Smuzhiyun * phantom high makes it hard for us to know when the NXP chip is up.
956*4882a593Smuzhiyun */
957*4882a593Smuzhiyun mdelay(90);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun for (num_tries = 0; num_tries < max_tries; num_tries++) {
960*4882a593Smuzhiyun /* Check HPD. If it's high, or we don't have it, all is well */
961*4882a593Smuzhiyun ret = video_bridge_check_attached(dev);
962*4882a593Smuzhiyun if (!ret || ret == -ENOENT)
963*4882a593Smuzhiyun return 0;
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun debug("%s: eDP bridge failed to come up; try %d of %d\n",
966*4882a593Smuzhiyun __func__, num_tries, max_tries);
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun /* Immediately go into bridge reset if the hp line is not high */
970*4882a593Smuzhiyun return -EIO;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
exynos_dp_bridge_setup(const void * blob)973*4882a593Smuzhiyun static int exynos_dp_bridge_setup(const void *blob)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun const int max_tries = 2;
976*4882a593Smuzhiyun int num_tries;
977*4882a593Smuzhiyun struct udevice *dev;
978*4882a593Smuzhiyun int ret;
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun /* Configure I2C registers for Parade bridge */
981*4882a593Smuzhiyun ret = uclass_get_device(UCLASS_VIDEO_BRIDGE, 0, &dev);
982*4882a593Smuzhiyun if (ret) {
983*4882a593Smuzhiyun debug("video bridge init failed: %d\n", ret);
984*4882a593Smuzhiyun return ret;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun if (strncmp(dev->driver->name, "parade", 6)) {
988*4882a593Smuzhiyun /* Mux HPHPD to the special hotplug detect mode */
989*4882a593Smuzhiyun exynos_pinmux_config(PERIPH_ID_DPHPD, 0);
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun for (num_tries = 0; num_tries < max_tries; num_tries++) {
993*4882a593Smuzhiyun ret = exynos_dp_bridge_init(dev);
994*4882a593Smuzhiyun if (!ret)
995*4882a593Smuzhiyun return 0;
996*4882a593Smuzhiyun if (num_tries == max_tries - 1)
997*4882a593Smuzhiyun break;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun /*
1000*4882a593Smuzhiyun * If we're here, the bridge chip failed to initialise.
1001*4882a593Smuzhiyun * Power down the bridge in an attempt to reset.
1002*4882a593Smuzhiyun */
1003*4882a593Smuzhiyun video_bridge_set_active(dev, false);
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun /*
1006*4882a593Smuzhiyun * Arbitrarily wait 300ms here with DP_N low. Don't know for
1007*4882a593Smuzhiyun * sure how long we should wait, but we're being paranoid.
1008*4882a593Smuzhiyun */
1009*4882a593Smuzhiyun mdelay(300);
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun return ret;
1013*4882a593Smuzhiyun }
exynos_dp_enable(struct udevice * dev,int panel_bpp,const struct display_timing * timing)1014*4882a593Smuzhiyun int exynos_dp_enable(struct udevice *dev, int panel_bpp,
1015*4882a593Smuzhiyun const struct display_timing *timing)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun struct exynos_dp_priv *priv = dev_get_priv(dev);
1018*4882a593Smuzhiyun struct exynos_dp *regs = priv->regs;
1019*4882a593Smuzhiyun unsigned int ret;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun debug("%s: start\n", __func__);
1022*4882a593Smuzhiyun exynos_dp_disp_info(&priv->disp_info);
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun ret = exynos_dp_bridge_setup(gd->fdt_blob);
1025*4882a593Smuzhiyun if (ret && ret != -ENODEV)
1026*4882a593Smuzhiyun printf("LCD bridge failed to enable: %d\n", ret);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun exynos_dp_phy_ctrl(1);
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun ret = exynos_dp_init_dp(regs);
1031*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
1032*4882a593Smuzhiyun printf("DP exynos_dp_init_dp() failed\n");
1033*4882a593Smuzhiyun return ret;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun ret = exynos_dp_handle_edid(regs, priv);
1037*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
1038*4882a593Smuzhiyun printf("EDP handle_edid fail\n");
1039*4882a593Smuzhiyun return ret;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun ret = exynos_dp_set_link_train(regs, priv);
1043*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
1044*4882a593Smuzhiyun printf("DP link training fail\n");
1045*4882a593Smuzhiyun return ret;
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun exynos_dp_enable_scramble(regs, DP_ENABLE);
1049*4882a593Smuzhiyun exynos_dp_enable_rx_to_enhanced_mode(regs, DP_ENABLE);
1050*4882a593Smuzhiyun exynos_dp_enable_enhanced_mode(regs, DP_ENABLE);
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun exynos_dp_set_link_bandwidth(regs, priv->lane_bw);
1053*4882a593Smuzhiyun exynos_dp_set_lane_count(regs, priv->lane_cnt);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun exynos_dp_init_video(regs);
1056*4882a593Smuzhiyun ret = exynos_dp_config_video(regs, priv);
1057*4882a593Smuzhiyun if (ret != EXYNOS_DP_SUCCESS) {
1058*4882a593Smuzhiyun printf("Exynos DP init failed\n");
1059*4882a593Smuzhiyun return ret;
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun debug("Exynos DP init done\n");
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun return ret;
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun static const struct dm_display_ops exynos_dp_ops = {
1069*4882a593Smuzhiyun .enable = exynos_dp_enable,
1070*4882a593Smuzhiyun };
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun static const struct udevice_id exynos_dp_ids[] = {
1073*4882a593Smuzhiyun { .compatible = "samsung,exynos5-dp" },
1074*4882a593Smuzhiyun { }
1075*4882a593Smuzhiyun };
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun U_BOOT_DRIVER(exynos_dp) = {
1078*4882a593Smuzhiyun .name = "eexynos_dp",
1079*4882a593Smuzhiyun .id = UCLASS_DISPLAY,
1080*4882a593Smuzhiyun .of_match = exynos_dp_ids,
1081*4882a593Smuzhiyun .ops = &exynos_dp_ops,
1082*4882a593Smuzhiyun .ofdata_to_platdata = exynos_dp_ofdata_to_platdata,
1083*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct exynos_dp_priv),
1084*4882a593Smuzhiyun };
1085