1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * (C) Copyright 2022 Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <common.h>
7*4882a593Smuzhiyun #include <dm.h>
8*4882a593Smuzhiyun #include <errno.h>
9*4882a593Smuzhiyun #include <i2c.h>
10*4882a593Smuzhiyun #include <drm/drm_mipi_dsi.h>
11*4882a593Smuzhiyun #include <video_bridge.h>
12*4882a593Smuzhiyun #include <asm/unaligned.h>
13*4882a593Smuzhiyun #include <linux/media-bus-format.h>
14*4882a593Smuzhiyun #include <power/regulator.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "rockchip_bridge.h"
17*4882a593Smuzhiyun #include "rockchip_display.h"
18*4882a593Smuzhiyun #include "rockchip_panel.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun struct ser_reg_sequence {
21*4882a593Smuzhiyun uint reg;
22*4882a593Smuzhiyun uint def;
23*4882a593Smuzhiyun };
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun struct serdes_init_seq {
26*4882a593Smuzhiyun struct ser_reg_sequence *reg_sequence;
27*4882a593Smuzhiyun uint reg_seq_cnt;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct bu18tl82_priv {
31*4882a593Smuzhiyun struct udevice *dev;
32*4882a593Smuzhiyun struct udevice *power_supply;
33*4882a593Smuzhiyun struct gpio_desc enable_gpio;
34*4882a593Smuzhiyun struct serdes_init_seq *serdes_init_seq;
35*4882a593Smuzhiyun bool sel_mipi;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
bu18tl82_bridge_reset(struct rockchip_bridge * bridge)38*4882a593Smuzhiyun static void bu18tl82_bridge_reset(struct rockchip_bridge *bridge)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun int ret = 0;
41*4882a593Smuzhiyun struct udevice *dev = bridge->dev;
42*4882a593Smuzhiyun struct udevice *bus = dev_get_parent(dev);
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun ret = dm_i2c_reg_write(dev, 0x0011, 0x007f);
45*4882a593Smuzhiyun if (ret < 0)
46*4882a593Smuzhiyun printf("%s: failed to reset bu18tl82(%s) 0x11 ret=%d\n", __func__, bus->name, ret);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun ret = dm_i2c_reg_write(dev, 0x0012, 0x0003);
49*4882a593Smuzhiyun if (ret < 0)
50*4882a593Smuzhiyun printf("%s: failed to reset bu18tl82(%s) 0x12 ret=%d\n", __func__, bus->name, ret);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun mdelay(10);
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
bu18tl82_serdes_init_sequence_write(struct bu18tl82_priv * priv)55*4882a593Smuzhiyun static int bu18tl82_serdes_init_sequence_write(struct bu18tl82_priv *priv)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun struct serdes_init_seq *serdes_init_seq = priv->serdes_init_seq;
58*4882a593Smuzhiyun struct ser_reg_sequence *reg_sequence = serdes_init_seq->reg_sequence;
59*4882a593Smuzhiyun uint cnt = serdes_init_seq->reg_seq_cnt;
60*4882a593Smuzhiyun struct udevice *dev = priv->dev;
61*4882a593Smuzhiyun uint i;
62*4882a593Smuzhiyun int ret = 0;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun for (i = 0; i < cnt; i++) {
65*4882a593Smuzhiyun ret = dm_i2c_reg_write(dev, reg_sequence[i].reg, reg_sequence[i].def);
66*4882a593Smuzhiyun if (ret < 0) {
67*4882a593Smuzhiyun dev_err(priv->dev, "failed to write reg: 0x%04x\n", reg_sequence[i].reg);
68*4882a593Smuzhiyun return ret;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun return ret;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
bu18tl82_serdes_init(struct rockchip_bridge * bridge)75*4882a593Smuzhiyun static void bu18tl82_serdes_init(struct rockchip_bridge *bridge)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun struct udevice *dev = bridge->dev;
78*4882a593Smuzhiyun struct bu18tl82_priv *priv = dev_get_priv(dev);
79*4882a593Smuzhiyun uint i;
80*4882a593Smuzhiyun int ret;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun for (i = 0; i < 10; i++) {
83*4882a593Smuzhiyun ret = bu18tl82_serdes_init_sequence_write(priv);
84*4882a593Smuzhiyun if (ret < 0) {
85*4882a593Smuzhiyun mdelay(100);
86*4882a593Smuzhiyun continue;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun break;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
bu18tl82_bridge_enable(struct rockchip_bridge * bridge)93*4882a593Smuzhiyun static void bu18tl82_bridge_enable(struct rockchip_bridge *bridge)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
bu18tl82_bridge_disable(struct rockchip_bridge * bridge)97*4882a593Smuzhiyun static void bu18tl82_bridge_disable(struct rockchip_bridge *bridge)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
bu18tl82_bridge_init(struct rockchip_bridge * bridge)101*4882a593Smuzhiyun static void bu18tl82_bridge_init(struct rockchip_bridge *bridge)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun struct udevice *dev = bridge->dev;
104*4882a593Smuzhiyun struct bu18tl82_priv *priv = dev_get_priv(dev);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun if (priv->power_supply)
107*4882a593Smuzhiyun regulator_set_enable(priv->power_supply, true);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun if (dm_gpio_is_valid(&priv->enable_gpio))
110*4882a593Smuzhiyun dm_gpio_set_value(&priv->enable_gpio, 1);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun mdelay(5);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun video_bridge_set_active(priv->dev, true);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun bu18tl82_serdes_init(bridge);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static const struct rockchip_bridge_funcs bu18tl82_bridge_funcs = {
120*4882a593Smuzhiyun .enable = bu18tl82_bridge_enable,
121*4882a593Smuzhiyun .disable = bu18tl82_bridge_disable,
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
bu18tl82_parse_init_seq(struct udevice * dev,const u16 * data,int length,struct serdes_init_seq * seq)124*4882a593Smuzhiyun static int bu18tl82_parse_init_seq(struct udevice *dev, const u16 *data,
125*4882a593Smuzhiyun int length, struct serdes_init_seq *seq)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun struct ser_reg_sequence *reg_sequence;
128*4882a593Smuzhiyun u16 *buf, *d;
129*4882a593Smuzhiyun unsigned int i, cnt;
130*4882a593Smuzhiyun int ret;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (!seq)
133*4882a593Smuzhiyun return -EINVAL;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun buf = calloc(1, length);
136*4882a593Smuzhiyun if (!buf)
137*4882a593Smuzhiyun return -ENOMEM;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun memcpy(buf, data, length);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun d = buf;
142*4882a593Smuzhiyun cnt = length / 4;
143*4882a593Smuzhiyun seq->reg_seq_cnt = cnt;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun seq->reg_sequence = calloc(cnt, sizeof(struct ser_reg_sequence));
146*4882a593Smuzhiyun if (!seq->reg_sequence) {
147*4882a593Smuzhiyun ret = -ENOMEM;
148*4882a593Smuzhiyun goto free_buf;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun for (i = 0; i < cnt; i++) {
152*4882a593Smuzhiyun reg_sequence = &seq->reg_sequence[i];
153*4882a593Smuzhiyun reg_sequence->reg = get_unaligned_be16(&d[0]);
154*4882a593Smuzhiyun reg_sequence->def = get_unaligned_be16(&d[1]);
155*4882a593Smuzhiyun d += 2;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun return 0;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun free_buf:
161*4882a593Smuzhiyun free(buf);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun return ret;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
bu18tl82_get_init_seq(struct bu18tl82_priv * priv)166*4882a593Smuzhiyun static int bu18tl82_get_init_seq(struct bu18tl82_priv *priv)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun const void *data = NULL;
169*4882a593Smuzhiyun int len, err;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun data = dev_read_prop(priv->dev, "serdes-init-sequence", &len);
172*4882a593Smuzhiyun if (!data) {
173*4882a593Smuzhiyun printf("failed to get serdes-init-sequence\n");
174*4882a593Smuzhiyun return -EINVAL;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun priv->serdes_init_seq = calloc(1, sizeof(*priv->serdes_init_seq));
178*4882a593Smuzhiyun if (!priv->serdes_init_seq)
179*4882a593Smuzhiyun return -ENOMEM;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun err = bu18tl82_parse_init_seq(priv->dev, data, len, priv->serdes_init_seq);
182*4882a593Smuzhiyun if (err) {
183*4882a593Smuzhiyun printf("failed to parse serdes-init-sequence\n");
184*4882a593Smuzhiyun goto free_init_seq;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun return 0;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun free_init_seq:
190*4882a593Smuzhiyun free(priv->serdes_init_seq);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun return err;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
bu18tl82_probe(struct udevice * dev)195*4882a593Smuzhiyun static int bu18tl82_probe(struct udevice *dev)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun struct bu18tl82_priv *priv = dev_get_priv(dev);
198*4882a593Smuzhiyun struct rockchip_bridge *bridge;
199*4882a593Smuzhiyun int ret;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun ret = i2c_set_chip_offset_len(dev, 2);
202*4882a593Smuzhiyun if (ret)
203*4882a593Smuzhiyun return ret;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun priv->dev = dev;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun ret = uclass_get_device_by_phandle(UCLASS_REGULATOR, dev,
208*4882a593Smuzhiyun "power-supply", &priv->power_supply);
209*4882a593Smuzhiyun if (ret && ret != -ENOENT) {
210*4882a593Smuzhiyun printf("%s: Cannot get power supply: %d\n", __func__, ret);
211*4882a593Smuzhiyun return ret;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun ret = gpio_request_by_name(dev, "enable-gpios", 0,
215*4882a593Smuzhiyun &priv->enable_gpio, GPIOD_IS_OUT);
216*4882a593Smuzhiyun if (ret && ret != -ENOENT) {
217*4882a593Smuzhiyun dev_err(dev, "%s: failed to get enable GPIO: %d\n", __func__, ret);
218*4882a593Smuzhiyun return ret;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun priv->sel_mipi = dev_read_bool(dev, "sel-mipi");
222*4882a593Smuzhiyun if (priv->sel_mipi) {
223*4882a593Smuzhiyun struct mipi_dsi_device *device = dev_get_platdata(dev);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun device->dev = dev;
226*4882a593Smuzhiyun device->lanes = dev_read_u32_default(dev, "dsi,lanes", 4);
227*4882a593Smuzhiyun device->format = dev_read_u32_default(dev, "dsi,format",
228*4882a593Smuzhiyun MIPI_DSI_FMT_RGB888);
229*4882a593Smuzhiyun device->mode_flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_BURST |
230*4882a593Smuzhiyun MIPI_DSI_MODE_VIDEO_HBP | MIPI_DSI_MODE_LPM |
231*4882a593Smuzhiyun MIPI_DSI_MODE_EOT_PACKET;
232*4882a593Smuzhiyun device->channel = dev_read_u32_default(dev, "reg", 0);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun bridge = calloc(1, sizeof(*bridge));
236*4882a593Smuzhiyun if (!bridge)
237*4882a593Smuzhiyun return -ENOMEM;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun ret = bu18tl82_get_init_seq(priv);
240*4882a593Smuzhiyun if (ret)
241*4882a593Smuzhiyun goto free_bridge;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun dev->driver_data = (ulong)bridge;
244*4882a593Smuzhiyun bridge->dev = dev;
245*4882a593Smuzhiyun bridge->funcs = &bu18tl82_bridge_funcs;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun bu18tl82_bridge_reset(bridge);
248*4882a593Smuzhiyun bu18tl82_bridge_init(bridge);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun return 0;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun free_bridge:
253*4882a593Smuzhiyun free(bridge);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun return ret;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun static const struct udevice_id bu18tl82_of_match[] = {
259*4882a593Smuzhiyun { .compatible = "rohm,bu18tl82", },
260*4882a593Smuzhiyun {}
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun U_BOOT_DRIVER(bu18tl82) = {
264*4882a593Smuzhiyun .name = "bu18tl82",
265*4882a593Smuzhiyun .id = UCLASS_VIDEO_BRIDGE,
266*4882a593Smuzhiyun .of_match = bu18tl82_of_match,
267*4882a593Smuzhiyun .probe = bu18tl82_probe,
268*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct bu18tl82_priv),
269*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct mipi_dsi_device),
270*4882a593Smuzhiyun };
271