xref: /OK3568_Linux_fs/u-boot/drivers/video/drm/rockchip_vop.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <config.h>
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <errno.h>
10*4882a593Smuzhiyun #include <malloc.h>
11*4882a593Smuzhiyun #include <fdtdec.h>
12*4882a593Smuzhiyun #include <fdt_support.h>
13*4882a593Smuzhiyun #include <asm/unaligned.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <linux/list.h>
16*4882a593Smuzhiyun #include <linux/media-bus-format.h>
17*4882a593Smuzhiyun #include <clk.h>
18*4882a593Smuzhiyun #include <asm/arch/clock.h>
19*4882a593Smuzhiyun #include <linux/err.h>
20*4882a593Smuzhiyun #include <dm/device.h>
21*4882a593Smuzhiyun #include <dm/read.h>
22*4882a593Smuzhiyun #include <syscon.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "rockchip_display.h"
25*4882a593Smuzhiyun #include "rockchip_crtc.h"
26*4882a593Smuzhiyun #include "rockchip_connector.h"
27*4882a593Smuzhiyun #include "rockchip_vop.h"
28*4882a593Smuzhiyun 
us_to_vertical_line(struct drm_display_mode * mode,int us)29*4882a593Smuzhiyun static inline int us_to_vertical_line(struct drm_display_mode *mode, int us)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	return us * mode->clock / mode->htotal / 1000;
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun 
set_vop_mcu_rs(struct vop * vop,int v)34*4882a593Smuzhiyun static inline void set_vop_mcu_rs(struct vop *vop, int v)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	if (dm_gpio_is_valid(&vop->mcu_rs_gpio))
37*4882a593Smuzhiyun 		dm_gpio_set_value(&vop->mcu_rs_gpio, v);
38*4882a593Smuzhiyun 	else
39*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, mcu_rs, v);
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
to_vop_csc_mode(int csc_mode)42*4882a593Smuzhiyun static int to_vop_csc_mode(int csc_mode)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	switch (csc_mode) {
45*4882a593Smuzhiyun 	case V4L2_COLORSPACE_SMPTE170M:
46*4882a593Smuzhiyun 		return CSC_BT601L;
47*4882a593Smuzhiyun 	case V4L2_COLORSPACE_REC709:
48*4882a593Smuzhiyun 	case V4L2_COLORSPACE_DEFAULT:
49*4882a593Smuzhiyun 		return CSC_BT709L;
50*4882a593Smuzhiyun 	case V4L2_COLORSPACE_JPEG:
51*4882a593Smuzhiyun 		return CSC_BT601F;
52*4882a593Smuzhiyun 	case V4L2_COLORSPACE_BT2020:
53*4882a593Smuzhiyun 		return CSC_BT2020;
54*4882a593Smuzhiyun 	default:
55*4882a593Smuzhiyun 		return CSC_BT709L;
56*4882a593Smuzhiyun 	}
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
is_yuv_output(uint32_t bus_format)59*4882a593Smuzhiyun static bool is_yuv_output(uint32_t bus_format)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	switch (bus_format) {
62*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_YUV8_1X24:
63*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_YUV10_1X30:
64*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
65*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
66*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_YUYV8_2X8:
67*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_YVYU8_2X8:
68*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_UYVY8_2X8:
69*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_VYUY8_2X8:
70*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_YUYV8_1X16:
71*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_YVYU8_1X16:
72*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_UYVY8_1X16:
73*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_VYUY8_1X16:
74*4882a593Smuzhiyun 		return true;
75*4882a593Smuzhiyun 	default:
76*4882a593Smuzhiyun 		return false;
77*4882a593Smuzhiyun 	}
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
is_uv_swap(uint32_t bus_format,uint32_t output_mode)80*4882a593Smuzhiyun static bool is_uv_swap(uint32_t bus_format, uint32_t output_mode)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	/*
83*4882a593Smuzhiyun 	 * FIXME:
84*4882a593Smuzhiyun 	 *
85*4882a593Smuzhiyun 	 * There is no media type for YUV444 output,
86*4882a593Smuzhiyun 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
87*4882a593Smuzhiyun 	 * yuv format.
88*4882a593Smuzhiyun 	 *
89*4882a593Smuzhiyun 	 * From H/W testing, YUV444 mode need a rb swap.
90*4882a593Smuzhiyun 	 */
91*4882a593Smuzhiyun 	if ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
92*4882a593Smuzhiyun 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
93*4882a593Smuzhiyun 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
94*4882a593Smuzhiyun 	     output_mode == ROCKCHIP_OUT_MODE_P888))
95*4882a593Smuzhiyun 		return true;
96*4882a593Smuzhiyun 	else
97*4882a593Smuzhiyun 		return false;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
is_rb_swap(uint32_t bus_format,uint32_t output_mode)100*4882a593Smuzhiyun static bool is_rb_swap(uint32_t bus_format, uint32_t output_mode)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	/*
103*4882a593Smuzhiyun 	 * The default component order of serial rgb3x8 formats
104*4882a593Smuzhiyun 	 * is BGR. So it is needed to enable RB swap.
105*4882a593Smuzhiyun 	 */
106*4882a593Smuzhiyun 	if (bus_format == MEDIA_BUS_FMT_SRGB888_3X8 ||
107*4882a593Smuzhiyun 	    bus_format == MEDIA_BUS_FMT_SRGB888_DUMMY_4X8)
108*4882a593Smuzhiyun 		return true;
109*4882a593Smuzhiyun 	else
110*4882a593Smuzhiyun 		return false;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
rockchip_vop_init_gamma(struct vop * vop,struct display_state * state)113*4882a593Smuzhiyun static int rockchip_vop_init_gamma(struct vop *vop, struct display_state *state)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	struct crtc_state *crtc_state = &state->crtc_state;
116*4882a593Smuzhiyun 	struct connector_state *conn_state = &state->conn_state;
117*4882a593Smuzhiyun 	u32 *lut = conn_state->gamma.lut;
118*4882a593Smuzhiyun 	fdt_size_t lut_size;
119*4882a593Smuzhiyun 	int i, lut_len;
120*4882a593Smuzhiyun 	u32 *lut_regs;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	if (!conn_state->gamma.lut)
123*4882a593Smuzhiyun 		return 0;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	i = dev_read_stringlist_search(crtc_state->dev, "reg-names", "gamma_lut");
126*4882a593Smuzhiyun 	if (i < 0) {
127*4882a593Smuzhiyun 		printf("Warning: vop not support gamma\n");
128*4882a593Smuzhiyun 		return 0;
129*4882a593Smuzhiyun 	}
130*4882a593Smuzhiyun 	lut_regs = (u32 *)dev_read_addr_size(crtc_state->dev, "reg", &lut_size);
131*4882a593Smuzhiyun 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
132*4882a593Smuzhiyun 		printf("failed to get gamma lut register\n");
133*4882a593Smuzhiyun 		return 0;
134*4882a593Smuzhiyun 	}
135*4882a593Smuzhiyun 	lut_len = lut_size / 4;
136*4882a593Smuzhiyun 	if (lut_len != 256 && lut_len != 1024) {
137*4882a593Smuzhiyun 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
138*4882a593Smuzhiyun 		return 0;
139*4882a593Smuzhiyun 	}
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	if (conn_state->gamma.size != lut_len) {
142*4882a593Smuzhiyun 		int size = conn_state->gamma.size;
143*4882a593Smuzhiyun 		u32 j, r, g, b, color;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 		for (i = 0; i < lut_len; i++) {
146*4882a593Smuzhiyun 			j = i * size / lut_len;
147*4882a593Smuzhiyun 			r = lut[j] / size / size * lut_len / size;
148*4882a593Smuzhiyun 			g = lut[j] / size % size * lut_len / size;
149*4882a593Smuzhiyun 			b = lut[j] % size * lut_len / size;
150*4882a593Smuzhiyun 			color = r * lut_len * lut_len + g * lut_len + b;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 			writel(color, lut_regs + (i << 2));
153*4882a593Smuzhiyun 		}
154*4882a593Smuzhiyun 	} else {
155*4882a593Smuzhiyun 		for (i = 0; i < lut_len; i++)
156*4882a593Smuzhiyun 			writel(lut[i], lut_regs + (i << 2));
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, dsp_lut_en, 1);
160*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, update_gamma_lut, 1);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	return 0;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
vop_post_config(struct display_state * state,struct vop * vop)165*4882a593Smuzhiyun static void vop_post_config(struct display_state *state, struct vop *vop)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	struct connector_state *conn_state = &state->conn_state;
168*4882a593Smuzhiyun 	struct drm_display_mode *mode = &conn_state->mode;
169*4882a593Smuzhiyun 	u16 vtotal = mode->crtc_vtotal;
170*4882a593Smuzhiyun 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
171*4882a593Smuzhiyun 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
172*4882a593Smuzhiyun 	u16 hdisplay = mode->crtc_hdisplay;
173*4882a593Smuzhiyun 	u16 vdisplay = mode->crtc_vdisplay;
174*4882a593Smuzhiyun 	u16 hsize = hdisplay * (conn_state->overscan.left_margin + conn_state->overscan.right_margin) / 200;
175*4882a593Smuzhiyun 	u16 vsize = vdisplay * (conn_state->overscan.top_margin + conn_state->overscan.bottom_margin) / 200;
176*4882a593Smuzhiyun 	u16 hact_end, vact_end;
177*4882a593Smuzhiyun 	u32 val;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
180*4882a593Smuzhiyun 		vsize = round_down(vsize, 2);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
183*4882a593Smuzhiyun 	hact_end = hact_st + hsize;
184*4882a593Smuzhiyun 	val = hact_st << 16;
185*4882a593Smuzhiyun 	val |= hact_end;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, hpost_st_end, val);
188*4882a593Smuzhiyun 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
189*4882a593Smuzhiyun 	vact_end = vact_st + vsize;
190*4882a593Smuzhiyun 	val = vact_st << 16;
191*4882a593Smuzhiyun 	val |= vact_end;
192*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, vpost_st_end, val);
193*4882a593Smuzhiyun 	val = scl_cal_scale2(vdisplay, vsize) << 16;
194*4882a593Smuzhiyun 	val |= scl_cal_scale2(hdisplay, hsize);
195*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, post_scl_factor, val);
196*4882a593Smuzhiyun #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
197*4882a593Smuzhiyun #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
198*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, post_scl_ctrl,
199*4882a593Smuzhiyun 		     POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
200*4882a593Smuzhiyun 		     POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
201*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
202*4882a593Smuzhiyun 		u16 vact_st_f1 = vtotal + vact_st + 1;
203*4882a593Smuzhiyun 		u16 vact_end_f1 = vact_st_f1 + vsize;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 		val = vact_st_f1 << 16 | vact_end_f1;
206*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, vpost_st_end_f1, val);
207*4882a593Smuzhiyun 	}
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
vop_mcu_mode(struct display_state * state,struct vop * vop)210*4882a593Smuzhiyun static void vop_mcu_mode(struct display_state *state, struct vop *vop)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	struct crtc_state *crtc_state = &state->crtc_state;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, mcu_clk_sel, 1);
215*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, mcu_type, 1);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, mcu_hold_mode, 1);
218*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, mcu_pix_total, crtc_state->mcu_timing.mcu_pix_total);
219*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, mcu_cs_pst, crtc_state->mcu_timing.mcu_cs_pst);
220*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, mcu_cs_pend, crtc_state->mcu_timing.mcu_cs_pend);
221*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, mcu_rw_pst, crtc_state->mcu_timing.mcu_rw_pst);
222*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, mcu_rw_pend, crtc_state->mcu_timing.mcu_rw_pend);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
rockchip_vop_preinit(struct display_state * state)225*4882a593Smuzhiyun static int rockchip_vop_preinit(struct display_state *state)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	const struct vop_data *vop_data = state->crtc_state.crtc->data;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	state->crtc_state.max_output = vop_data->max_output;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	return 0;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
rockchip_vop_init(struct display_state * state)234*4882a593Smuzhiyun static int rockchip_vop_init(struct display_state *state)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	struct crtc_state *crtc_state = &state->crtc_state;
237*4882a593Smuzhiyun 	struct connector_state *conn_state = &state->conn_state;
238*4882a593Smuzhiyun 	struct drm_display_mode *mode = &conn_state->mode;
239*4882a593Smuzhiyun 	const struct rockchip_crtc *crtc = crtc_state->crtc;
240*4882a593Smuzhiyun 	const struct vop_data *vop_data = crtc->data;
241*4882a593Smuzhiyun 	struct vop *vop;
242*4882a593Smuzhiyun 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
243*4882a593Smuzhiyun 	u16 hdisplay = mode->crtc_hdisplay;
244*4882a593Smuzhiyun 	u16 htotal = mode->crtc_htotal;
245*4882a593Smuzhiyun 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
246*4882a593Smuzhiyun 	u16 hact_end = hact_st + hdisplay;
247*4882a593Smuzhiyun 	u16 vdisplay = mode->crtc_vdisplay;
248*4882a593Smuzhiyun 	u16 vtotal = mode->crtc_vtotal;
249*4882a593Smuzhiyun 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
250*4882a593Smuzhiyun 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
251*4882a593Smuzhiyun 	u16 vact_end = vact_st + vdisplay;
252*4882a593Smuzhiyun 	struct clk dclk;
253*4882a593Smuzhiyun 	u32 val, act_end;
254*4882a593Smuzhiyun 	int ret;
255*4882a593Smuzhiyun 	bool yuv_overlay = false, post_r2y_en = false, post_y2r_en = false;
256*4882a593Smuzhiyun 	u16 post_csc_mode;
257*4882a593Smuzhiyun 	bool dclk_inv;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	vop = malloc(sizeof(*vop));
260*4882a593Smuzhiyun 	if (!vop)
261*4882a593Smuzhiyun 		return -ENOMEM;
262*4882a593Smuzhiyun 	memset(vop, 0, sizeof(*vop));
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	crtc_state->private = vop;
265*4882a593Smuzhiyun 	vop->regs = dev_read_addr_ptr(crtc_state->dev);
266*4882a593Smuzhiyun 	vop->regsbak = malloc(vop_data->reg_len);
267*4882a593Smuzhiyun 	vop->win = vop_data->win;
268*4882a593Smuzhiyun 	vop->win_offset = vop_data->win_offset;
269*4882a593Smuzhiyun 	vop->ctrl = vop_data->ctrl;
270*4882a593Smuzhiyun 	vop->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
271*4882a593Smuzhiyun 	if (vop->grf <= 0)
272*4882a593Smuzhiyun 		printf("%s: Get syscon grf failed (ret=%p)\n",
273*4882a593Smuzhiyun 		      __func__, vop->grf);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	vop->grf_ctrl = vop_data->grf_ctrl;
276*4882a593Smuzhiyun 	vop->line_flag = vop_data->line_flag;
277*4882a593Smuzhiyun 	vop->csc_table = vop_data->csc_table;
278*4882a593Smuzhiyun 	vop->win_csc = vop_data->win_csc;
279*4882a593Smuzhiyun 	vop->version = vop_data->version;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	/* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */
282*4882a593Smuzhiyun 	ret = clk_set_defaults(crtc_state->dev);
283*4882a593Smuzhiyun 	if (ret)
284*4882a593Smuzhiyun 		debug("%s clk_set_defaults failed %d\n", __func__, ret);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	ret = clk_get_by_name(crtc_state->dev, "dclk_vop", &dclk);
287*4882a593Smuzhiyun 	if (!ret)
288*4882a593Smuzhiyun 		ret = clk_set_rate(&dclk, mode->clock * 1000);
289*4882a593Smuzhiyun 	if (IS_ERR_VALUE(ret)) {
290*4882a593Smuzhiyun 		printf("%s: Failed to set dclk: ret=%d\n", __func__, ret);
291*4882a593Smuzhiyun 		return ret;
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	memcpy(vop->regsbak, vop->regs, vop_data->reg_len);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	rockchip_vop_init_gamma(vop, state);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	ret = gpio_request_by_name(crtc_state->dev, "mcu-rs-gpios",
299*4882a593Smuzhiyun 				   0, &vop->mcu_rs_gpio, GPIOD_IS_OUT);
300*4882a593Smuzhiyun 	if (ret && ret != -ENOENT)
301*4882a593Smuzhiyun 		printf("%s: Cannot get mcu rs GPIO: %d\n", __func__, ret);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, global_regdone_en, 1);
304*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, axi_outstanding_max_num, 30);
305*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, axi_max_outstanding_en, 1);
306*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, reg_done_frm, 1);
307*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, win_gate[0], 1);
308*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, win_gate[1], 1);
309*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, win_channel[0], 0x12);
310*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, win_channel[1], 0x34);
311*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, win_channel[2], 0x56);
312*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, dsp_blank, 0);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
315*4882a593Smuzhiyun 	/* For improving signal quality, dclk need to be inverted by default on rv1106. */
316*4882a593Smuzhiyun 	if ((VOP_MAJOR(vop->version) == 2 && VOP_MINOR(vop->version) == 12))
317*4882a593Smuzhiyun 		dclk_inv = !dclk_inv;
318*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, dclk_pol, dclk_inv);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	val = 0x8;
321*4882a593Smuzhiyun 	val |= (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : 1;
322*4882a593Smuzhiyun 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : (1 << 1);
323*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, pin_pol, val);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	switch (conn_state->type) {
326*4882a593Smuzhiyun 	case DRM_MODE_CONNECTOR_LVDS:
327*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, rgb_en, 1);
328*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, rgb_pin_pol, val);
329*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, rgb_dclk_pol, dclk_inv);
330*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, lvds_en, 1);
331*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, lvds_pin_pol, val);
332*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, lvds_dclk_pol, dclk_inv);
333*4882a593Smuzhiyun 		if (!IS_ERR_OR_NULL(vop->grf))
334*4882a593Smuzhiyun 			VOP_GRF_SET(vop, grf_dclk_inv, dclk_inv);
335*4882a593Smuzhiyun 		break;
336*4882a593Smuzhiyun 	case DRM_MODE_CONNECTOR_eDP:
337*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, edp_en, 1);
338*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, edp_pin_pol, val);
339*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, edp_dclk_pol, dclk_inv);
340*4882a593Smuzhiyun 		break;
341*4882a593Smuzhiyun 	case DRM_MODE_CONNECTOR_HDMIA:
342*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, hdmi_en, 1);
343*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, hdmi_pin_pol, val);
344*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, hdmi_dclk_pol, 1);
345*4882a593Smuzhiyun 		break;
346*4882a593Smuzhiyun 	case DRM_MODE_CONNECTOR_DSI:
347*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, mipi_en, 1);
348*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, mipi_pin_pol, val);
349*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, mipi_dclk_pol, dclk_inv);
350*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, mipi_dual_channel_en,
351*4882a593Smuzhiyun 			!!(conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE));
352*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, data01_swap,
353*4882a593Smuzhiyun 			!!(conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) ||
354*4882a593Smuzhiyun 			crtc_state->dual_channel_swap);
355*4882a593Smuzhiyun 		break;
356*4882a593Smuzhiyun 	case DRM_MODE_CONNECTOR_DisplayPort:
357*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, dp_dclk_pol, 0);
358*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, dp_pin_pol, val);
359*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, dp_en, 1);
360*4882a593Smuzhiyun 		break;
361*4882a593Smuzhiyun 	case DRM_MODE_CONNECTOR_TV:
362*4882a593Smuzhiyun 		if (vdisplay == CVBS_PAL_VDISPLAY)
363*4882a593Smuzhiyun 			VOP_CTRL_SET(vop, tve_sw_mode, 1);
364*4882a593Smuzhiyun 		else
365*4882a593Smuzhiyun 			VOP_CTRL_SET(vop, tve_sw_mode, 0);
366*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, tve_dclk_pol, 1);
367*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, tve_dclk_en, 1);
368*4882a593Smuzhiyun 		/* use the same pol reg with hdmi */
369*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, hdmi_pin_pol, val);
370*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, sw_genlock, 1);
371*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, sw_uv_offset_en, 1);
372*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, dither_up, 1);
373*4882a593Smuzhiyun 		break;
374*4882a593Smuzhiyun 	default:
375*4882a593Smuzhiyun 		printf("unsupport connector_type[%d]\n", conn_state->type);
376*4882a593Smuzhiyun 	}
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
379*4882a593Smuzhiyun 	    !(vop_data->feature & VOP_FEATURE_OUTPUT_10BIT))
380*4882a593Smuzhiyun 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	switch (conn_state->bus_format) {
383*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB565_1X16:
384*4882a593Smuzhiyun 		val = DITHER_DOWN_EN(1) | DITHER_DOWN_MODE(RGB888_TO_RGB565);
385*4882a593Smuzhiyun 		break;
386*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB666_1X18:
387*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
388*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
389*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA:
390*4882a593Smuzhiyun 		val = DITHER_DOWN_EN(1) | DITHER_DOWN_MODE(RGB888_TO_RGB666);
391*4882a593Smuzhiyun 		break;
392*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_YUV8_1X24:
393*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
394*4882a593Smuzhiyun 		val = DITHER_DOWN_EN(0) | PRE_DITHER_DOWN_EN(1);
395*4882a593Smuzhiyun 		break;
396*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_YUV10_1X30:
397*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
398*4882a593Smuzhiyun 		val = DITHER_DOWN_EN(0) | PRE_DITHER_DOWN_EN(0);
399*4882a593Smuzhiyun 		break;
400*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB888_1X24:
401*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
402*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
403*4882a593Smuzhiyun 	default:
404*4882a593Smuzhiyun 		val = DITHER_DOWN_EN(0) | PRE_DITHER_DOWN_EN(0);
405*4882a593Smuzhiyun 		break;
406*4882a593Smuzhiyun 	}
407*4882a593Smuzhiyun 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA)
408*4882a593Smuzhiyun 		val |= PRE_DITHER_DOWN_EN(0);
409*4882a593Smuzhiyun 	else
410*4882a593Smuzhiyun 		val |= PRE_DITHER_DOWN_EN(1);
411*4882a593Smuzhiyun 	val |= DITHER_DOWN_MODE_SEL(DITHER_DOWN_ALLEGRO);
412*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, dither_down, val);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, dclk_ddr,
415*4882a593Smuzhiyun 		     conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420 ? 1 : 0);
416*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, hdmi_dclk_out_en,
417*4882a593Smuzhiyun 		     conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420 ? 1 : 0);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode) ||
420*4882a593Smuzhiyun 	    is_rb_swap(conn_state->bus_format, conn_state->output_mode))
421*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, dsp_rb_swap, 1);
422*4882a593Smuzhiyun 	else
423*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, dsp_data_swap, 0);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, out_mode, conn_state->output_mode);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	if (VOP_CTRL_SUPPORT(vop, overlay_mode)) {
428*4882a593Smuzhiyun 		yuv_overlay = is_yuv_output(conn_state->bus_format);
429*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, overlay_mode, yuv_overlay);
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 	/*
432*4882a593Smuzhiyun 	 * todo: r2y for win csc
433*4882a593Smuzhiyun 	 */
434*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, dsp_out_yuv, is_yuv_output(conn_state->bus_format));
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	if (yuv_overlay) {
437*4882a593Smuzhiyun 		if (!is_yuv_output(conn_state->bus_format))
438*4882a593Smuzhiyun 			post_y2r_en = true;
439*4882a593Smuzhiyun 	} else {
440*4882a593Smuzhiyun 		if (is_yuv_output(conn_state->bus_format))
441*4882a593Smuzhiyun 			post_r2y_en = true;
442*4882a593Smuzhiyun 	}
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	crtc_state->yuv_overlay = yuv_overlay;
445*4882a593Smuzhiyun 	post_csc_mode = to_vop_csc_mode(conn_state->color_space);
446*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, bcsh_r2y_en, post_r2y_en);
447*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, bcsh_y2r_en, post_y2r_en);
448*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, bcsh_r2y_csc_mode, post_csc_mode);
449*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, bcsh_y2r_csc_mode, post_csc_mode);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	/*
452*4882a593Smuzhiyun 	 * Background color is 10bit depth if vop version >= 3.5
453*4882a593Smuzhiyun 	 */
454*4882a593Smuzhiyun 	if (!is_yuv_output(conn_state->bus_format))
455*4882a593Smuzhiyun 		val = 0;
456*4882a593Smuzhiyun 	else if (VOP_MAJOR(vop->version) == 3 &&
457*4882a593Smuzhiyun 		 VOP_MINOR(vop->version) >= 5)
458*4882a593Smuzhiyun 		val = 0x20010200;
459*4882a593Smuzhiyun 	else
460*4882a593Smuzhiyun 		val = 0x801080;
461*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, dsp_background, val);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, htotal_pw, (htotal << 16) | hsync_len);
464*4882a593Smuzhiyun 	val = hact_st << 16;
465*4882a593Smuzhiyun 	val |= hact_end;
466*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, hact_st_end, val);
467*4882a593Smuzhiyun 	val = vact_st << 16;
468*4882a593Smuzhiyun 	val |= vact_end;
469*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, vact_st_end, val);
470*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
471*4882a593Smuzhiyun 		u16 vact_st_f1 = vtotal + vact_st + 1;
472*4882a593Smuzhiyun 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 		val = vact_st_f1 << 16 | vact_end_f1;
475*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, vact_st_end_f1, val);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 		val = vtotal << 16 | (vtotal + vsync_len);
478*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, vs_st_end_f1, val);
479*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, dsp_interlace, 1);
480*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, p2i_en, 1);
481*4882a593Smuzhiyun 		vtotal += vtotal + 1;
482*4882a593Smuzhiyun 		act_end = vact_end_f1;
483*4882a593Smuzhiyun 	} else {
484*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, dsp_interlace, 0);
485*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, p2i_en, 0);
486*4882a593Smuzhiyun 		act_end = vact_end;
487*4882a593Smuzhiyun 	}
488*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, vtotal_pw, (vtotal << 16) | vsync_len);
489*4882a593Smuzhiyun 	vop_post_config(state, vop);
490*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, core_dclk_div,
491*4882a593Smuzhiyun 		     !!(mode->flags & DRM_MODE_FLAG_DBLCLK));
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	VOP_LINE_FLAG_SET(vop, line_flag_num[0], act_end - 3);
494*4882a593Smuzhiyun 	VOP_LINE_FLAG_SET(vop, line_flag_num[1],
495*4882a593Smuzhiyun 			  act_end - us_to_vertical_line(mode, 1000));
496*4882a593Smuzhiyun 	if (state->crtc_state.mcu_timing.mcu_pix_total > 0)
497*4882a593Smuzhiyun 		vop_mcu_mode(state, vop);
498*4882a593Smuzhiyun 	vop_cfg_done(vop);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	return 0;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun 
scl_vop_cal_scale(enum scale_mode mode,uint32_t src,uint32_t dst,bool is_horizontal,int vsu_mode,int * vskiplines)503*4882a593Smuzhiyun static uint16_t scl_vop_cal_scale(enum scale_mode mode, uint32_t src,
504*4882a593Smuzhiyun 				  uint32_t dst, bool is_horizontal,
505*4882a593Smuzhiyun 				  int vsu_mode, int *vskiplines)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	uint16_t val = 1 << SCL_FT_DEFAULT_FIXPOINT_SHIFT;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	if (is_horizontal) {
510*4882a593Smuzhiyun 		if (mode == SCALE_UP)
511*4882a593Smuzhiyun 			val = GET_SCL_FT_BIC(src, dst);
512*4882a593Smuzhiyun 		else if (mode == SCALE_DOWN)
513*4882a593Smuzhiyun 			val = GET_SCL_FT_BILI_DN(src, dst);
514*4882a593Smuzhiyun 	} else {
515*4882a593Smuzhiyun 		if (mode == SCALE_UP) {
516*4882a593Smuzhiyun 			if (vsu_mode == SCALE_UP_BIL)
517*4882a593Smuzhiyun 				val = GET_SCL_FT_BILI_UP(src, dst);
518*4882a593Smuzhiyun 			else
519*4882a593Smuzhiyun 				val = GET_SCL_FT_BIC(src, dst);
520*4882a593Smuzhiyun 		} else if (mode == SCALE_DOWN) {
521*4882a593Smuzhiyun 			if (vskiplines) {
522*4882a593Smuzhiyun 				*vskiplines = scl_get_vskiplines(src, dst);
523*4882a593Smuzhiyun 				val = scl_get_bili_dn_vskip(src, dst,
524*4882a593Smuzhiyun 							    *vskiplines);
525*4882a593Smuzhiyun 			} else {
526*4882a593Smuzhiyun 				val = GET_SCL_FT_BILI_DN(src, dst);
527*4882a593Smuzhiyun 			}
528*4882a593Smuzhiyun 		}
529*4882a593Smuzhiyun 	}
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	return val;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
scl_vop_cal_scl_fac(struct vop * vop,uint32_t src_w,uint32_t src_h,uint32_t dst_w,uint32_t dst_h,uint32_t pixel_format)534*4882a593Smuzhiyun static void scl_vop_cal_scl_fac(struct vop *vop,
535*4882a593Smuzhiyun 				uint32_t src_w, uint32_t src_h, uint32_t dst_w,
536*4882a593Smuzhiyun 				uint32_t dst_h, uint32_t pixel_format)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
539*4882a593Smuzhiyun 	uint16_t cbcr_hor_scl_mode = SCALE_NONE;
540*4882a593Smuzhiyun 	uint16_t cbcr_ver_scl_mode = SCALE_NONE;
541*4882a593Smuzhiyun 	int hsub = drm_format_horz_chroma_subsampling(pixel_format);
542*4882a593Smuzhiyun 	int vsub = drm_format_vert_chroma_subsampling(pixel_format);
543*4882a593Smuzhiyun 	bool is_yuv = false;
544*4882a593Smuzhiyun 	uint16_t cbcr_src_w = src_w / hsub;
545*4882a593Smuzhiyun 	uint16_t cbcr_src_h = src_h / vsub;
546*4882a593Smuzhiyun 	uint16_t vsu_mode;
547*4882a593Smuzhiyun 	uint16_t lb_mode;
548*4882a593Smuzhiyun 	uint32_t val;
549*4882a593Smuzhiyun 	int vskiplines = 0;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	if (!vop->win->scl)
552*4882a593Smuzhiyun 		return;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	if (!vop->win->scl->ext) {
555*4882a593Smuzhiyun 		VOP_SCL_SET(vop, scale_yrgb_x,
556*4882a593Smuzhiyun 			    scl_cal_scale2(src_w, dst_w));
557*4882a593Smuzhiyun 		VOP_SCL_SET(vop, scale_yrgb_y,
558*4882a593Smuzhiyun 			    scl_cal_scale2(src_h, dst_h));
559*4882a593Smuzhiyun 		if (is_yuv) {
560*4882a593Smuzhiyun 			VOP_SCL_SET(vop, scale_cbcr_x,
561*4882a593Smuzhiyun 				    scl_cal_scale2(src_w, dst_w));
562*4882a593Smuzhiyun 			VOP_SCL_SET(vop, scale_cbcr_y,
563*4882a593Smuzhiyun 				    scl_cal_scale2(src_h, dst_h));
564*4882a593Smuzhiyun 		}
565*4882a593Smuzhiyun 		return;
566*4882a593Smuzhiyun 	}
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
569*4882a593Smuzhiyun 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	if (is_yuv) {
572*4882a593Smuzhiyun 		cbcr_hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w);
573*4882a593Smuzhiyun 		cbcr_ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h);
574*4882a593Smuzhiyun 		if (cbcr_hor_scl_mode == SCALE_DOWN)
575*4882a593Smuzhiyun 			lb_mode = scl_vop_cal_lb_mode(dst_w, true);
576*4882a593Smuzhiyun 		else
577*4882a593Smuzhiyun 			lb_mode = scl_vop_cal_lb_mode(cbcr_src_w, true);
578*4882a593Smuzhiyun 	} else {
579*4882a593Smuzhiyun 		if (yrgb_hor_scl_mode == SCALE_DOWN)
580*4882a593Smuzhiyun 			lb_mode = scl_vop_cal_lb_mode(dst_w, false);
581*4882a593Smuzhiyun 		else
582*4882a593Smuzhiyun 			lb_mode = scl_vop_cal_lb_mode(src_w, false);
583*4882a593Smuzhiyun 	}
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	VOP_SCL_SET_EXT(vop, lb_mode, lb_mode);
586*4882a593Smuzhiyun 	if (lb_mode == LB_RGB_3840X2) {
587*4882a593Smuzhiyun 		if (yrgb_ver_scl_mode != SCALE_NONE) {
588*4882a593Smuzhiyun 			printf("ERROR : not allow yrgb ver scale\n");
589*4882a593Smuzhiyun 			return;
590*4882a593Smuzhiyun 		}
591*4882a593Smuzhiyun 		if (cbcr_ver_scl_mode != SCALE_NONE) {
592*4882a593Smuzhiyun 			printf("ERROR : not allow cbcr ver scale\n");
593*4882a593Smuzhiyun 			return;
594*4882a593Smuzhiyun 		}
595*4882a593Smuzhiyun 		vsu_mode = SCALE_UP_BIL;
596*4882a593Smuzhiyun 	} else if (lb_mode == LB_RGB_2560X4) {
597*4882a593Smuzhiyun 		vsu_mode = SCALE_UP_BIL;
598*4882a593Smuzhiyun 	} else {
599*4882a593Smuzhiyun 		vsu_mode = SCALE_UP_BIC;
600*4882a593Smuzhiyun 	}
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	val = scl_vop_cal_scale(yrgb_hor_scl_mode, src_w, dst_w,
603*4882a593Smuzhiyun 				true, 0, NULL);
604*4882a593Smuzhiyun 	VOP_SCL_SET(vop, scale_yrgb_x, val);
605*4882a593Smuzhiyun 	val = scl_vop_cal_scale(yrgb_ver_scl_mode, src_h, dst_h,
606*4882a593Smuzhiyun 				false, vsu_mode, &vskiplines);
607*4882a593Smuzhiyun 	VOP_SCL_SET(vop, scale_yrgb_y, val);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	VOP_SCL_SET_EXT(vop, vsd_yrgb_gt4, vskiplines == 4);
610*4882a593Smuzhiyun 	VOP_SCL_SET_EXT(vop, vsd_yrgb_gt2, vskiplines == 2);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	VOP_SCL_SET_EXT(vop, yrgb_hor_scl_mode, yrgb_hor_scl_mode);
613*4882a593Smuzhiyun 	VOP_SCL_SET_EXT(vop, yrgb_ver_scl_mode, yrgb_ver_scl_mode);
614*4882a593Smuzhiyun 	VOP_SCL_SET_EXT(vop, yrgb_hsd_mode, SCALE_DOWN_BIL);
615*4882a593Smuzhiyun 	VOP_SCL_SET_EXT(vop, yrgb_vsd_mode, SCALE_DOWN_BIL);
616*4882a593Smuzhiyun 	VOP_SCL_SET_EXT(vop, yrgb_vsu_mode, vsu_mode);
617*4882a593Smuzhiyun 	if (is_yuv) {
618*4882a593Smuzhiyun 		val = scl_vop_cal_scale(cbcr_hor_scl_mode, cbcr_src_w,
619*4882a593Smuzhiyun 					dst_w, true, 0, NULL);
620*4882a593Smuzhiyun 		VOP_SCL_SET(vop, scale_cbcr_x, val);
621*4882a593Smuzhiyun 		val = scl_vop_cal_scale(cbcr_ver_scl_mode, cbcr_src_h,
622*4882a593Smuzhiyun 					dst_h, false, vsu_mode, &vskiplines);
623*4882a593Smuzhiyun 		VOP_SCL_SET(vop, scale_cbcr_y, val);
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 		VOP_SCL_SET_EXT(vop, vsd_cbcr_gt4, vskiplines == 4);
626*4882a593Smuzhiyun 		VOP_SCL_SET_EXT(vop, vsd_cbcr_gt2, vskiplines == 2);
627*4882a593Smuzhiyun 		VOP_SCL_SET_EXT(vop, cbcr_hor_scl_mode, cbcr_hor_scl_mode);
628*4882a593Smuzhiyun 		VOP_SCL_SET_EXT(vop, cbcr_ver_scl_mode, cbcr_ver_scl_mode);
629*4882a593Smuzhiyun 		VOP_SCL_SET_EXT(vop, cbcr_hsd_mode, SCALE_DOWN_BIL);
630*4882a593Smuzhiyun 		VOP_SCL_SET_EXT(vop, cbcr_vsd_mode, SCALE_DOWN_BIL);
631*4882a593Smuzhiyun 		VOP_SCL_SET_EXT(vop, cbcr_vsu_mode, vsu_mode);
632*4882a593Smuzhiyun 	}
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun 
vop_load_csc_table(struct vop * vop,u32 offset,const u32 * table)635*4882a593Smuzhiyun static void vop_load_csc_table(struct vop *vop, u32 offset, const u32 *table)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun 	int i;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	/*
640*4882a593Smuzhiyun 	 * so far the csc offset is not 0 and in the feature the csc offset
641*4882a593Smuzhiyun 	 * impossible be 0, so when the offset is 0, should return here.
642*4882a593Smuzhiyun 	 */
643*4882a593Smuzhiyun 	if (!table || offset == 0)
644*4882a593Smuzhiyun 		return;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	for (i = 0; i < 8; i++)
647*4882a593Smuzhiyun 		vop_writel(vop, offset + i * 4, table[i]);
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun 
rockchip_vop_setup_csc_table(struct display_state * state)650*4882a593Smuzhiyun static int rockchip_vop_setup_csc_table(struct display_state *state)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun 	struct crtc_state *crtc_state = &state->crtc_state;
653*4882a593Smuzhiyun 	struct connector_state *conn_state = &state->conn_state;
654*4882a593Smuzhiyun 	struct vop *vop = crtc_state->private;
655*4882a593Smuzhiyun 	const uint32_t *csc_table = NULL;
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	if (!vop->csc_table || !crtc_state->yuv_overlay)
658*4882a593Smuzhiyun 		return 0;
659*4882a593Smuzhiyun 	/* todo: only implement r2y*/
660*4882a593Smuzhiyun 	switch (conn_state->color_space) {
661*4882a593Smuzhiyun 	case V4L2_COLORSPACE_SMPTE170M:
662*4882a593Smuzhiyun 		csc_table = vop->csc_table->r2y_bt601_12_235;
663*4882a593Smuzhiyun 		break;
664*4882a593Smuzhiyun 	case V4L2_COLORSPACE_REC709:
665*4882a593Smuzhiyun 	case V4L2_COLORSPACE_DEFAULT:
666*4882a593Smuzhiyun 	case V4L2_COLORSPACE_JPEG:
667*4882a593Smuzhiyun 		csc_table = vop->csc_table->r2y_bt709;
668*4882a593Smuzhiyun 		break;
669*4882a593Smuzhiyun 	case V4L2_COLORSPACE_BT2020:
670*4882a593Smuzhiyun 		csc_table = vop->csc_table->r2y_bt2020;
671*4882a593Smuzhiyun 		break;
672*4882a593Smuzhiyun 	default:
673*4882a593Smuzhiyun 		csc_table = vop->csc_table->r2y_bt601;
674*4882a593Smuzhiyun 		break;
675*4882a593Smuzhiyun 	}
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	vop_load_csc_table(vop, vop->win_csc->r2y_offset, csc_table);
678*4882a593Smuzhiyun 	VOP_WIN_CSC_SET(vop, r2y_en, 1);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	return 0;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun 
rockchip_vop_set_plane(struct display_state * state)683*4882a593Smuzhiyun static int rockchip_vop_set_plane(struct display_state *state)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun 	struct crtc_state *crtc_state = &state->crtc_state;
686*4882a593Smuzhiyun 	const struct rockchip_crtc *crtc = crtc_state->crtc;
687*4882a593Smuzhiyun 	const struct vop_data *vop_data = crtc->data;
688*4882a593Smuzhiyun 	struct connector_state *conn_state = &state->conn_state;
689*4882a593Smuzhiyun 	struct drm_display_mode *mode = &conn_state->mode;
690*4882a593Smuzhiyun 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
691*4882a593Smuzhiyun 	struct vop *vop = crtc_state->private;
692*4882a593Smuzhiyun 	int src_w = crtc_state->src_rect.w;
693*4882a593Smuzhiyun 	int src_h = crtc_state->src_rect.h;
694*4882a593Smuzhiyun 	int crtc_x = crtc_state->crtc_rect.x;
695*4882a593Smuzhiyun 	int crtc_y = crtc_state->crtc_rect.y;
696*4882a593Smuzhiyun 	int crtc_w = crtc_state->crtc_rect.w;
697*4882a593Smuzhiyun 	int crtc_h = crtc_state->crtc_rect.h;
698*4882a593Smuzhiyun 	int xvir = crtc_state->xvir;
699*4882a593Smuzhiyun 	int x_mirror = 0, y_mirror = 0;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	if (crtc_w > crtc_state->max_output.width) {
702*4882a593Smuzhiyun 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
703*4882a593Smuzhiyun 		       crtc_w, crtc_state->max_output.width);
704*4882a593Smuzhiyun 		return -EINVAL;
705*4882a593Smuzhiyun 	}
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	act_info = (src_h - 1) << 16;
708*4882a593Smuzhiyun 	act_info |= (src_w - 1) & 0xffff;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	dsp_info = (crtc_h - 1) << 16;
711*4882a593Smuzhiyun 	dsp_info |= (crtc_w - 1) & 0xffff;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	dsp_stx = crtc_x + mode->crtc_htotal - mode->crtc_hsync_start;
714*4882a593Smuzhiyun 	dsp_sty = crtc_y + mode->crtc_vtotal - mode->crtc_vsync_start;
715*4882a593Smuzhiyun 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
716*4882a593Smuzhiyun 	/*
717*4882a593Smuzhiyun 	 * vop full need to treats rgb888 as bgr888 so we reverse the rb swap to workaround
718*4882a593Smuzhiyun 	 */
719*4882a593Smuzhiyun 	if (crtc_state->format == ROCKCHIP_FMT_RGB888 && VOP_MAJOR(vop_data->version) == 3)
720*4882a593Smuzhiyun 		crtc_state->rb_swap = !crtc_state->rb_swap;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
723*4882a593Smuzhiyun 		y_mirror = 1;
724*4882a593Smuzhiyun 	else
725*4882a593Smuzhiyun 		y_mirror = 0;
726*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_XMIRROR)
727*4882a593Smuzhiyun 		x_mirror = 1;
728*4882a593Smuzhiyun 	else
729*4882a593Smuzhiyun 		x_mirror = 0;
730*4882a593Smuzhiyun 	if (crtc_state->ymirror ^ y_mirror)
731*4882a593Smuzhiyun 		y_mirror = 1;
732*4882a593Smuzhiyun 	else
733*4882a593Smuzhiyun 		y_mirror = 0;
734*4882a593Smuzhiyun 	if (y_mirror) {
735*4882a593Smuzhiyun 		if (VOP_CTRL_SUPPORT(vop, ymirror))
736*4882a593Smuzhiyun 			crtc_state->dma_addr += (src_h - 1) * xvir * 4;
737*4882a593Smuzhiyun 		else
738*4882a593Smuzhiyun 			y_mirror = 0;
739*4882a593Smuzhiyun 		}
740*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, ymirror, y_mirror);
741*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, xmirror, x_mirror);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	VOP_WIN_SET(vop, format, crtc_state->format);
744*4882a593Smuzhiyun 	VOP_WIN_SET(vop, yrgb_vir, xvir);
745*4882a593Smuzhiyun 	VOP_WIN_SET(vop, yrgb_mst, crtc_state->dma_addr);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	scl_vop_cal_scl_fac(vop, src_w, src_h, crtc_w, crtc_h,
748*4882a593Smuzhiyun 			    crtc_state->format);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	VOP_WIN_SET(vop, act_info, act_info);
751*4882a593Smuzhiyun 	VOP_WIN_SET(vop, dsp_info, dsp_info);
752*4882a593Smuzhiyun 	VOP_WIN_SET(vop, dsp_st, dsp_st);
753*4882a593Smuzhiyun 	VOP_WIN_SET(vop, rb_swap, crtc_state->rb_swap);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	VOP_WIN_SET(vop, src_alpha_ctl, 0);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	rockchip_vop_setup_csc_table(state);
758*4882a593Smuzhiyun 	VOP_WIN_SET(vop, enable, 1);
759*4882a593Smuzhiyun 	VOP_WIN_SET(vop, gate, 1);
760*4882a593Smuzhiyun 	vop_cfg_done(vop);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	return 0;
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun 
rockchip_vop_prepare(struct display_state * state)765*4882a593Smuzhiyun static int rockchip_vop_prepare(struct display_state *state)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	return 0;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun 
rockchip_vop_enable(struct display_state * state)770*4882a593Smuzhiyun static int rockchip_vop_enable(struct display_state *state)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun 	struct crtc_state *crtc_state = &state->crtc_state;
773*4882a593Smuzhiyun 	struct vop *vop = crtc_state->private;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, standby, 0);
776*4882a593Smuzhiyun 	vop_cfg_done(vop);
777*4882a593Smuzhiyun 	if (crtc_state->mcu_timing.mcu_pix_total > 0)
778*4882a593Smuzhiyun 		VOP_CTRL_SET(vop, mcu_hold_mode, 0);
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	return 0;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun 
rockchip_vop_disable(struct display_state * state)783*4882a593Smuzhiyun static int rockchip_vop_disable(struct display_state *state)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun 	struct crtc_state *crtc_state = &state->crtc_state;
786*4882a593Smuzhiyun 	struct vop *vop = crtc_state->private;
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	VOP_CTRL_SET(vop, standby, 1);
789*4882a593Smuzhiyun 	vop_cfg_done(vop);
790*4882a593Smuzhiyun 	return 0;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun 
rockchip_vop_fixup_dts(struct display_state * state,void * blob)793*4882a593Smuzhiyun static int rockchip_vop_fixup_dts(struct display_state *state, void *blob)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun #if 0
796*4882a593Smuzhiyun 	struct crtc_state *crtc_state = &state->crtc_state;
797*4882a593Smuzhiyun 	struct panel_state *pstate = &state->panel_state;
798*4882a593Smuzhiyun 	uint32_t phandle;
799*4882a593Smuzhiyun 	char path[100];
800*4882a593Smuzhiyun 	int ret, dsp_lut_node;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	if (!ofnode_valid(pstate->dsp_lut_node))
803*4882a593Smuzhiyun 		return 0;
804*4882a593Smuzhiyun 	ret = fdt_get_path(state->blob, pstate->dsp_lut_node, path, sizeof(path));
805*4882a593Smuzhiyun 	if (ret < 0) {
806*4882a593Smuzhiyun 		printf("failed to get dsp_lut path[%s], ret=%d\n",
807*4882a593Smuzhiyun 			path, ret);
808*4882a593Smuzhiyun 		return ret;
809*4882a593Smuzhiyun 	}
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	dsp_lut_node = fdt_path_offset(blob, path);
812*4882a593Smuzhiyun 	phandle = fdt_get_phandle(blob, dsp_lut_node);
813*4882a593Smuzhiyun 	if (!phandle) {
814*4882a593Smuzhiyun 		phandle = fdt_alloc_phandle(blob);
815*4882a593Smuzhiyun 		if (!phandle) {
816*4882a593Smuzhiyun 			printf("failed to alloc phandle\n");
817*4882a593Smuzhiyun 			return -ENOMEM;
818*4882a593Smuzhiyun 		}
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 		fdt_set_phandle(blob, dsp_lut_node, phandle);
821*4882a593Smuzhiyun 	}
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	ret = fdt_get_path(state->blob, crtc_state->node, path, sizeof(path));
824*4882a593Smuzhiyun 	if (ret < 0) {
825*4882a593Smuzhiyun 		printf("failed to get route path[%s], ret=%d\n",
826*4882a593Smuzhiyun 			path, ret);
827*4882a593Smuzhiyun 		return ret;
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	do_fixup_by_path_u32(blob, path, "dsp-lut", phandle, 1);
831*4882a593Smuzhiyun #endif
832*4882a593Smuzhiyun 	return 0;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun 
rockchip_vop_send_mcu_cmd(struct display_state * state,u32 type,u32 value)835*4882a593Smuzhiyun static int rockchip_vop_send_mcu_cmd(struct display_state *state,
836*4882a593Smuzhiyun 				     u32 type, u32 value)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun 	struct crtc_state *crtc_state = &state->crtc_state;
839*4882a593Smuzhiyun 	struct vop *vop = crtc_state->private;
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	if (vop) {
842*4882a593Smuzhiyun 		switch (type) {
843*4882a593Smuzhiyun 		case MCU_WRCMD:
844*4882a593Smuzhiyun 			set_vop_mcu_rs(vop, 0);
845*4882a593Smuzhiyun 			VOP_CTRL_SET(vop, mcu_rw_bypass_port, value);
846*4882a593Smuzhiyun 			set_vop_mcu_rs(vop, 1);
847*4882a593Smuzhiyun 			break;
848*4882a593Smuzhiyun 		case MCU_WRDATA:
849*4882a593Smuzhiyun 			set_vop_mcu_rs(vop, 1);
850*4882a593Smuzhiyun 			VOP_CTRL_SET(vop, mcu_rw_bypass_port, value);
851*4882a593Smuzhiyun 			break;
852*4882a593Smuzhiyun 		case MCU_SETBYPASS:
853*4882a593Smuzhiyun 			VOP_CTRL_SET(vop, mcu_bypass, value ? 1 : 0);
854*4882a593Smuzhiyun 			break;
855*4882a593Smuzhiyun 		default:
856*4882a593Smuzhiyun 			break;
857*4882a593Smuzhiyun 		}
858*4882a593Smuzhiyun 	}
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	return 0;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun 
rockchip_vop_mode_valid(struct display_state * state)863*4882a593Smuzhiyun static int rockchip_vop_mode_valid(struct display_state *state)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun 	struct connector_state *conn_state = &state->conn_state;
866*4882a593Smuzhiyun 	struct drm_display_mode *mode = &conn_state->mode;
867*4882a593Smuzhiyun 	struct videomode vm;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	drm_display_mode_to_videomode(mode, &vm);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	if (vm.hactive < 32 || vm.vactive < 32 ||
872*4882a593Smuzhiyun 	    (vm.hfront_porch * vm.hsync_len * vm.hback_porch *
873*4882a593Smuzhiyun 	     vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) {
874*4882a593Smuzhiyun 		printf("ERROR: unsupported display timing\n");
875*4882a593Smuzhiyun 		return -EINVAL;
876*4882a593Smuzhiyun 	}
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	return 0;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun 
rockchip_vop_plane_check(struct display_state * state)881*4882a593Smuzhiyun static int rockchip_vop_plane_check(struct display_state *state)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun 	struct crtc_state *crtc_state = &state->crtc_state;
884*4882a593Smuzhiyun 	const struct rockchip_crtc *crtc = crtc_state->crtc;
885*4882a593Smuzhiyun 	const struct vop_data *vop_data = crtc->data;
886*4882a593Smuzhiyun 	const struct vop_win *win = vop_data->win;
887*4882a593Smuzhiyun 	struct display_rect *src = &crtc_state->src_rect;
888*4882a593Smuzhiyun 	struct display_rect *dst = &crtc_state->crtc_rect;
889*4882a593Smuzhiyun 	int min_scale, max_scale;
890*4882a593Smuzhiyun 	int hscale, vscale;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	min_scale = win->scl ? FRAC_16_16(1, 8) : VOP_PLANE_NO_SCALING;
893*4882a593Smuzhiyun 	max_scale = win->scl ? FRAC_16_16(8, 1) : VOP_PLANE_NO_SCALING;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale);
896*4882a593Smuzhiyun 	vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale);
897*4882a593Smuzhiyun 	if (hscale < 0 || vscale < 0) {
898*4882a593Smuzhiyun 		printf("ERROR: scale factor is out of range\n");
899*4882a593Smuzhiyun 		return -ERANGE;
900*4882a593Smuzhiyun 	}
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	return 0;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun 
rockchip_vop_mode_fixup(struct display_state * state)905*4882a593Smuzhiyun static int rockchip_vop_mode_fixup(struct display_state *state)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun 	struct connector_state *conn_state = &state->conn_state;
908*4882a593Smuzhiyun 	struct drm_display_mode *mode = &conn_state->mode;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE);
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	return 0;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun const struct rockchip_crtc_funcs rockchip_vop_funcs = {
916*4882a593Smuzhiyun 	.preinit = rockchip_vop_preinit,
917*4882a593Smuzhiyun 	.init = rockchip_vop_init,
918*4882a593Smuzhiyun 	.set_plane = rockchip_vop_set_plane,
919*4882a593Smuzhiyun 	.prepare = rockchip_vop_prepare,
920*4882a593Smuzhiyun 	.enable = rockchip_vop_enable,
921*4882a593Smuzhiyun 	.disable = rockchip_vop_disable,
922*4882a593Smuzhiyun 	.fixup_dts = rockchip_vop_fixup_dts,
923*4882a593Smuzhiyun 	.send_mcu_cmd = rockchip_vop_send_mcu_cmd,
924*4882a593Smuzhiyun 	.mode_valid = rockchip_vop_mode_valid,
925*4882a593Smuzhiyun 	.plane_check = rockchip_vop_plane_check,
926*4882a593Smuzhiyun 	.mode_fixup = rockchip_vop_mode_fixup,
927*4882a593Smuzhiyun };
928