xref: /OK3568_Linux_fs/u-boot/drivers/video/drm/phy-rockchip-samsung-hdptx-hdmi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Rockchip HDMI/DP Combo PHY with Samsung IP block
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2021 Rockchip Electronics Co. Ltd.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <clk-uclass.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <reset.h>
12*4882a593Smuzhiyun #include <regmap.h>
13*4882a593Smuzhiyun #include <syscon.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <linux/bitfield.h>
16*4882a593Smuzhiyun #include <linux/rational.h>
17*4882a593Smuzhiyun #include <linux/iopoll.h>
18*4882a593Smuzhiyun #include <asm/arch/clock.h>
19*4882a593Smuzhiyun #include <dm/lists.h>
20*4882a593Smuzhiyun #include <dm/of_access.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "rockchip_display.h"
23*4882a593Smuzhiyun #include "rockchip_crtc.h"
24*4882a593Smuzhiyun #include "rockchip_phy.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define UPDATE(x, h, l)		(((x) << (l)) & GENMASK((h), (l)))
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define GRF_HDPTX_CON0			0x00
29*4882a593Smuzhiyun #define LC_REF_CLK_SEL			BIT(11)
30*4882a593Smuzhiyun #define HDPTX_I_PLL_EN			BIT(7)
31*4882a593Smuzhiyun #define HDPTX_I_BIAS_EN			BIT(6)
32*4882a593Smuzhiyun #define HDPTX_I_BGR_EN			BIT(5)
33*4882a593Smuzhiyun #define GRF_HDPTX_STATUS		0x80
34*4882a593Smuzhiyun #define HDPTX_O_PLL_LOCK_DONE		BIT(3)
35*4882a593Smuzhiyun #define HDPTX_O_PHY_CLK_RDY		BIT(2)
36*4882a593Smuzhiyun #define HDPTX_O_PHY_RDY			BIT(1)
37*4882a593Smuzhiyun #define HDPTX_O_SB_RDY			BIT(0)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define CMN_REG0000			0x0000
40*4882a593Smuzhiyun #define CMN_REG0001			0x0004
41*4882a593Smuzhiyun #define CMN_REG0002			0x0008
42*4882a593Smuzhiyun #define CMN_REG0003			0x000C
43*4882a593Smuzhiyun #define CMN_REG0004			0x0010
44*4882a593Smuzhiyun #define CMN_REG0005			0x0014
45*4882a593Smuzhiyun #define CMN_REG0006			0x0018
46*4882a593Smuzhiyun #define CMN_REG0007			0x001C
47*4882a593Smuzhiyun #define CMN_REG0008			0x0020
48*4882a593Smuzhiyun #define LCPLL_EN_MASK			BIT(6)
49*4882a593Smuzhiyun #define LCPLL_EN(x)			UPDATE(x, 4, 4)
50*4882a593Smuzhiyun #define LCPLL_LCVCO_MODE_EN_MASK	BIT(4)
51*4882a593Smuzhiyun #define LCPLL_LCVCO_MODE_EN(x)		UPDATE(x, 4, 4)
52*4882a593Smuzhiyun #define CMN_REG0009			0x0024
53*4882a593Smuzhiyun #define CMN_REG000A			0x0028
54*4882a593Smuzhiyun #define CMN_REG000B			0x002C
55*4882a593Smuzhiyun #define CMN_REG000C			0x0030
56*4882a593Smuzhiyun #define CMN_REG000D			0x0034
57*4882a593Smuzhiyun #define CMN_REG000E			0x0038
58*4882a593Smuzhiyun #define CMN_REG000F			0x003C
59*4882a593Smuzhiyun #define CMN_REG0010			0x0040
60*4882a593Smuzhiyun #define CMN_REG0011			0x0044
61*4882a593Smuzhiyun #define CMN_REG0012			0x0048
62*4882a593Smuzhiyun #define CMN_REG0013			0x004C
63*4882a593Smuzhiyun #define CMN_REG0014			0x0050
64*4882a593Smuzhiyun #define CMN_REG0015			0x0054
65*4882a593Smuzhiyun #define CMN_REG0016			0x0058
66*4882a593Smuzhiyun #define CMN_REG0017			0x005C
67*4882a593Smuzhiyun #define CMN_REG0018			0x0060
68*4882a593Smuzhiyun #define CMN_REG0019			0x0064
69*4882a593Smuzhiyun #define CMN_REG001A			0x0068
70*4882a593Smuzhiyun #define CMN_REG001B			0x006C
71*4882a593Smuzhiyun #define CMN_REG001C			0x0070
72*4882a593Smuzhiyun #define CMN_REG001D			0x0074
73*4882a593Smuzhiyun #define CMN_REG001E			0x0078
74*4882a593Smuzhiyun #define LCPLL_PI_EN_MASK		BIT(5)
75*4882a593Smuzhiyun #define LCPLL_PI_EN(x)			UPDATE(x, 5, 5)
76*4882a593Smuzhiyun #define LCPLL_100M_CLK_EN_MASK		BIT(0)
77*4882a593Smuzhiyun #define LCPLL_100M_CLK_EN(x)		UPDATE(x, 0, 0)
78*4882a593Smuzhiyun #define CMN_REG001F			0x007C
79*4882a593Smuzhiyun #define CMN_REG0020			0x0080
80*4882a593Smuzhiyun #define CMN_REG0021			0x0084
81*4882a593Smuzhiyun #define CMN_REG0022			0x0088
82*4882a593Smuzhiyun #define CMN_REG0023			0x008C
83*4882a593Smuzhiyun #define CMN_REG0024			0x0090
84*4882a593Smuzhiyun #define CMN_REG0025			0x0094
85*4882a593Smuzhiyun #define LCPLL_PMS_IQDIV_RSTN		BIT(4)
86*4882a593Smuzhiyun #define CMN_REG0026			0x0098
87*4882a593Smuzhiyun #define CMN_REG0027			0x009C
88*4882a593Smuzhiyun #define CMN_REG0028			0x00A0
89*4882a593Smuzhiyun #define LCPLL_SDC_FRAC_EN		BIT(2)
90*4882a593Smuzhiyun #define LCPLL_SDC_FRAC_RSTN		BIT(0)
91*4882a593Smuzhiyun #define CMN_REG0029			0x00A4
92*4882a593Smuzhiyun #define CMN_REG002A			0x00A8
93*4882a593Smuzhiyun #define CMN_REG002B			0x00AC
94*4882a593Smuzhiyun #define CMN_REG002C			0x00B0
95*4882a593Smuzhiyun #define CMN_REG002D			0x00B4
96*4882a593Smuzhiyun #define LCPLL_SDC_N_MASK		GENMASK(3, 1)
97*4882a593Smuzhiyun #define LCPLL_SDC_N(x)			UPDATE(x, 3, 1)
98*4882a593Smuzhiyun #define CMN_REG002E			0x00B8
99*4882a593Smuzhiyun #define LCPLL_SDC_NUMBERATOR_MASK	GENMASK(5, 0)
100*4882a593Smuzhiyun #define LCPLL_SDC_NUMBERATOR(x)		UPDATE(x, 5, 0)
101*4882a593Smuzhiyun #define CMN_REG002F			0x00BC
102*4882a593Smuzhiyun #define LCPLL_SDC_DENOMINATOR_MASK	GENMASK(7, 2)
103*4882a593Smuzhiyun #define LCPLL_SDC_DENOMINATOR(x)	UPDATE(x, 7, 2)
104*4882a593Smuzhiyun #define LCPLL_SDC_NDIV_RSTN		BIT(0)
105*4882a593Smuzhiyun #define CMN_REG0030			0x00C0
106*4882a593Smuzhiyun #define CMN_REG0031			0x00C4
107*4882a593Smuzhiyun #define CMN_REG0032			0x00C8
108*4882a593Smuzhiyun #define CMN_REG0033			0x00CC
109*4882a593Smuzhiyun #define CMN_REG0034			0x00D0
110*4882a593Smuzhiyun #define CMN_REG0035			0x00D4
111*4882a593Smuzhiyun #define CMN_REG0036			0x00D8
112*4882a593Smuzhiyun #define CMN_REG0037			0x00DC
113*4882a593Smuzhiyun #define CMN_REG0038			0x00E0
114*4882a593Smuzhiyun #define CMN_REG0039			0x00E4
115*4882a593Smuzhiyun #define CMN_REG003A			0x00E8
116*4882a593Smuzhiyun #define CMN_REG003B			0x00EC
117*4882a593Smuzhiyun #define CMN_REG003C			0x00F0
118*4882a593Smuzhiyun #define CMN_REG003D			0x00F4
119*4882a593Smuzhiyun #define ROPLL_LCVCO_EN			BIT(4)
120*4882a593Smuzhiyun #define CMN_REG003E			0x00F8
121*4882a593Smuzhiyun #define CMN_REG003F			0x00FC
122*4882a593Smuzhiyun #define CMN_REG0040			0x0100
123*4882a593Smuzhiyun #define CMN_REG0041			0x0104
124*4882a593Smuzhiyun #define CMN_REG0042			0x0108
125*4882a593Smuzhiyun #define CMN_REG0043			0x010C
126*4882a593Smuzhiyun #define CMN_REG0044			0x0110
127*4882a593Smuzhiyun #define CMN_REG0045			0x0114
128*4882a593Smuzhiyun #define CMN_REG0046			0x0118
129*4882a593Smuzhiyun #define CMN_REG0047			0x011C
130*4882a593Smuzhiyun #define CMN_REG0048			0x0120
131*4882a593Smuzhiyun #define CMN_REG0049			0x0124
132*4882a593Smuzhiyun #define CMN_REG004A			0x0128
133*4882a593Smuzhiyun #define CMN_REG004B			0x012C
134*4882a593Smuzhiyun #define CMN_REG004C			0x0130
135*4882a593Smuzhiyun #define CMN_REG004D			0x0134
136*4882a593Smuzhiyun #define CMN_REG004E			0x0138
137*4882a593Smuzhiyun #define ROPLL_PI_EN			BIT(5)
138*4882a593Smuzhiyun #define CMN_REG004F			0x013C
139*4882a593Smuzhiyun #define CMN_REG0050			0x0140
140*4882a593Smuzhiyun #define CMN_REG0051			0x0144
141*4882a593Smuzhiyun #define CMN_REG0052			0x0148
142*4882a593Smuzhiyun #define CMN_REG0053			0x014C
143*4882a593Smuzhiyun #define CMN_REG0054			0x0150
144*4882a593Smuzhiyun #define CMN_REG0055			0x0154
145*4882a593Smuzhiyun #define CMN_REG0056			0x0158
146*4882a593Smuzhiyun #define CMN_REG0057			0x015C
147*4882a593Smuzhiyun #define CMN_REG0058			0x0160
148*4882a593Smuzhiyun #define CMN_REG0059			0x0164
149*4882a593Smuzhiyun #define CMN_REG005A			0x0168
150*4882a593Smuzhiyun #define CMN_REG005B			0x016C
151*4882a593Smuzhiyun #define CMN_REG005C			0x0170
152*4882a593Smuzhiyun #define ROPLL_PMS_IQDIV_RSTN		BIT(5)
153*4882a593Smuzhiyun #define CMN_REG005D			0x0174
154*4882a593Smuzhiyun #define CMN_REG005E			0x0178
155*4882a593Smuzhiyun #define ROPLL_SDM_EN_MASK		BIT(6)
156*4882a593Smuzhiyun #define ROPLL_SDM_EN(x)			UPDATE(x, 6, 6)
157*4882a593Smuzhiyun #define ROPLL_SDM_FRAC_EN_RBR		BIT(3)
158*4882a593Smuzhiyun #define ROPLL_SDM_FRAC_EN_HBR		BIT(2)
159*4882a593Smuzhiyun #define ROPLL_SDM_FRAC_EN_HBR2		BIT(1)
160*4882a593Smuzhiyun #define ROPLL_SDM_FRAC_EN_HBR3		BIT(0)
161*4882a593Smuzhiyun #define CMN_REG005F			0x017C
162*4882a593Smuzhiyun #define CMN_REG0060			0x0180
163*4882a593Smuzhiyun #define CMN_REG0061			0x0184
164*4882a593Smuzhiyun #define CMN_REG0062			0x0188
165*4882a593Smuzhiyun #define CMN_REG0063			0x018C
166*4882a593Smuzhiyun #define CMN_REG0064			0x0190
167*4882a593Smuzhiyun #define ROPLL_SDM_NUM_SIGN_RBR_MASK	BIT(3)
168*4882a593Smuzhiyun #define ROPLL_SDM_NUM_SIGN_RBR(x)	UPDATE(x, 3, 3)
169*4882a593Smuzhiyun #define CMN_REG0065			0x0194
170*4882a593Smuzhiyun #define CMN_REG0066			0x0198
171*4882a593Smuzhiyun #define CMN_REG0067			0x019C
172*4882a593Smuzhiyun #define CMN_REG0068			0x01A0
173*4882a593Smuzhiyun #define CMN_REG0069			0x01A4
174*4882a593Smuzhiyun #define ROPLL_SDC_N_RBR_MASK		GENMASK(2, 0)
175*4882a593Smuzhiyun #define ROPLL_SDC_N_RBR(x)		UPDATE(x, 2, 0)
176*4882a593Smuzhiyun #define CMN_REG006A			0x01A8
177*4882a593Smuzhiyun #define CMN_REG006B			0x01AC
178*4882a593Smuzhiyun #define CMN_REG006C			0x01B0
179*4882a593Smuzhiyun #define CMN_REG006D			0x01B4
180*4882a593Smuzhiyun #define CMN_REG006E			0x01B8
181*4882a593Smuzhiyun #define CMN_REG006F			0x01BC
182*4882a593Smuzhiyun #define CMN_REG0070			0x01C0
183*4882a593Smuzhiyun #define CMN_REG0071			0x01C4
184*4882a593Smuzhiyun #define CMN_REG0072			0x01C8
185*4882a593Smuzhiyun #define CMN_REG0073			0x01CC
186*4882a593Smuzhiyun #define CMN_REG0074			0x01D0
187*4882a593Smuzhiyun #define ROPLL_SDC_NDIV_RSTN		BIT(2)
188*4882a593Smuzhiyun #define ROPLL_SSC_EN			BIT(0)
189*4882a593Smuzhiyun #define CMN_REG0075			0x01D4
190*4882a593Smuzhiyun #define CMN_REG0076			0x01D8
191*4882a593Smuzhiyun #define CMN_REG0077			0x01DC
192*4882a593Smuzhiyun #define CMN_REG0078			0x01E0
193*4882a593Smuzhiyun #define CMN_REG0079			0x01E4
194*4882a593Smuzhiyun #define CMN_REG007A			0x01E8
195*4882a593Smuzhiyun #define CMN_REG007B			0x01EC
196*4882a593Smuzhiyun #define CMN_REG007C			0x01F0
197*4882a593Smuzhiyun #define CMN_REG007D			0x01F4
198*4882a593Smuzhiyun #define CMN_REG007E			0x01F8
199*4882a593Smuzhiyun #define CMN_REG007F			0x01FC
200*4882a593Smuzhiyun #define CMN_REG0080			0x0200
201*4882a593Smuzhiyun #define CMN_REG0081			0x0204
202*4882a593Smuzhiyun #define OVRD_PLL_CD_CLK_EN		BIT(8)
203*4882a593Smuzhiyun #define PLL_CD_HSCLK_EAST_EN		BIT(0)
204*4882a593Smuzhiyun #define CMN_REG0082			0x0208
205*4882a593Smuzhiyun #define CMN_REG0083			0x020C
206*4882a593Smuzhiyun #define CMN_REG0084			0x0210
207*4882a593Smuzhiyun #define CMN_REG0085			0x0214
208*4882a593Smuzhiyun #define CMN_REG0086			0x0218
209*4882a593Smuzhiyun #define PLL_PCG_POSTDIV_SEL_MASK	GENMASK(7, 4)
210*4882a593Smuzhiyun #define PLL_PCG_POSTDIV_SEL(x)		UPDATE(x, 7, 4)
211*4882a593Smuzhiyun #define PLL_PCG_CLK_SEL_MASK		GENMASK(3, 1)
212*4882a593Smuzhiyun #define PLL_PCG_CLK_SEL(x)		UPDATE(x, 3, 1)
213*4882a593Smuzhiyun #define PLL_PCG_CLK_EN			BIT(0)
214*4882a593Smuzhiyun #define CMN_REG0087			0x021C
215*4882a593Smuzhiyun #define PLL_FRL_MODE_EN			BIT(3)
216*4882a593Smuzhiyun #define PLL_TX_HS_CLK_EN		BIT(2)
217*4882a593Smuzhiyun #define CMN_REG0088			0x0220
218*4882a593Smuzhiyun #define CMN_REG0089			0x0224
219*4882a593Smuzhiyun #define LCPLL_ALONE_MODE		BIT(1)
220*4882a593Smuzhiyun #define CMN_REG008A			0x0228
221*4882a593Smuzhiyun #define CMN_REG008B			0x022C
222*4882a593Smuzhiyun #define CMN_REG008C			0x0230
223*4882a593Smuzhiyun #define CMN_REG008D			0x0234
224*4882a593Smuzhiyun #define CMN_REG008E			0x0238
225*4882a593Smuzhiyun #define CMN_REG008F			0x023C
226*4882a593Smuzhiyun #define CMN_REG0090			0x0240
227*4882a593Smuzhiyun #define CMN_REG0091			0x0244
228*4882a593Smuzhiyun #define CMN_REG0092			0x0248
229*4882a593Smuzhiyun #define CMN_REG0093			0x024C
230*4882a593Smuzhiyun #define CMN_REG0094			0x0250
231*4882a593Smuzhiyun #define CMN_REG0095			0x0254
232*4882a593Smuzhiyun #define CMN_REG0096			0x0258
233*4882a593Smuzhiyun #define CMN_REG0097			0x025C
234*4882a593Smuzhiyun #define DIG_CLK_SEL			BIT(1)
235*4882a593Smuzhiyun #define ROPLL_REF			BIT(1)
236*4882a593Smuzhiyun #define LCPLL_REF			0
237*4882a593Smuzhiyun #define CMN_REG0098			0x0260
238*4882a593Smuzhiyun #define CMN_REG0099			0x0264
239*4882a593Smuzhiyun #define CMN_ROPLL_ALONE_MODE		BIT(2)
240*4882a593Smuzhiyun #define ROPLL_ALONE_MODE		BIT(2)
241*4882a593Smuzhiyun #define CMN_REG009A			0x0268
242*4882a593Smuzhiyun #define HS_SPEED_SEL			BIT(0)
243*4882a593Smuzhiyun #define DIV_10_CLOCK			BIT(0)
244*4882a593Smuzhiyun #define CMN_REG009B			0x026C
245*4882a593Smuzhiyun #define IS_SPEED_SEL			BIT(4)
246*4882a593Smuzhiyun #define LINK_SYMBOL_CLOCK		BIT(4)
247*4882a593Smuzhiyun #define LINK_SYMBOL_CLOCK1_2		0
248*4882a593Smuzhiyun #define CMN_REG009C			0x0270
249*4882a593Smuzhiyun #define CMN_REG009D			0x0274
250*4882a593Smuzhiyun #define CMN_REG009E			0x0278
251*4882a593Smuzhiyun #define CMN_REG009F			0x027C
252*4882a593Smuzhiyun #define CMN_REG00A0			0x0280
253*4882a593Smuzhiyun #define CMN_REG00A1			0x0284
254*4882a593Smuzhiyun #define CMN_REG00A2			0x0288
255*4882a593Smuzhiyun #define CMN_REG00A3			0x028C
256*4882a593Smuzhiyun #define CMN_REG00AD			0x0290
257*4882a593Smuzhiyun #define CMN_REG00A5			0x0294
258*4882a593Smuzhiyun #define CMN_REG00A6			0x0298
259*4882a593Smuzhiyun #define CMN_REG00A7			0x029C
260*4882a593Smuzhiyun #define SB_REG0100			0x0400
261*4882a593Smuzhiyun #define SB_REG0101			0x0404
262*4882a593Smuzhiyun #define SB_REG0102			0x0408
263*4882a593Smuzhiyun #define OVRD_SB_RXTERM_EN_MASK		BIT(5)
264*4882a593Smuzhiyun #define OVRD_SB_RXTERM_EN(x)		UPDATE(x, 5, 5)
265*4882a593Smuzhiyun #define SB_RXTERM_EN_MASK		BIT(4)
266*4882a593Smuzhiyun #define SB_RXTERM_EN(x)			UPDATE(x, 4, 4)
267*4882a593Smuzhiyun #define ANA_SB_RXTERM_OFFSP_MASK	GENMASK(3, 0)
268*4882a593Smuzhiyun #define ANA_SB_RXTERM_OFFSP(x)		UPDATE(x, 3, 0)
269*4882a593Smuzhiyun #define SB_REG0103			0x040C
270*4882a593Smuzhiyun #define ANA_SB_RXTERM_OFFSN_MASK	GENMASK(6, 3)
271*4882a593Smuzhiyun #define ANA_SB_RXTERM_OFFSN(x)		UPDATE(x, 6, 3)
272*4882a593Smuzhiyun #define OVRD_SB_RX_RESCAL_DONE_MASK	BIT(1)
273*4882a593Smuzhiyun #define OVRD_SB_RX_RESCAL_DONE(x)	UPDATE(x, 1, 1)
274*4882a593Smuzhiyun #define SB_RX_RESCAL_DONE_MASK		BIT(0)
275*4882a593Smuzhiyun #define SB_RX_RESCAL_DONE(x)		UPDATE(x, 0, 0)
276*4882a593Smuzhiyun #define SB_REG0104			0x0410
277*4882a593Smuzhiyun #define OVRD_SB_EN_MASK			BIT(5)
278*4882a593Smuzhiyun #define OVRD_SB_EN(x)			UPDATE(x, 5, 5)
279*4882a593Smuzhiyun #define SB_EN_MASK			BIT(4)
280*4882a593Smuzhiyun #define SB_EN(x)			UPDATE(x, 4, 4)
281*4882a593Smuzhiyun #define SB_REG0105			0x0414
282*4882a593Smuzhiyun #define OVRD_SB_EARC_CMDC_EN_MASK	BIT(6)
283*4882a593Smuzhiyun #define OVRD_SB_EARC_CMDC_EN(x)		UPDATE(x, 6, 6)
284*4882a593Smuzhiyun #define SB_EARC_CMDC_EN_MASK		BIT(5)
285*4882a593Smuzhiyun #define SB_EARC_CMDC_EN(x)		UPDATE(x, 5, 5)
286*4882a593Smuzhiyun #define ANA_SB_TX_HLVL_PROG_MASK	GENMASK(2, 0)
287*4882a593Smuzhiyun #define ANA_SB_TX_HLVL_PROG(x)		UPDATE(x, 2, 0)
288*4882a593Smuzhiyun #define SB_REG0106			0x0418
289*4882a593Smuzhiyun #define ANA_SB_TX_LLVL_PROG_MASK	GENMASK(6, 4)
290*4882a593Smuzhiyun #define ANA_SB_TX_LLVL_PROG(x)		UPDATE(x, 6, 4)
291*4882a593Smuzhiyun #define SB_REG0107			0x041C
292*4882a593Smuzhiyun #define SB_REG0108			0x0420
293*4882a593Smuzhiyun #define SB_REG0109			0x0424
294*4882a593Smuzhiyun #define ANA_SB_DMRX_AFC_DIV_RATIO_MASK	GENMASK(2, 0)
295*4882a593Smuzhiyun #define ANA_SB_DMRX_AFC_DIV_RATIO(x)	UPDATE(x, 2, 0)
296*4882a593Smuzhiyun #define SB_REG010A			0x0428
297*4882a593Smuzhiyun #define SB_REG010B			0x042C
298*4882a593Smuzhiyun #define SB_REG010C			0x0430
299*4882a593Smuzhiyun #define SB_REG010D			0x0434
300*4882a593Smuzhiyun #define SB_REG010E			0x0438
301*4882a593Smuzhiyun #define SB_REG010F			0x043C
302*4882a593Smuzhiyun #define OVRD_SB_VREG_EN_MASK		BIT(7)
303*4882a593Smuzhiyun #define OVRD_SB_VREG_EN(x)		UPDATE(x, 7, 7)
304*4882a593Smuzhiyun #define SB_VREG_EN_MASK			BIT(6)
305*4882a593Smuzhiyun #define SB_VREG_EN(x)			UPDATE(x, 6, 6)
306*4882a593Smuzhiyun #define OVRD_SB_VREG_LPF_BYPASS_MASK	BIT(5)
307*4882a593Smuzhiyun #define OVRD_SB_VREG_LPF_BYPASS(x)	UPDATE(x, 5, 5)
308*4882a593Smuzhiyun #define SB_VREG_LPF_BYPASS_MASK		BIT(4)
309*4882a593Smuzhiyun #define SB_VREG_LPF_BYPASS(x)		UPDATE(x, 4, 4)
310*4882a593Smuzhiyun #define ANA_SB_VREG_GAIN_CTRL_MASK	GENMASK(3, 0)
311*4882a593Smuzhiyun #define ANA_SB_VREG_GAIN_CTRL(x)	UPDATE(x, 3, 0)
312*4882a593Smuzhiyun #define SB_REG0110			0x0440
313*4882a593Smuzhiyun #define ANA_SB_VREG_REF_SEL_MASK	BIT(0)
314*4882a593Smuzhiyun #define ANA_SB_VREG_REF_SEL(x)		UPDATE(x, 0, 0)
315*4882a593Smuzhiyun #define SB_REG0111			0x0444
316*4882a593Smuzhiyun #define SB_REG0112			0x0448
317*4882a593Smuzhiyun #define SB_REG0113			0x044C
318*4882a593Smuzhiyun #define SB_RX_RCAL_OPT_CODE_MASK	GENMASK(5, 4)
319*4882a593Smuzhiyun #define SB_RX_RCAL_OPT_CODE(x)		UPDATE(x, 5, 4)
320*4882a593Smuzhiyun #define SB_RX_RTERM_CTRL_MASK		GENMASK(3, 0)
321*4882a593Smuzhiyun #define SB_RX_RTERM_CTRL(x)		UPDATE(x, 3, 0)
322*4882a593Smuzhiyun #define SB_REG0114			0x0450
323*4882a593Smuzhiyun #define SB_TG_SB_EN_DELAY_TIME_MASK	GENMASK(5, 3)
324*4882a593Smuzhiyun #define SB_TG_SB_EN_DELAY_TIME(x)	UPDATE(x, 5, 3)
325*4882a593Smuzhiyun #define SB_TG_RXTERM_EN_DELAY_TIME_MASK	GENMASK(2, 0)
326*4882a593Smuzhiyun #define SB_TG_RXTERM_EN_DELAY_TIME(x)	UPDATE(x, 2, 0)
327*4882a593Smuzhiyun #define SB_REG0115			0x0454
328*4882a593Smuzhiyun #define SB_READY_DELAY_TIME_MASK	GENMASK(5, 3)
329*4882a593Smuzhiyun #define SB_READY_DELAY_TIME(x)		UPDATE(x, 5, 3)
330*4882a593Smuzhiyun #define SB_TG_OSC_EN_DELAY_TIME_MASK	GENMASK(2, 0)
331*4882a593Smuzhiyun #define SB_TG_OSC_EN_DELAY_TIME(x)	UPDATE(x, 2, 0)
332*4882a593Smuzhiyun #define SB_REG0116			0x0458
333*4882a593Smuzhiyun #define AFC_RSTN_DELAY_TIME_MASK	GENMASK(6, 4)
334*4882a593Smuzhiyun #define AFC_RSTN_DELAY_TIME(x)		UPDATE(x, 6, 4)
335*4882a593Smuzhiyun #define SB_REG0117			0x045C
336*4882a593Smuzhiyun #define FAST_PULSE_TIME_MASK		GENMASK(3, 0)
337*4882a593Smuzhiyun #define FAST_PULSE_TIME(x)		UPDATE(x, 3, 0)
338*4882a593Smuzhiyun #define SB_REG0118			0x0460
339*4882a593Smuzhiyun #define SB_REG0119			0x0464
340*4882a593Smuzhiyun #define SB_REG011A			0x0468
341*4882a593Smuzhiyun #define SB_REG011B			0x046C
342*4882a593Smuzhiyun #define SB_EARC_SIG_DET_BYPASS_MASK	BIT(4)
343*4882a593Smuzhiyun #define SB_EARC_SIG_DET_BYPASS(x)	UPDATE(x, 4, 4)
344*4882a593Smuzhiyun #define SB_AFC_TOL_MASK			GENMASK(3, 0)
345*4882a593Smuzhiyun #define SB_AFC_TOL(x)			UPDATE(x, 3, 0)
346*4882a593Smuzhiyun #define SB_REG011C			0x0470
347*4882a593Smuzhiyun #define SB_REG011D			0x0474
348*4882a593Smuzhiyun #define SB_REG011E			0x0478
349*4882a593Smuzhiyun #define SB_REG011F			0x047C
350*4882a593Smuzhiyun #define SB_PWM_AFC_CTRL_MASK		GENMASK(7, 2)
351*4882a593Smuzhiyun #define SB_PWM_AFC_CTRL(x)		UPDATE(x, 7, 2)
352*4882a593Smuzhiyun #define SB_RCAL_RSTN_MASK		BIT(1)
353*4882a593Smuzhiyun #define SB_RCAL_RSTN(x)			UPDATE(x, 1, 1)
354*4882a593Smuzhiyun #define SB_REG0120			0x0480
355*4882a593Smuzhiyun #define SB_EARC_EN_MASK			BIT(1)
356*4882a593Smuzhiyun #define SB_EARC_EN(x)			UPDATE(x, 1, 1)
357*4882a593Smuzhiyun #define SB_EARC_AFC_EN_MASK		BIT(2)
358*4882a593Smuzhiyun #define SB_EARC_AFC_EN(x)		UPDATE(x, 2, 2)
359*4882a593Smuzhiyun #define SB_REG0121			0x0484
360*4882a593Smuzhiyun #define SB_REG0122			0x0488
361*4882a593Smuzhiyun #define SB_REG0123			0x048C
362*4882a593Smuzhiyun #define OVRD_SB_READY_MASK		BIT(5)
363*4882a593Smuzhiyun #define OVRD_SB_READY(x)		UPDATE(x, 5, 5)
364*4882a593Smuzhiyun #define SB_READY_MASK			BIT(4)
365*4882a593Smuzhiyun #define SB_READY(x)			UPDATE(x, 4, 4)
366*4882a593Smuzhiyun #define SB_REG0124			0x0490
367*4882a593Smuzhiyun #define SB_REG0125			0x0494
368*4882a593Smuzhiyun #define SB_REG0126			0x0498
369*4882a593Smuzhiyun #define SB_REG0127			0x049C
370*4882a593Smuzhiyun #define SB_REG0128			0x04A0
371*4882a593Smuzhiyun #define SB_REG0129			0x04AD
372*4882a593Smuzhiyun #define LNTOP_REG0200			0x0800
373*4882a593Smuzhiyun #define PROTOCOL_SEL			BIT(2)
374*4882a593Smuzhiyun #define HDMI_MODE			BIT(2)
375*4882a593Smuzhiyun #define HDMI_TMDS_FRL_SEL		BIT(1)
376*4882a593Smuzhiyun #define LNTOP_REG0201			0x0804
377*4882a593Smuzhiyun #define LNTOP_REG0202			0x0808
378*4882a593Smuzhiyun #define LNTOP_REG0203			0x080C
379*4882a593Smuzhiyun #define LNTOP_REG0204			0x0810
380*4882a593Smuzhiyun #define LNTOP_REG0205			0x0814
381*4882a593Smuzhiyun #define LNTOP_REG0206			0x0818
382*4882a593Smuzhiyun #define DATA_BUS_WIDTH			(0x3 << 1)
383*4882a593Smuzhiyun #define WIDTH_40BIT			(0x3 << 1)
384*4882a593Smuzhiyun #define WIDTH_36BIT			(0x2 << 1)
385*4882a593Smuzhiyun #define DATA_BUS_SEL			BIT(0)
386*4882a593Smuzhiyun #define DATA_BUS_36_40			BIT(0)
387*4882a593Smuzhiyun #define LNTOP_REG0207			0x081C
388*4882a593Smuzhiyun #define LANE_EN				0xf
389*4882a593Smuzhiyun #define ALL_LANE_EN			0xf
390*4882a593Smuzhiyun #define LNTOP_REG0208			0x0820
391*4882a593Smuzhiyun #define LNTOP_REG0209			0x0824
392*4882a593Smuzhiyun #define LNTOP_REG020A			0x0828
393*4882a593Smuzhiyun #define LNTOP_REG020B			0x082C
394*4882a593Smuzhiyun #define LNTOP_REG020C			0x0830
395*4882a593Smuzhiyun #define LNTOP_REG020D			0x0834
396*4882a593Smuzhiyun #define LNTOP_REG020E			0x0838
397*4882a593Smuzhiyun #define LNTOP_REG020F			0x083C
398*4882a593Smuzhiyun #define LNTOP_REG0210			0x0840
399*4882a593Smuzhiyun #define LNTOP_REG0211			0x0844
400*4882a593Smuzhiyun #define LNTOP_REG0212			0x0848
401*4882a593Smuzhiyun #define LNTOP_REG0213			0x084C
402*4882a593Smuzhiyun #define LNTOP_REG0214			0x0850
403*4882a593Smuzhiyun #define LNTOP_REG0215			0x0854
404*4882a593Smuzhiyun #define LNTOP_REG0216			0x0858
405*4882a593Smuzhiyun #define LNTOP_REG0217			0x085C
406*4882a593Smuzhiyun #define LNTOP_REG0218			0x0860
407*4882a593Smuzhiyun #define LNTOP_REG0219			0x0864
408*4882a593Smuzhiyun #define LNTOP_REG021A			0x0868
409*4882a593Smuzhiyun #define LNTOP_REG021B			0x086C
410*4882a593Smuzhiyun #define LNTOP_REG021C			0x0870
411*4882a593Smuzhiyun #define LNTOP_REG021D			0x0874
412*4882a593Smuzhiyun #define LNTOP_REG021E			0x0878
413*4882a593Smuzhiyun #define LNTOP_REG021F			0x087C
414*4882a593Smuzhiyun #define LNTOP_REG0220			0x0880
415*4882a593Smuzhiyun #define LNTOP_REG0221			0x0884
416*4882a593Smuzhiyun #define LNTOP_REG0222			0x0888
417*4882a593Smuzhiyun #define LNTOP_REG0223			0x088C
418*4882a593Smuzhiyun #define LNTOP_REG0224			0x0890
419*4882a593Smuzhiyun #define LNTOP_REG0225			0x0894
420*4882a593Smuzhiyun #define LNTOP_REG0226			0x0898
421*4882a593Smuzhiyun #define LNTOP_REG0227			0x089C
422*4882a593Smuzhiyun #define LNTOP_REG0228			0x08A0
423*4882a593Smuzhiyun #define LNTOP_REG0229			0x08A4
424*4882a593Smuzhiyun #define LANE_REG0300			0x0C00
425*4882a593Smuzhiyun #define LANE_REG0301			0x0C04
426*4882a593Smuzhiyun #define LANE_REG0302			0x0C08
427*4882a593Smuzhiyun #define LANE_REG0303			0x0C0C
428*4882a593Smuzhiyun #define LANE_REG0304			0x0C10
429*4882a593Smuzhiyun #define LANE_REG0305			0x0C14
430*4882a593Smuzhiyun #define LANE_REG0306			0x0C18
431*4882a593Smuzhiyun #define LANE_REG0307			0x0C1C
432*4882a593Smuzhiyun #define LANE_REG0308			0x0C20
433*4882a593Smuzhiyun #define LANE_REG0309			0x0C24
434*4882a593Smuzhiyun #define LANE_REG030A			0x0C28
435*4882a593Smuzhiyun #define LANE_REG030B			0x0C2C
436*4882a593Smuzhiyun #define LANE_REG030C			0x0C30
437*4882a593Smuzhiyun #define LANE_REG030D			0x0C34
438*4882a593Smuzhiyun #define LANE_REG030E			0x0C38
439*4882a593Smuzhiyun #define LANE_REG030F			0x0C3C
440*4882a593Smuzhiyun #define LANE_REG0310			0x0C40
441*4882a593Smuzhiyun #define LANE_REG0311			0x0C44
442*4882a593Smuzhiyun #define LANE_REG0312			0x0C48
443*4882a593Smuzhiyun #define LN0_TX_SER_RATE_SEL_RBR		BIT(5)
444*4882a593Smuzhiyun #define LN0_TX_SER_RATE_SEL_HBR		BIT(4)
445*4882a593Smuzhiyun #define LN0_TX_SER_RATE_SEL_HBR2	BIT(3)
446*4882a593Smuzhiyun #define LN0_TX_SER_RATE_SEL_HBR3	BIT(2)
447*4882a593Smuzhiyun #define LANE_REG0313			0x0C4C
448*4882a593Smuzhiyun #define LANE_REG0314			0x0C50
449*4882a593Smuzhiyun #define LANE_REG0315			0x0C54
450*4882a593Smuzhiyun #define LANE_REG0316			0x0C58
451*4882a593Smuzhiyun #define LANE_REG0317			0x0C5C
452*4882a593Smuzhiyun #define LANE_REG0318			0x0C60
453*4882a593Smuzhiyun #define LANE_REG0319			0x0C64
454*4882a593Smuzhiyun #define LANE_REG031A			0x0C68
455*4882a593Smuzhiyun #define LANE_REG031B			0x0C6C
456*4882a593Smuzhiyun #define LANE_REG031C			0x0C70
457*4882a593Smuzhiyun #define LANE_REG031D			0x0C74
458*4882a593Smuzhiyun #define LANE_REG031E			0x0C78
459*4882a593Smuzhiyun #define LANE_REG031F			0x0C7C
460*4882a593Smuzhiyun #define LANE_REG0320			0x0C80
461*4882a593Smuzhiyun #define LANE_REG0321			0x0C84
462*4882a593Smuzhiyun #define LANE_REG0322			0x0C88
463*4882a593Smuzhiyun #define LANE_REG0323			0x0C8C
464*4882a593Smuzhiyun #define LANE_REG0324			0x0C90
465*4882a593Smuzhiyun #define LANE_REG0325			0x0C94
466*4882a593Smuzhiyun #define LANE_REG0326			0x0C98
467*4882a593Smuzhiyun #define LANE_REG0327			0x0C9C
468*4882a593Smuzhiyun #define LANE_REG0328			0x0CA0
469*4882a593Smuzhiyun #define LANE_REG0329			0x0CA4
470*4882a593Smuzhiyun #define LANE_REG032A			0x0CA8
471*4882a593Smuzhiyun #define LANE_REG032B			0x0CAC
472*4882a593Smuzhiyun #define LANE_REG032C			0x0CB0
473*4882a593Smuzhiyun #define LANE_REG032D			0x0CB4
474*4882a593Smuzhiyun #define LANE_REG0400			0x1000
475*4882a593Smuzhiyun #define LANE_REG0401			0x1004
476*4882a593Smuzhiyun #define LANE_REG0402			0x1008
477*4882a593Smuzhiyun #define LANE_REG0403			0x100C
478*4882a593Smuzhiyun #define LANE_REG0404			0x1010
479*4882a593Smuzhiyun #define LANE_REG0405			0x1014
480*4882a593Smuzhiyun #define LANE_REG0406			0x1018
481*4882a593Smuzhiyun #define LANE_REG0407			0x101C
482*4882a593Smuzhiyun #define LANE_REG0408			0x1020
483*4882a593Smuzhiyun #define LANE_REG0409			0x1024
484*4882a593Smuzhiyun #define LANE_REG040A			0x1028
485*4882a593Smuzhiyun #define LANE_REG040B			0x102C
486*4882a593Smuzhiyun #define LANE_REG040C			0x1030
487*4882a593Smuzhiyun #define LANE_REG040D			0x1034
488*4882a593Smuzhiyun #define LANE_REG040E			0x1038
489*4882a593Smuzhiyun #define LANE_REG040F			0x103C
490*4882a593Smuzhiyun #define LANE_REG0410			0x1040
491*4882a593Smuzhiyun #define LANE_REG0411			0x1044
492*4882a593Smuzhiyun #define LANE_REG0412			0x1048
493*4882a593Smuzhiyun #define LN1_TX_SER_RATE_SEL_RBR		BIT(5)
494*4882a593Smuzhiyun #define LN1_TX_SER_RATE_SEL_HBR		BIT(4)
495*4882a593Smuzhiyun #define LN1_TX_SER_RATE_SEL_HBR2	BIT(3)
496*4882a593Smuzhiyun #define LN1_TX_SER_RATE_SEL_HBR3	BIT(2)
497*4882a593Smuzhiyun #define LANE_REG0413			0x104C
498*4882a593Smuzhiyun #define LANE_REG0414			0x1050
499*4882a593Smuzhiyun #define LANE_REG0415			0x1054
500*4882a593Smuzhiyun #define LANE_REG0416			0x1058
501*4882a593Smuzhiyun #define LANE_REG0417			0x105C
502*4882a593Smuzhiyun #define LANE_REG0418			0x1060
503*4882a593Smuzhiyun #define LANE_REG0419			0x1064
504*4882a593Smuzhiyun #define LANE_REG041A			0x1068
505*4882a593Smuzhiyun #define LANE_REG041B			0x106C
506*4882a593Smuzhiyun #define LANE_REG041C			0x1070
507*4882a593Smuzhiyun #define LANE_REG041D			0x1074
508*4882a593Smuzhiyun #define LANE_REG041E			0x1078
509*4882a593Smuzhiyun #define LANE_REG041F			0x107C
510*4882a593Smuzhiyun #define LANE_REG0420			0x1080
511*4882a593Smuzhiyun #define LANE_REG0421			0x1084
512*4882a593Smuzhiyun #define LANE_REG0422			0x1088
513*4882a593Smuzhiyun #define LANE_REG0423			0x108C
514*4882a593Smuzhiyun #define LANE_REG0424			0x1090
515*4882a593Smuzhiyun #define LANE_REG0425			0x1094
516*4882a593Smuzhiyun #define LANE_REG0426			0x1098
517*4882a593Smuzhiyun #define LANE_REG0427			0x109C
518*4882a593Smuzhiyun #define LANE_REG0428			0x10A0
519*4882a593Smuzhiyun #define LANE_REG0429			0x10A4
520*4882a593Smuzhiyun #define LANE_REG042A			0x10A8
521*4882a593Smuzhiyun #define LANE_REG042B			0x10AC
522*4882a593Smuzhiyun #define LANE_REG042C			0x10B0
523*4882a593Smuzhiyun #define LANE_REG042D			0x10B4
524*4882a593Smuzhiyun #define LANE_REG0500			0x1400
525*4882a593Smuzhiyun #define LANE_REG0501			0x1404
526*4882a593Smuzhiyun #define LANE_REG0502			0x1408
527*4882a593Smuzhiyun #define LANE_REG0503			0x140C
528*4882a593Smuzhiyun #define LANE_REG0504			0x1410
529*4882a593Smuzhiyun #define LANE_REG0505			0x1414
530*4882a593Smuzhiyun #define LANE_REG0506			0x1418
531*4882a593Smuzhiyun #define LANE_REG0507			0x141C
532*4882a593Smuzhiyun #define LANE_REG0508			0x1420
533*4882a593Smuzhiyun #define LANE_REG0509			0x1424
534*4882a593Smuzhiyun #define LANE_REG050A			0x1428
535*4882a593Smuzhiyun #define LANE_REG050B			0x142C
536*4882a593Smuzhiyun #define LANE_REG050C			0x1430
537*4882a593Smuzhiyun #define LANE_REG050D			0x1434
538*4882a593Smuzhiyun #define LANE_REG050E			0x1438
539*4882a593Smuzhiyun #define LANE_REG050F			0x143C
540*4882a593Smuzhiyun #define LANE_REG0510			0x1440
541*4882a593Smuzhiyun #define LANE_REG0511			0x1444
542*4882a593Smuzhiyun #define LANE_REG0512			0x1448
543*4882a593Smuzhiyun #define LN2_TX_SER_RATE_SEL_RBR		BIT(5)
544*4882a593Smuzhiyun #define LN2_TX_SER_RATE_SEL_HBR		BIT(4)
545*4882a593Smuzhiyun #define LN2_TX_SER_RATE_SEL_HBR2	BIT(3)
546*4882a593Smuzhiyun #define LN2_TX_SER_RATE_SEL_HBR3	BIT(2)
547*4882a593Smuzhiyun #define LANE_REG0513			0x144C
548*4882a593Smuzhiyun #define LANE_REG0514			0x1450
549*4882a593Smuzhiyun #define LANE_REG0515			0x1454
550*4882a593Smuzhiyun #define LANE_REG0516			0x1458
551*4882a593Smuzhiyun #define LANE_REG0517			0x145C
552*4882a593Smuzhiyun #define LANE_REG0518			0x1460
553*4882a593Smuzhiyun #define LANE_REG0519			0x1464
554*4882a593Smuzhiyun #define LANE_REG051A			0x1468
555*4882a593Smuzhiyun #define LANE_REG051B			0x146C
556*4882a593Smuzhiyun #define LANE_REG051C			0x1470
557*4882a593Smuzhiyun #define LANE_REG051D			0x1474
558*4882a593Smuzhiyun #define LANE_REG051E			0x1478
559*4882a593Smuzhiyun #define LANE_REG051F			0x147C
560*4882a593Smuzhiyun #define LANE_REG0520			0x1480
561*4882a593Smuzhiyun #define LANE_REG0521			0x1484
562*4882a593Smuzhiyun #define LANE_REG0522			0x1488
563*4882a593Smuzhiyun #define LANE_REG0523			0x148C
564*4882a593Smuzhiyun #define LANE_REG0524			0x1490
565*4882a593Smuzhiyun #define LANE_REG0525			0x1494
566*4882a593Smuzhiyun #define LANE_REG0526			0x1498
567*4882a593Smuzhiyun #define LANE_REG0527			0x149C
568*4882a593Smuzhiyun #define LANE_REG0528			0x14A0
569*4882a593Smuzhiyun #define LANE_REG0529			0x14AD
570*4882a593Smuzhiyun #define LANE_REG052A			0x14A8
571*4882a593Smuzhiyun #define LANE_REG052B			0x14AC
572*4882a593Smuzhiyun #define LANE_REG052C			0x14B0
573*4882a593Smuzhiyun #define LANE_REG052D			0x14B4
574*4882a593Smuzhiyun #define LANE_REG0600			0x1800
575*4882a593Smuzhiyun #define LANE_REG0601			0x1804
576*4882a593Smuzhiyun #define LANE_REG0602			0x1808
577*4882a593Smuzhiyun #define LANE_REG0603			0x180C
578*4882a593Smuzhiyun #define LANE_REG0604			0x1810
579*4882a593Smuzhiyun #define LANE_REG0605			0x1814
580*4882a593Smuzhiyun #define LANE_REG0606			0x1818
581*4882a593Smuzhiyun #define LANE_REG0607			0x181C
582*4882a593Smuzhiyun #define LANE_REG0608			0x1820
583*4882a593Smuzhiyun #define LANE_REG0609			0x1824
584*4882a593Smuzhiyun #define LANE_REG060A			0x1828
585*4882a593Smuzhiyun #define LANE_REG060B			0x182C
586*4882a593Smuzhiyun #define LANE_REG060C			0x1830
587*4882a593Smuzhiyun #define LANE_REG060D			0x1834
588*4882a593Smuzhiyun #define LANE_REG060E			0x1838
589*4882a593Smuzhiyun #define LANE_REG060F			0x183C
590*4882a593Smuzhiyun #define LANE_REG0610			0x1840
591*4882a593Smuzhiyun #define LANE_REG0611			0x1844
592*4882a593Smuzhiyun #define LANE_REG0612			0x1848
593*4882a593Smuzhiyun #define LN3_TX_SER_RATE_SEL_RBR		BIT(5)
594*4882a593Smuzhiyun #define LN3_TX_SER_RATE_SEL_HBR		BIT(4)
595*4882a593Smuzhiyun #define LN3_TX_SER_RATE_SEL_HBR2	BIT(3)
596*4882a593Smuzhiyun #define LN3_TX_SER_RATE_SEL_HBR3	BIT(2)
597*4882a593Smuzhiyun #define LANE_REG0613			0x184C
598*4882a593Smuzhiyun #define LANE_REG0614			0x1850
599*4882a593Smuzhiyun #define LANE_REG0615			0x1854
600*4882a593Smuzhiyun #define LANE_REG0616			0x1858
601*4882a593Smuzhiyun #define LANE_REG0617			0x185C
602*4882a593Smuzhiyun #define LANE_REG0618			0x1860
603*4882a593Smuzhiyun #define LANE_REG0619			0x1864
604*4882a593Smuzhiyun #define LANE_REG061A			0x1868
605*4882a593Smuzhiyun #define LANE_REG061B			0x186C
606*4882a593Smuzhiyun #define LANE_REG061C			0x1870
607*4882a593Smuzhiyun #define LANE_REG061D			0x1874
608*4882a593Smuzhiyun #define LANE_REG061E			0x1878
609*4882a593Smuzhiyun #define LANE_REG061F			0x187C
610*4882a593Smuzhiyun #define LANE_REG0620			0x1880
611*4882a593Smuzhiyun #define LANE_REG0621			0x1884
612*4882a593Smuzhiyun #define LANE_REG0622			0x1888
613*4882a593Smuzhiyun #define LANE_REG0623			0x188C
614*4882a593Smuzhiyun #define LANE_REG0624			0x1890
615*4882a593Smuzhiyun #define LANE_REG0625			0x1894
616*4882a593Smuzhiyun #define LANE_REG0626			0x1898
617*4882a593Smuzhiyun #define LANE_REG0627			0x189C
618*4882a593Smuzhiyun #define LANE_REG0628			0x18A0
619*4882a593Smuzhiyun #define LANE_REG0629			0x18A4
620*4882a593Smuzhiyun #define LANE_REG062A			0x18A8
621*4882a593Smuzhiyun #define LANE_REG062B			0x18AC
622*4882a593Smuzhiyun #define LANE_REG062C			0x18B0
623*4882a593Smuzhiyun #define LANE_REG062D			0x18B4
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun #define HDMI20_MAX_RATE 600000000
626*4882a593Smuzhiyun #define DATA_RATE_MASK 0xFFFFFFF
627*4882a593Smuzhiyun #define COLOR_DEPTH_MASK BIT(31)
628*4882a593Smuzhiyun #define HDMI_MODE_MASK BIT(30)
629*4882a593Smuzhiyun #define HDMI_EARC_MASK BIT(29)
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun #define FRL_8G_4LANES 3200000000ULL
632*4882a593Smuzhiyun #define FRL_6G_3LANES 1800000000
633*4882a593Smuzhiyun #define FRL_3G_3LANES 900000000
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun struct lcpll_config {
636*4882a593Smuzhiyun 	u32 bit_rate;
637*4882a593Smuzhiyun 	u8 lcvco_mode_en;
638*4882a593Smuzhiyun 	u8 pi_en;
639*4882a593Smuzhiyun 	u8 clk_en_100m;
640*4882a593Smuzhiyun 	u8 pms_mdiv;
641*4882a593Smuzhiyun 	u8 pms_mdiv_afc;
642*4882a593Smuzhiyun 	u8 pms_pdiv;
643*4882a593Smuzhiyun 	u8 pms_refdiv;
644*4882a593Smuzhiyun 	u8 pms_sdiv;
645*4882a593Smuzhiyun 	u8 pi_cdiv_rstn;
646*4882a593Smuzhiyun 	u8 pi_cdiv_sel;
647*4882a593Smuzhiyun 	u8 sdm_en;
648*4882a593Smuzhiyun 	u8 sdm_rstn;
649*4882a593Smuzhiyun 	u8 sdc_frac_en;
650*4882a593Smuzhiyun 	u8 sdc_rstn;
651*4882a593Smuzhiyun 	u8 sdm_deno;
652*4882a593Smuzhiyun 	u8 sdm_num_sign;
653*4882a593Smuzhiyun 	u8 sdm_num;
654*4882a593Smuzhiyun 	u8 sdc_n;
655*4882a593Smuzhiyun 	u8 sdc_n2;
656*4882a593Smuzhiyun 	u8 sdc_num;
657*4882a593Smuzhiyun 	u8 sdc_deno;
658*4882a593Smuzhiyun 	u8 sdc_ndiv_rstn;
659*4882a593Smuzhiyun 	u8 ssc_en;
660*4882a593Smuzhiyun 	u8 ssc_fm_dev;
661*4882a593Smuzhiyun 	u8 ssc_fm_freq;
662*4882a593Smuzhiyun 	u8 ssc_clk_div_sel;
663*4882a593Smuzhiyun 	u8 cd_tx_ser_rate_sel;
664*4882a593Smuzhiyun };
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun struct ropll_config {
667*4882a593Smuzhiyun 	u32 bit_rate;
668*4882a593Smuzhiyun 	u8 pms_mdiv;
669*4882a593Smuzhiyun 	u8 pms_mdiv_afc;
670*4882a593Smuzhiyun 	u8 pms_pdiv;
671*4882a593Smuzhiyun 	u8 pms_refdiv;
672*4882a593Smuzhiyun 	u8 pms_sdiv;
673*4882a593Smuzhiyun 	u8 pms_iqdiv_rstn;
674*4882a593Smuzhiyun 	u8 ref_clk_sel;
675*4882a593Smuzhiyun 	u8 sdm_en;
676*4882a593Smuzhiyun 	u8 sdm_rstn;
677*4882a593Smuzhiyun 	u8 sdc_frac_en;
678*4882a593Smuzhiyun 	u8 sdc_rstn;
679*4882a593Smuzhiyun 	u8 sdm_clk_div;
680*4882a593Smuzhiyun 	u8 sdm_deno;
681*4882a593Smuzhiyun 	u8 sdm_num_sign;
682*4882a593Smuzhiyun 	u8 sdm_num;
683*4882a593Smuzhiyun 	u8 sdc_n;
684*4882a593Smuzhiyun 	u8 sdc_num;
685*4882a593Smuzhiyun 	u8 sdc_deno;
686*4882a593Smuzhiyun 	u8 sdc_ndiv_rstn;
687*4882a593Smuzhiyun 	u8 ssc_en;
688*4882a593Smuzhiyun 	u8 ssc_fm_dev;
689*4882a593Smuzhiyun 	u8 ssc_fm_freq;
690*4882a593Smuzhiyun 	u8 ssc_clk_div_sel;
691*4882a593Smuzhiyun 	u8 ana_cpp_ctrl;
692*4882a593Smuzhiyun 	u8 ana_lpf_c_sel;
693*4882a593Smuzhiyun 	u8 cd_tx_ser_rate_sel;
694*4882a593Smuzhiyun };
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun struct rockchip_hdptx_phy {
697*4882a593Smuzhiyun 	struct udevice *dev;
698*4882a593Smuzhiyun 	void __iomem *base;
699*4882a593Smuzhiyun 	struct regmap *grf;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	int id;
702*4882a593Smuzhiyun 	bool dclk_en;
703*4882a593Smuzhiyun 	bool pll_locked;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	unsigned long rate;
706*4882a593Smuzhiyun 	u32 bus_width;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	struct reset_ctl apb_reset;
709*4882a593Smuzhiyun 	struct reset_ctl cmn_reset;
710*4882a593Smuzhiyun 	struct reset_ctl init_reset;
711*4882a593Smuzhiyun 	struct reset_ctl lane_reset;
712*4882a593Smuzhiyun 	struct reset_ctl phy_reset;
713*4882a593Smuzhiyun 	struct reset_ctl ropll_reset;
714*4882a593Smuzhiyun 	struct reset_ctl lcpll_reset;
715*4882a593Smuzhiyun };
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun struct clk_hdptx {
718*4882a593Smuzhiyun 	struct udevice *dev;
719*4882a593Smuzhiyun 	ulong rate;
720*4882a593Smuzhiyun };
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun /* global variables are used to pass reource from phy drivers to clk driver */
723*4882a593Smuzhiyun static struct rockchip_hdptx_phy *g_hdptx0;
724*4882a593Smuzhiyun static struct rockchip_hdptx_phy *g_hdptx1;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun struct lcpll_config lcpll_cfg[] = {
727*4882a593Smuzhiyun 	{ 48000000, 1, 0, 0, 0x7d, 0x7d, 1, 1, 0, 0, 0, 0, 0, 1, 1, 1, 0, 0, 2,
728*4882a593Smuzhiyun 		0, 0x13, 0x18, 1, 0, 0x20, 0x0c, 1, 0,
729*4882a593Smuzhiyun 	},
730*4882a593Smuzhiyun 	{ 40000000, 1, 1, 0, 0x68, 0x68, 1, 1, 0, 0, 0, 1, 1, 1, 1, 9, 0, 1, 1,
731*4882a593Smuzhiyun 		0, 2, 3, 1, 0, 0x20, 0x0c, 1, 0,
732*4882a593Smuzhiyun 	},
733*4882a593Smuzhiyun 	{ 24000000, 1, 0, 0, 0x7d, 0x7d, 1, 1, 1, 0, 0, 0, 0, 1, 1, 1, 0, 0, 2,
734*4882a593Smuzhiyun 		0, 0x13, 0x18, 1, 0, 0x20, 0x0c, 1, 0,
735*4882a593Smuzhiyun 	},
736*4882a593Smuzhiyun 	{ 18000000, 1, 0, 0, 0x7d, 0x7d, 1, 1, 1, 0, 0, 0, 0, 1, 1, 1, 0, 0, 2,
737*4882a593Smuzhiyun 		0, 0x13, 0x18, 1, 0, 0x20, 0x0c, 1, 0,
738*4882a593Smuzhiyun 	},
739*4882a593Smuzhiyun 	{ 9000000, 1, 0, 0, 0x7d, 0x7d, 1, 1, 3, 0, 0, 0, 0, 1, 1, 1, 0, 0, 2,
740*4882a593Smuzhiyun 		0, 0x13, 0x18, 1, 0, 0x20, 0x0c, 1, 0,
741*4882a593Smuzhiyun 	},
742*4882a593Smuzhiyun 	{ ~0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
743*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0,
744*4882a593Smuzhiyun 	},
745*4882a593Smuzhiyun };
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun struct ropll_config ropll_frl_cfg[] = {
748*4882a593Smuzhiyun 	{ 24000000, 0x19, 0x19, 1, 1, 0, 1, 2, 0, 0, 0, 0, 1, 1, 0, 0, 0, 0, 1, 0,
749*4882a593Smuzhiyun 		0, 0x20, 0x0c, 1, 0x0e, 0, 0,
750*4882a593Smuzhiyun 	},
751*4882a593Smuzhiyun 	{ 18000000, 0x7d, 0x7d, 1, 1, 0, 1, 1, 0, 0, 0, 0, 1, 1, 0, 0, 0, 0, 1, 0,
752*4882a593Smuzhiyun 		0, 0x20, 0x0c, 1, 0x0e, 0, 0,
753*4882a593Smuzhiyun 	},
754*4882a593Smuzhiyun 	{ 9000000, 0x7d, 0x7d, 1, 1, 1, 1, 1, 0, 0, 0, 0, 1, 1, 0, 0, 0, 0, 1, 0,
755*4882a593Smuzhiyun 		0, 0x20, 0x0c, 1, 0x0e, 0, 0,
756*4882a593Smuzhiyun 	},
757*4882a593Smuzhiyun 	{ ~0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
758*4882a593Smuzhiyun 		0, 0, 0, 0,
759*4882a593Smuzhiyun 	},
760*4882a593Smuzhiyun };
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun struct ropll_config ropll_tmds_cfg[] = {
763*4882a593Smuzhiyun 	{ 5940000, 124, 124, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1, 62, 1, 16, 5, 0,
764*4882a593Smuzhiyun 		1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
765*4882a593Smuzhiyun 	},
766*4882a593Smuzhiyun 	{ 3712500, 155, 155, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 62, 1, 16, 5, 0,
767*4882a593Smuzhiyun 		1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
768*4882a593Smuzhiyun 	},
769*4882a593Smuzhiyun 	{ 2970000, 124, 124, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 62, 1, 16, 5, 0,
770*4882a593Smuzhiyun 		1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
771*4882a593Smuzhiyun 	},
772*4882a593Smuzhiyun 	{ 1620000, 135, 135, 1, 1, 3, 1, 1, 0, 1, 1, 1, 1, 4, 0, 3, 5, 5, 0x10,
773*4882a593Smuzhiyun 		1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
774*4882a593Smuzhiyun 	},
775*4882a593Smuzhiyun 	{ 1856250, 155, 155, 1, 1, 3, 1, 1, 1, 1, 1, 1, 1, 62, 1, 16, 5, 0,
776*4882a593Smuzhiyun 		1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
777*4882a593Smuzhiyun 	},
778*4882a593Smuzhiyun 	{ 1485000, 0x7b, 0x7b, 1, 1, 3, 1, 1, 1, 1, 1, 1, 1, 4, 0, 3, 5, 5, 0x10,
779*4882a593Smuzhiyun 		1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
780*4882a593Smuzhiyun 	},
781*4882a593Smuzhiyun 	{ 1462500, 122, 122, 1, 1, 4, 1, 1, 1, 1, 1, 1, 1, 244, 1, 16, 1, 0, 1,
782*4882a593Smuzhiyun 		1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
783*4882a593Smuzhiyun 	},
784*4882a593Smuzhiyun 	{ 1065000, 89, 89, 1, 1, 3, 1, 1, 1, 1, 1, 1, 1, 89, 1, 16, 1, 0, 1,
785*4882a593Smuzhiyun 		1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
786*4882a593Smuzhiyun 	},
787*4882a593Smuzhiyun 	{ 1080000, 135, 135, 1, 1, 5, 1, 1, 0, 1, 0, 1, 1, 0x9, 0, 0x05, 0, 0x14,
788*4882a593Smuzhiyun 		0x18, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
789*4882a593Smuzhiyun 	},
790*4882a593Smuzhiyun 	{ 855000, 125, 125, 1, 1, 6, 1, 1, 1, 1, 1, 1, 1, 80, 1, 16, 2, 0,
791*4882a593Smuzhiyun 		1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
792*4882a593Smuzhiyun 	},
793*4882a593Smuzhiyun 	{ 835000, 105, 105, 1, 1, 5, 1, 1, 1, 1, 1, 1, 1, 42, 1, 16, 1, 0,
794*4882a593Smuzhiyun 		1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
795*4882a593Smuzhiyun 	},
796*4882a593Smuzhiyun 	{ 928125, 155, 155, 1, 1, 7, 1, 1, 1, 1, 1, 1, 1, 62, 1, 16, 5, 0,
797*4882a593Smuzhiyun 		1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
798*4882a593Smuzhiyun 	},
799*4882a593Smuzhiyun 	{ 742500, 124, 124, 1, 1, 7, 1, 1, 1, 1, 1, 1, 1, 62, 1, 16, 5, 0,
800*4882a593Smuzhiyun 		1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
801*4882a593Smuzhiyun 	},
802*4882a593Smuzhiyun 	{ 650000, 162, 162, 1, 1, 11, 1, 1, 1, 1, 1, 1, 1, 54, 0, 16, 4, 1,
803*4882a593Smuzhiyun 		1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
804*4882a593Smuzhiyun 	},
805*4882a593Smuzhiyun 	{ 337500, 0x70, 0x70, 1, 1, 0xf, 1, 1, 1, 1, 1, 1, 1, 0x2, 0, 0x01, 5, 1,
806*4882a593Smuzhiyun 		1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
807*4882a593Smuzhiyun 	},
808*4882a593Smuzhiyun 	{ 400000, 100, 100, 1, 1, 11, 1, 1, 0, 1, 0, 1, 1, 0x9, 0, 0x05, 0, 0x14,
809*4882a593Smuzhiyun 		0x18, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
810*4882a593Smuzhiyun 	},
811*4882a593Smuzhiyun 	{ 270000, 0x5a, 0x5a, 1, 1, 0xf, 1, 1, 0, 1, 0, 1, 1, 0x9, 0, 0x05, 0, 0x14,
812*4882a593Smuzhiyun 		0x18, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
813*4882a593Smuzhiyun 	},
814*4882a593Smuzhiyun 	{ 251750, 84, 84, 1, 1, 0xf, 1, 1, 1, 1, 1, 1, 1, 168, 1, 16, 4, 1,
815*4882a593Smuzhiyun 		1, 1, 0, 0x20, 0x0c, 1, 0x0e, 0, 0,
816*4882a593Smuzhiyun 	},
817*4882a593Smuzhiyun 	{ ~0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
818*4882a593Smuzhiyun 		0, 0, 0, 0,
819*4882a593Smuzhiyun 	},
820*4882a593Smuzhiyun };
821*4882a593Smuzhiyun 
hdptx_write(struct rockchip_hdptx_phy * hdptx,uint reg,uint val)822*4882a593Smuzhiyun static inline void hdptx_write(struct rockchip_hdptx_phy *hdptx, uint reg,
823*4882a593Smuzhiyun 			       uint val)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun 	writel(val, hdptx->base + reg);
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun 
hdptx_read(struct rockchip_hdptx_phy * hdptx,uint reg)828*4882a593Smuzhiyun static inline uint hdptx_read(struct rockchip_hdptx_phy *hdptx, uint reg)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun 	return readl(hdptx->base + reg);
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun 
hdptx_update_bits(struct rockchip_hdptx_phy * hdptx,uint reg,uint mask,uint val)833*4882a593Smuzhiyun static void hdptx_update_bits(struct rockchip_hdptx_phy *hdptx, uint reg,
834*4882a593Smuzhiyun 			      uint mask, uint val)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun 	uint orig, tmp;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	orig = hdptx_read(hdptx, reg);
839*4882a593Smuzhiyun 	tmp = orig & ~mask;
840*4882a593Smuzhiyun 	tmp |= val & mask;
841*4882a593Smuzhiyun 	hdptx_write(hdptx, reg, tmp);
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun 
hdptx_grf_write(struct rockchip_hdptx_phy * hdptx,uint reg,uint val)844*4882a593Smuzhiyun static void hdptx_grf_write(struct rockchip_hdptx_phy *hdptx, uint reg,
845*4882a593Smuzhiyun 			    uint val)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun 	regmap_write(hdptx->grf, reg, val);
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun 
hdptx_grf_read(struct rockchip_hdptx_phy * hdptx,uint reg)850*4882a593Smuzhiyun static uint hdptx_grf_read(struct rockchip_hdptx_phy *hdptx, uint reg)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun 	uint val;
853*4882a593Smuzhiyun 	int ret;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	ret = regmap_read(hdptx->grf, reg, &val);
856*4882a593Smuzhiyun 	if (ret)
857*4882a593Smuzhiyun 		dev_err(hdptx->dev, "regmap_read err:%d", ret);
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	return val;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun 
hdptx_pre_power_up(struct rockchip_hdptx_phy * hdptx)862*4882a593Smuzhiyun static void hdptx_pre_power_up(struct rockchip_hdptx_phy *hdptx)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun 	u32 val = 0;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	reset_assert(&hdptx->apb_reset);
867*4882a593Smuzhiyun 	udelay(20);
868*4882a593Smuzhiyun 	reset_deassert(&hdptx->apb_reset);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	reset_assert(&hdptx->lane_reset);
871*4882a593Smuzhiyun 	reset_assert(&hdptx->cmn_reset);
872*4882a593Smuzhiyun 	reset_assert(&hdptx->init_reset);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	val = (HDPTX_I_PLL_EN | HDPTX_I_BIAS_EN | HDPTX_I_BGR_EN) << 16;
875*4882a593Smuzhiyun 	hdptx_grf_write(hdptx, GRF_HDPTX_CON0, val);
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun 
hdptx_post_enable_lane(struct rockchip_hdptx_phy * hdptx)878*4882a593Smuzhiyun static int hdptx_post_enable_lane(struct rockchip_hdptx_phy *hdptx)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun 	u32 val = 0;
881*4882a593Smuzhiyun 	int i;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	reset_deassert(&hdptx->lane_reset);
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	val = (HDPTX_I_BIAS_EN | HDPTX_I_BGR_EN) << 16 | HDPTX_I_BIAS_EN |
886*4882a593Smuzhiyun 		HDPTX_I_BGR_EN;
887*4882a593Smuzhiyun 	hdptx_grf_write(hdptx, GRF_HDPTX_CON0, val);
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	/* 3 lanes frl mode */
890*4882a593Smuzhiyun 	if (hdptx->rate == FRL_6G_3LANES || hdptx->rate == FRL_3G_3LANES)
891*4882a593Smuzhiyun 		hdptx_write(hdptx, LNTOP_REG0207, 0x07);
892*4882a593Smuzhiyun 	else
893*4882a593Smuzhiyun 		hdptx_write(hdptx, LNTOP_REG0207, 0x0f);
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	val = 0;
896*4882a593Smuzhiyun 	for (i = 0; i < 50; i++) {
897*4882a593Smuzhiyun 		val = hdptx_grf_read(hdptx, GRF_HDPTX_STATUS);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 		if (val & HDPTX_O_PHY_RDY && val & HDPTX_O_PLL_LOCK_DONE)
900*4882a593Smuzhiyun 			break;
901*4882a593Smuzhiyun 		udelay(100);
902*4882a593Smuzhiyun 	}
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	if (i == 50) {
905*4882a593Smuzhiyun 		dev_err(hdptx->dev, "hdptx phy lane can't ready!\n");
906*4882a593Smuzhiyun 		return -EINVAL;
907*4882a593Smuzhiyun 	}
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	dev_err(hdptx->dev, "hdptx phy lane locked!\n");
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	return 0;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun 
hdptx_post_enable_pll(struct rockchip_hdptx_phy * hdptx)914*4882a593Smuzhiyun static int hdptx_post_enable_pll(struct rockchip_hdptx_phy *hdptx)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun 	u32 val = 0;
917*4882a593Smuzhiyun 	int i;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	val = (HDPTX_I_BIAS_EN | HDPTX_I_BGR_EN) << 16 | HDPTX_I_BIAS_EN |
920*4882a593Smuzhiyun 		HDPTX_I_BGR_EN;
921*4882a593Smuzhiyun 	hdptx_grf_write(hdptx, GRF_HDPTX_CON0, val);
922*4882a593Smuzhiyun 	udelay(10);
923*4882a593Smuzhiyun 	reset_deassert(&hdptx->init_reset);
924*4882a593Smuzhiyun 	udelay(10);
925*4882a593Smuzhiyun 	val = HDPTX_I_PLL_EN << 16 | HDPTX_I_PLL_EN;
926*4882a593Smuzhiyun 	hdptx_grf_write(hdptx, GRF_HDPTX_CON0, val);
927*4882a593Smuzhiyun 	udelay(10);
928*4882a593Smuzhiyun 	reset_deassert(&hdptx->cmn_reset);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	val = 0;
931*4882a593Smuzhiyun 	for (i = 0; i < 50; i++) {
932*4882a593Smuzhiyun 		val = hdptx_grf_read(hdptx, GRF_HDPTX_STATUS);
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 		if (val & HDPTX_O_PHY_CLK_RDY)
935*4882a593Smuzhiyun 			break;
936*4882a593Smuzhiyun 		udelay(20);
937*4882a593Smuzhiyun 	}
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	if (i == 50) {
940*4882a593Smuzhiyun 		dev_err(hdptx->dev, "hdptx phy pll can't lock!\n");
941*4882a593Smuzhiyun 		return -EINVAL;
942*4882a593Smuzhiyun 	}
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	hdptx->pll_locked = true;
945*4882a593Smuzhiyun 	dev_err(hdptx->dev, "hdptx phy pll locked!\n");
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	return 0;
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun 
hdptx_phy_clk_pll_calc(unsigned int data_rate,struct ropll_config * cfg)950*4882a593Smuzhiyun static bool hdptx_phy_clk_pll_calc(unsigned int data_rate,
951*4882a593Smuzhiyun 				   struct ropll_config *cfg)
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun 	unsigned int fref = 24000;
954*4882a593Smuzhiyun 	unsigned int sdc;
955*4882a593Smuzhiyun 	unsigned int fout = data_rate / 2;
956*4882a593Smuzhiyun 	unsigned int fvco;
957*4882a593Smuzhiyun 	u32 mdiv, sdiv, n = 8;
958*4882a593Smuzhiyun 	unsigned long k = 0, lc, k_sub, lc_sub;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	for (sdiv = 1; sdiv <= 16; sdiv++) {
961*4882a593Smuzhiyun 		if (sdiv % 2 && sdiv != 1)
962*4882a593Smuzhiyun 			continue;
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 		fvco = fout * sdiv;
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 		if (fvco < 2000000 || fvco > 4000000)
967*4882a593Smuzhiyun 			continue;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 		mdiv = DIV_ROUND_UP(fvco, fref);
970*4882a593Smuzhiyun 		if (mdiv < 20 || mdiv > 255)
971*4882a593Smuzhiyun 			continue;
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 		if (fref * mdiv - fvco) {
974*4882a593Smuzhiyun 			for (sdc = 264000; sdc <= 750000; sdc += fref)
975*4882a593Smuzhiyun 				if (sdc * n > fref * mdiv)
976*4882a593Smuzhiyun 					break;
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 			if (sdc > 750000)
979*4882a593Smuzhiyun 				continue;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 			rational_best_approximation(fref * mdiv - fvco,
982*4882a593Smuzhiyun 						    sdc / 16,
983*4882a593Smuzhiyun 						    GENMASK(6, 0),
984*4882a593Smuzhiyun 						    GENMASK(7, 0),
985*4882a593Smuzhiyun 						    &k, &lc);
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 			rational_best_approximation(sdc * n - fref * mdiv,
988*4882a593Smuzhiyun 						    sdc,
989*4882a593Smuzhiyun 						    GENMASK(6, 0),
990*4882a593Smuzhiyun 						    GENMASK(7, 0),
991*4882a593Smuzhiyun 						    &k_sub, &lc_sub);
992*4882a593Smuzhiyun 		}
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 		break;
995*4882a593Smuzhiyun 	}
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	if (sdiv > 16)
998*4882a593Smuzhiyun 		return false;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	if (cfg) {
1001*4882a593Smuzhiyun 		cfg->pms_mdiv = mdiv;
1002*4882a593Smuzhiyun 		cfg->pms_mdiv_afc = mdiv;
1003*4882a593Smuzhiyun 		cfg->pms_pdiv = 1;
1004*4882a593Smuzhiyun 		cfg->pms_refdiv = 1;
1005*4882a593Smuzhiyun 		cfg->pms_sdiv = sdiv - 1;
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 		cfg->sdm_en = k > 0 ? 1 : 0;
1008*4882a593Smuzhiyun 		if (cfg->sdm_en) {
1009*4882a593Smuzhiyun 			cfg->sdm_deno = lc;
1010*4882a593Smuzhiyun 			cfg->sdm_num_sign = 1;
1011*4882a593Smuzhiyun 			cfg->sdm_num = k;
1012*4882a593Smuzhiyun 			cfg->sdc_n = n - 3;
1013*4882a593Smuzhiyun 			cfg->sdc_num = k_sub;
1014*4882a593Smuzhiyun 			cfg->sdc_deno = lc_sub;
1015*4882a593Smuzhiyun 		}
1016*4882a593Smuzhiyun 	}
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	return true;
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun 
hdptx_lcpll_cmn_config(struct rockchip_hdptx_phy * hdptx,unsigned long bit_rate)1021*4882a593Smuzhiyun static int hdptx_lcpll_cmn_config(struct rockchip_hdptx_phy *hdptx, unsigned long bit_rate)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun 	u8 color_depth = (bit_rate & COLOR_DEPTH_MASK) ? 1 : 0;
1024*4882a593Smuzhiyun 	struct lcpll_config *cfg = lcpll_cfg;
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	printf("%s rate:%lu\n", __func__, bit_rate);
1027*4882a593Smuzhiyun 	hdptx->rate = bit_rate * 100;
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	for (; cfg->bit_rate != ~0; cfg++)
1030*4882a593Smuzhiyun 		if (bit_rate == cfg->bit_rate)
1031*4882a593Smuzhiyun 			break;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	if (cfg->bit_rate == ~0)
1034*4882a593Smuzhiyun 		return -EINVAL;
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	hdptx_pre_power_up(hdptx);
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	reset_assert(&hdptx->lcpll_reset);
1039*4882a593Smuzhiyun 	udelay(20);
1040*4882a593Smuzhiyun 	reset_deassert(&hdptx->lcpll_reset);
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	hdptx_grf_write(hdptx, GRF_HDPTX_CON0, LC_REF_CLK_SEL << 16);
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	hdptx_update_bits(hdptx, CMN_REG0008, LCPLL_EN_MASK |
1045*4882a593Smuzhiyun 		       LCPLL_LCVCO_MODE_EN_MASK, LCPLL_EN(1) |
1046*4882a593Smuzhiyun 		       LCPLL_LCVCO_MODE_EN(cfg->lcvco_mode_en));
1047*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0009, 0x0c);
1048*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG000A, 0x83);
1049*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG000B, 0x06);
1050*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG000C, 0x20);
1051*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG000D, 0xb8);
1052*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG000E, 0x0f);
1053*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG000F, 0x0f);
1054*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0010, 0x04);
1055*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0011, 0x00);
1056*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0012, 0x26);
1057*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0013, 0x22);
1058*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0014, 0x24);
1059*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0015, 0x77);
1060*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0016, 0x08);
1061*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0017, 0x00);
1062*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0018, 0x04);
1063*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0019, 0x48);
1064*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG001A, 0x01);
1065*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG001B, 0x00);
1066*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG001C, 0x01);
1067*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG001D, 0x64);
1068*4882a593Smuzhiyun 	hdptx_update_bits(hdptx, CMN_REG001E, LCPLL_PI_EN_MASK |
1069*4882a593Smuzhiyun 		       LCPLL_100M_CLK_EN_MASK,
1070*4882a593Smuzhiyun 		       LCPLL_PI_EN(cfg->pi_en) |
1071*4882a593Smuzhiyun 		       LCPLL_100M_CLK_EN(cfg->clk_en_100m));
1072*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG001F, 0x00);
1073*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0020, cfg->pms_mdiv);
1074*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0021, cfg->pms_mdiv_afc);
1075*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0022, (cfg->pms_pdiv << 4) | cfg->pms_refdiv);
1076*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0023, (cfg->pms_sdiv << 4) | cfg->pms_sdiv);
1077*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0025, 0x10);
1078*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0026, 0x53);
1079*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0027, 0x01);
1080*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0028, 0x0d);
1081*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0029, 0x01);
1082*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG002A, cfg->sdm_deno);
1083*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG002B, cfg->sdm_num_sign);
1084*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG002C, cfg->sdm_num);
1085*4882a593Smuzhiyun 	hdptx_update_bits(hdptx, CMN_REG002D, LCPLL_SDC_N_MASK,
1086*4882a593Smuzhiyun 			  LCPLL_SDC_N(cfg->sdc_n));
1087*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG002E, 0x02);
1088*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG002F, 0x0d);
1089*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0030, 0x00);
1090*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0031, 0x20);
1091*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0032, 0x30);
1092*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0033, 0x0b);
1093*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0034, 0x23);
1094*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0035, 0x00);
1095*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0038, 0x00);
1096*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0039, 0x00);
1097*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG003A, 0x00);
1098*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG003B, 0x00);
1099*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG003C, 0x80);
1100*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG003D, 0x00);
1101*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG003E, 0x0c);
1102*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG003F, 0x83);
1103*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0040, 0x06);
1104*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0041, 0x20);
1105*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0042, 0xb8);
1106*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0043, 0x00);
1107*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0044, 0x46);
1108*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0045, 0x24);
1109*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0046, 0xff);
1110*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0047, 0x00);
1111*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0048, 0x44);
1112*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0049, 0xfa);
1113*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG004A, 0x08);
1114*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG004B, 0x00);
1115*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG004C, 0x01);
1116*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG004D, 0x64);
1117*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG004E, 0x14);
1118*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG004F, 0x00);
1119*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0050, 0x00);
1120*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0051, 0x00);
1121*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0055, 0x00);
1122*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0059, 0x11);
1123*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG005A, 0x03);
1124*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG005C, 0x05);
1125*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG005D, 0x0c);
1126*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG005E, 0x07);
1127*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG005F, 0x01);
1128*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0060, 0x01);
1129*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0064, 0x07);
1130*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0065, 0x00);
1131*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0069, 0x00);
1132*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG006B, 0x04);
1133*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG006C, 0x00);
1134*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0070, 0x01);
1135*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0073, 0x30);
1136*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0074, 0x00);
1137*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0075, 0x20);
1138*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0076, 0x30);
1139*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0077, 0x08);
1140*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0078, 0x0c);
1141*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0079, 0x00);
1142*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG007B, 0x00);
1143*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG007C, 0x00);
1144*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG007D, 0x00);
1145*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG007E, 0x00);
1146*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG007F, 0x00);
1147*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0080, 0x00);
1148*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0081, 0x09);
1149*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0082, 0x04);
1150*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0083, 0x24);
1151*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0084, 0x20);
1152*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0085, 0x03);
1153*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0086, 0x01);
1154*4882a593Smuzhiyun 	hdptx_update_bits(hdptx, CMN_REG0086, PLL_PCG_POSTDIV_SEL_MASK,
1155*4882a593Smuzhiyun 			  PLL_PCG_POSTDIV_SEL(cfg->pms_sdiv));
1156*4882a593Smuzhiyun 	hdptx_update_bits(hdptx, CMN_REG0086, PLL_PCG_CLK_SEL_MASK,
1157*4882a593Smuzhiyun 			  PLL_PCG_CLK_SEL(color_depth));
1158*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0087, 0x0c);
1159*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0089, 0x02);
1160*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG008A, 0x55);
1161*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG008B, 0x25);
1162*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG008C, 0x2c);
1163*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG008D, 0x22);
1164*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG008E, 0x14);
1165*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG008F, 0x20);
1166*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0090, 0x00);
1167*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0091, 0x00);
1168*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0092, 0x00);
1169*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0093, 0x00);
1170*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0095, 0x00);
1171*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0097, 0x00);
1172*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0099, 0x00);
1173*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG009A, 0x11);
1174*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG009B, 0x10);
1175*4882a593Smuzhiyun 	hdptx_write(hdptx, SB_REG0114, 0x00);
1176*4882a593Smuzhiyun 	hdptx_write(hdptx, SB_REG0115, 0x00);
1177*4882a593Smuzhiyun 	hdptx_write(hdptx, SB_REG0116, 0x00);
1178*4882a593Smuzhiyun 	hdptx_write(hdptx, SB_REG0117, 0x00);
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	return hdptx_post_enable_pll(hdptx);
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun 
hdptx_ropll_cmn_config(struct rockchip_hdptx_phy * hdptx,unsigned long bit_rate)1183*4882a593Smuzhiyun static int hdptx_ropll_cmn_config(struct rockchip_hdptx_phy *hdptx, unsigned long bit_rate)
1184*4882a593Smuzhiyun {
1185*4882a593Smuzhiyun 	int bus_width = hdptx->bus_width;
1186*4882a593Smuzhiyun 	u8 color_depth = (bus_width & COLOR_DEPTH_MASK) ? 1 : 0;
1187*4882a593Smuzhiyun 	struct ropll_config *cfg = ropll_tmds_cfg;
1188*4882a593Smuzhiyun 	struct ropll_config rc = {0};
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	printf("%s bus_width:%x rate:%lu\n", __func__, bus_width, bit_rate);
1191*4882a593Smuzhiyun 	hdptx->rate = bit_rate * 100;
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	for (; cfg->bit_rate != ~0; cfg++)
1194*4882a593Smuzhiyun 		if (bit_rate == cfg->bit_rate)
1195*4882a593Smuzhiyun 			break;
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	if (cfg->bit_rate == ~0) {
1198*4882a593Smuzhiyun 		if (hdptx_phy_clk_pll_calc(bit_rate, &rc)) {
1199*4882a593Smuzhiyun 			cfg = &rc;
1200*4882a593Smuzhiyun 		} else {
1201*4882a593Smuzhiyun 			dev_err(hdptx->dev, "%s can't find pll cfg\n", __func__);
1202*4882a593Smuzhiyun 			return -EINVAL;
1203*4882a593Smuzhiyun 		}
1204*4882a593Smuzhiyun 	}
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	dev_dbg(hdptx->dev, "mdiv=%u, sdiv=%u\n",
1207*4882a593Smuzhiyun 		cfg->pms_mdiv, cfg->pms_sdiv + 1);
1208*4882a593Smuzhiyun 	dev_dbg(hdptx->dev, "sdm_en=%u, k_sign=%u, k=%u, lc=%u",
1209*4882a593Smuzhiyun 		cfg->sdm_en, cfg->sdm_num_sign, cfg->sdm_num, cfg->sdm_deno);
1210*4882a593Smuzhiyun 	dev_dbg(hdptx->dev, "n=%u, k_sub=%u, lc_sub=%u\n",
1211*4882a593Smuzhiyun 		cfg->sdc_n + 3, cfg->sdc_num, cfg->sdc_deno);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	hdptx_pre_power_up(hdptx);
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	reset_assert(&hdptx->ropll_reset);
1216*4882a593Smuzhiyun 	udelay(20);
1217*4882a593Smuzhiyun 	reset_deassert(&hdptx->ropll_reset);
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	hdptx_grf_write(hdptx, GRF_HDPTX_CON0, LC_REF_CLK_SEL << 16);
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0008, 0x00);
1222*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0009, 0x0c);
1223*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG000A, 0x83);
1224*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG000B, 0x06);
1225*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG000C, 0x20);
1226*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG000D, 0xb8);
1227*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG000E, 0x0f);
1228*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG000F, 0x0f);
1229*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0010, 0x04);
1230*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0011, 0x01);
1231*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0012, 0x26);
1232*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0013, 0x22);
1233*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0014, 0x24);
1234*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0015, 0x77);
1235*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0016, 0x08);
1236*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0017, 0x20);
1237*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0018, 0x04);
1238*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0019, 0x48);
1239*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG001A, 0x01);
1240*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG001B, 0x00);
1241*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG001C, 0x01);
1242*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG001D, 0x64);
1243*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG001E, 0x14);
1244*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG001F, 0x00);
1245*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0020, 0x00);
1246*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0021, 0x00);
1247*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0022, 0x11);
1248*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0023, 0x00);
1249*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0024, 0x00);
1250*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0025, 0x53);
1251*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0026, 0x00);
1252*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0027, 0x00);
1253*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0028, 0x01);
1254*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0029, 0x01);
1255*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG002A, 0x00);
1256*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG002B, 0x00);
1257*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG002C, 0x00);
1258*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG002D, 0x00);
1259*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG002E, 0x04);
1260*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG002F, 0x00);
1261*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0030, 0x20);
1262*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0031, 0x30);
1263*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0032, 0x0b);
1264*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0033, 0x23);
1265*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0034, 0x00);
1266*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0035, 0x00);
1267*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0038, 0x00);
1268*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0039, 0x00);
1269*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG003A, 0x00);
1270*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG003B, 0x00);
1271*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG003C, 0x80);
1272*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG003D, 0x40);
1273*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG003E, 0x0c);
1274*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG003F, 0x83);
1275*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0040, 0x06);
1276*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0041, 0x20);
1277*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0042, 0x78);
1278*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0043, 0x00);
1279*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0044, 0x46);
1280*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0045, 0x24);
1281*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0046, 0xdd);
1282*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0047, 0x00);
1283*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0048, 0x11);
1284*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0049, 0xfa);
1285*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG004A, 0x08);
1286*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG004B, 0x00);
1287*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG004C, 0x01);
1288*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG004D, 0x64);
1289*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG004E, 0x34);
1290*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG004F, 0x00);
1291*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0050, 0x00);
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0051, cfg->pms_mdiv);
1294*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0055, cfg->pms_mdiv_afc);
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0059, (cfg->pms_pdiv << 4) | cfg->pms_refdiv);
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG005A, (cfg->pms_sdiv << 4));
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG005C, 0x25);
1301*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG005D, 0x0c);
1302*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG005E, 0x4f);
1303*4882a593Smuzhiyun 	hdptx_update_bits(hdptx, CMN_REG005E, ROPLL_SDM_EN_MASK,
1304*4882a593Smuzhiyun 			  ROPLL_SDM_EN(cfg->sdm_en));
1305*4882a593Smuzhiyun 	if (!cfg->sdm_en)
1306*4882a593Smuzhiyun 		hdptx_update_bits(hdptx, CMN_REG005E, 0xf, 0);
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG005F, 0x01);
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	hdptx_update_bits(hdptx, CMN_REG0064, ROPLL_SDM_NUM_SIGN_RBR_MASK,
1311*4882a593Smuzhiyun 			  ROPLL_SDM_NUM_SIGN_RBR(cfg->sdm_num_sign));
1312*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0065, cfg->sdm_num);
1313*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0060, cfg->sdm_deno);
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	hdptx_update_bits(hdptx, CMN_REG0069, ROPLL_SDC_N_RBR_MASK,
1316*4882a593Smuzhiyun 			  ROPLL_SDC_N_RBR(cfg->sdc_n));
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG006C, cfg->sdc_num);
1319*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0070, cfg->sdc_deno);
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG006B, 0x04);
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0073, 0x30);
1324*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0074, 0x04);
1325*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0075, 0x20);
1326*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0076, 0x30);
1327*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0077, 0x08);
1328*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0078, 0x0c);
1329*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0079, 0x00);
1330*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG007B, 0x00);
1331*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG007C, 0x00);
1332*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG007D, 0x00);
1333*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG007E, 0x00);
1334*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG007F, 0x00);
1335*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0080, 0x00);
1336*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0081, 0x01);
1337*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0082, 0x04);
1338*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0083, 0x24);
1339*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0084, 0x20);
1340*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0085, 0x03);
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	hdptx_update_bits(hdptx, CMN_REG0086, PLL_PCG_POSTDIV_SEL_MASK,
1343*4882a593Smuzhiyun 			  PLL_PCG_POSTDIV_SEL(cfg->pms_sdiv));
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	hdptx_update_bits(hdptx, CMN_REG0086, PLL_PCG_CLK_SEL_MASK,
1346*4882a593Smuzhiyun 			  PLL_PCG_CLK_SEL(color_depth));
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	hdptx_update_bits(hdptx, CMN_REG0086, PLL_PCG_CLK_EN, PLL_PCG_CLK_EN);
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0087, 0x04);
1351*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0089, 0x00);
1352*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG008A, 0x55);
1353*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG008B, 0x25);
1354*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG008C, 0x2c);
1355*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG008D, 0x22);
1356*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG008E, 0x14);
1357*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG008F, 0x20);
1358*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0090, 0x00);
1359*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0091, 0x00);
1360*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0092, 0x00);
1361*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0093, 0x00);
1362*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0095, 0x00);
1363*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0097, 0x02);
1364*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0099, 0x04);
1365*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG009A, 0x11);
1366*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG009B, 0x00);
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	return hdptx_post_enable_pll(hdptx);
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun 
hdptx_ropll_tmds_mode_config(struct rockchip_hdptx_phy * hdptx,u32 rate)1371*4882a593Smuzhiyun static int hdptx_ropll_tmds_mode_config(struct rockchip_hdptx_phy *hdptx, u32 rate)
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun 	u32 bit_rate = rate & DATA_RATE_MASK;
1374*4882a593Smuzhiyun 	u8 color_depth = (rate & COLOR_DEPTH_MASK) ? 1 : 0;
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	if (color_depth)
1377*4882a593Smuzhiyun 		bit_rate = bit_rate * 5 / 4;
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	hdptx_write(hdptx, SB_REG0114, 0x00);
1380*4882a593Smuzhiyun 	hdptx_write(hdptx, SB_REG0115, 0x00);
1381*4882a593Smuzhiyun 	hdptx_write(hdptx, SB_REG0116, 0x00);
1382*4882a593Smuzhiyun 	hdptx_write(hdptx, SB_REG0117, 0x00);
1383*4882a593Smuzhiyun 	hdptx_write(hdptx, LNTOP_REG0200, 0x06);
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	if (bit_rate >= 3400000) {
1386*4882a593Smuzhiyun 		/* For 1/40 bitrate clk */
1387*4882a593Smuzhiyun 		hdptx_write(hdptx, LNTOP_REG0201, 0x00);
1388*4882a593Smuzhiyun 		hdptx_write(hdptx, LNTOP_REG0202, 0x00);
1389*4882a593Smuzhiyun 		hdptx_write(hdptx, LNTOP_REG0203, 0x0f);
1390*4882a593Smuzhiyun 		hdptx_write(hdptx, LNTOP_REG0204, 0xff);
1391*4882a593Smuzhiyun 		hdptx_write(hdptx, LNTOP_REG0205, 0xff);
1392*4882a593Smuzhiyun 	} else {
1393*4882a593Smuzhiyun 		/* For 1/10 bitrate clk */
1394*4882a593Smuzhiyun 		hdptx_write(hdptx, LNTOP_REG0201, 0x07);
1395*4882a593Smuzhiyun 		hdptx_write(hdptx, LNTOP_REG0202, 0xc1);
1396*4882a593Smuzhiyun 		hdptx_write(hdptx, LNTOP_REG0203, 0xf0);
1397*4882a593Smuzhiyun 		hdptx_write(hdptx, LNTOP_REG0204, 0x7c);
1398*4882a593Smuzhiyun 		hdptx_write(hdptx, LNTOP_REG0205, 0x1f);
1399*4882a593Smuzhiyun 	}
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 	hdptx_write(hdptx, LNTOP_REG0206, 0x07);
1402*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0303, 0x0c);
1403*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0307, 0x20);
1404*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG030A, 0x17);
1405*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG030B, 0x77);
1406*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG030C, 0x77);
1407*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG030D, 0x77);
1408*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG030E, 0x38);
1409*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0310, 0x03);
1410*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0311, 0x0f);
1411*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0312, 0x00);
1412*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0316, 0x02);
1413*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG031B, 0x01);
1414*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG031E, 0x00);
1415*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG031F, 0x15);
1416*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0320, 0xa0);
1417*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0403, 0x0c);
1418*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0407, 0x20);
1419*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG040A, 0x17);
1420*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG040B, 0x77);
1421*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG040C, 0x77);
1422*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG040D, 0x77);
1423*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG040E, 0x38);
1424*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0410, 0x03);
1425*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0411, 0x0f);
1426*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0412, 0x00);
1427*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0416, 0x02);
1428*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG041B, 0x01);
1429*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG041E, 0x00);
1430*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG041F, 0x15);
1431*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0420, 0xa0);
1432*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0503, 0x0c);
1433*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0507, 0x20);
1434*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG050A, 0x17);
1435*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG050B, 0x77);
1436*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG050C, 0x77);
1437*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG050D, 0x77);
1438*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG050E, 0x38);
1439*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0510, 0x03);
1440*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0511, 0x0f);
1441*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0512, 0x00);
1442*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0516, 0x02);
1443*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG051B, 0x01);
1444*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG051E, 0x00);
1445*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG051F, 0x15);
1446*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0520, 0xa0);
1447*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0603, 0x0c);
1448*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0607, 0x20);
1449*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG060A, 0x17);
1450*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG060B, 0x77);
1451*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG060C, 0x77);
1452*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG060D, 0x77);
1453*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG060E, 0x38);
1454*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0610, 0x03);
1455*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0611, 0x0f);
1456*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0612, 0x00);
1457*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0616, 0x02);
1458*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG061B, 0x01);
1459*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG061E, 0x08);
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	/* fix Inter-Pair Skew exceed the limits */
1462*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG031E, 0x02);
1463*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG041E, 0x02);
1464*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG051E, 0x02);
1465*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG061E, 0x0a);
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG061F, 0x15);
1468*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0620, 0xa0);
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0303, 0x2f);
1471*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0403, 0x2f);
1472*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0503, 0x2f);
1473*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0603, 0x2f);
1474*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0305, 0x03);
1475*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0405, 0x03);
1476*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0505, 0x03);
1477*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0605, 0x03);
1478*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0306, 0x1c);
1479*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0406, 0x1c);
1480*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0506, 0x1c);
1481*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0606, 0x1c);
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	return hdptx_post_enable_lane(hdptx);
1484*4882a593Smuzhiyun }
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun static int
hdptx_lcpll_ropll_cmn_config(struct rockchip_hdptx_phy * hdptx,unsigned long rate)1487*4882a593Smuzhiyun hdptx_lcpll_ropll_cmn_config(struct rockchip_hdptx_phy *hdptx,
1488*4882a593Smuzhiyun 			     unsigned long rate)
1489*4882a593Smuzhiyun {
1490*4882a593Smuzhiyun 	u32 val;
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	printf("%s rate:%lu\n", __func__, rate);
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	hdptx->rate = rate * 100;
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	hdptx_pre_power_up(hdptx);
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	reset_assert(&hdptx->ropll_reset);
1499*4882a593Smuzhiyun 	udelay(20);
1500*4882a593Smuzhiyun 	reset_deassert(&hdptx->ropll_reset);
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	reset_assert(&hdptx->lcpll_reset);
1503*4882a593Smuzhiyun 	udelay(20);
1504*4882a593Smuzhiyun 	reset_deassert(&hdptx->lcpll_reset);
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun 	/* ROPLL input reference clock from LCPLL (cascade mode) */
1507*4882a593Smuzhiyun 	val = (LC_REF_CLK_SEL << 16) | LC_REF_CLK_SEL;
1508*4882a593Smuzhiyun 	hdptx_grf_write(hdptx, GRF_HDPTX_CON0, val);
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0008, 0xd0);
1511*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0009, 0x0c);
1512*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG000A, 0x83);
1513*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG000B, 0x06);
1514*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG000C, 0x20);
1515*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG000D, 0xb8);
1516*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG000E, 0x0f);
1517*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG000F, 0x0f);
1518*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0010, 0x04);
1519*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0011, 0x00);
1520*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0012, 0x26);
1521*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0013, 0x22);
1522*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0014, 0x24);
1523*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0015, 0x77);
1524*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0016, 0x08);
1525*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0017, 0x00);
1526*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0018, 0x04);
1527*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0019, 0x48);
1528*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG001A, 0x01);
1529*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG001B, 0x00);
1530*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG001C, 0x01);
1531*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG001D, 0x64);
1532*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG001E, 0x35);
1533*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG001F, 0x00);
1534*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0020, 0x6b);
1535*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0021, 0x6b);
1536*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0022, 0x11);
1537*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0024, 0x00);
1538*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0025, 0x10);
1539*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0026, 0x53);
1540*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0027, 0x15);
1541*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0028, 0x0d);
1542*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0029, 0x01);
1543*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG002A, 0x09);
1544*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG002B, 0x01);
1545*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG002C, 0x02);
1546*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG002D, 0x02);
1547*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG002E, 0x0d);
1548*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG002F, 0x61);
1549*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0030, 0x00);
1550*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0031, 0x20);
1551*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0032, 0x30);
1552*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0033, 0x0b);
1553*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0034, 0x23);
1554*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0035, 0x00);
1555*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0037, 0x00);
1556*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0038, 0x00);
1557*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0039, 0x00);
1558*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG003A, 0x00);
1559*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG003B, 0x00);
1560*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG003C, 0x80);
1561*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG003D, 0xc0);
1562*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG003E, 0x0c);
1563*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG003F, 0x83);
1564*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0040, 0x06);
1565*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0041, 0x20);
1566*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0042, 0xb8);
1567*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0043, 0x00);
1568*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0044, 0x46);
1569*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0045, 0x24);
1570*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0046, 0xff);
1571*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0047, 0x00);
1572*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0048, 0x44);
1573*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0049, 0xfa);
1574*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG004A, 0x08);
1575*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG004B, 0x00);
1576*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG004C, 0x01);
1577*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG004D, 0x64);
1578*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG004E, 0x14);
1579*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG004F, 0x00);
1580*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0050, 0x00);
1581*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0054, 0x19);
1582*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0058, 0x19);
1583*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0059, 0x11);
1584*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG005B, 0x30);
1585*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG005C, 0x25);
1586*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG005D, 0x14);
1587*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG005E, 0x0e);
1588*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG005F, 0x01);
1589*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0063, 0x01);
1590*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0064, 0x0e);
1591*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0068, 0x00);
1592*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0069, 0x02);
1593*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG006B, 0x00);
1594*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG006F, 0x00);
1595*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0073, 0x02);
1596*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0074, 0x00);
1597*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0075, 0x20);
1598*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0076, 0x30);
1599*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0077, 0x08);
1600*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0078, 0x0c);
1601*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG007A, 0x00);
1602*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG007B, 0x00);
1603*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG007C, 0x00);
1604*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG007D, 0x00);
1605*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG007E, 0x00);
1606*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG007F, 0x00);
1607*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0080, 0x00);
1608*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0081, 0x09);
1609*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0082, 0x04);
1610*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0083, 0x24);
1611*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0084, 0x20);
1612*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0085, 0x03);
1613*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0086, 0x11);
1614*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0087, 0x0c);
1615*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0089, 0x00);
1616*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG008A, 0x55);
1617*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG008B, 0x25);
1618*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG008C, 0x2c);
1619*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG008D, 0x22);
1620*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG008E, 0x14);
1621*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG008F, 0x20);
1622*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0090, 0x00);
1623*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0091, 0x00);
1624*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0092, 0x00);
1625*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0093, 0x00);
1626*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0095, 0x03);
1627*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0097, 0x00);
1628*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG0099, 0x00);
1629*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG009A, 0x11);
1630*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG009B, 0x10);
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG009E, 0x03);
1633*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG00A0, 0x60);
1634*4882a593Smuzhiyun 	hdptx_write(hdptx, CMN_REG009F, 0xff);
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 	return hdptx_post_enable_pll(hdptx);
1637*4882a593Smuzhiyun }
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun 
hdptx_lcpll_ropll_frl_mode_config(struct rockchip_hdptx_phy * hdptx)1640*4882a593Smuzhiyun static int hdptx_lcpll_ropll_frl_mode_config(struct rockchip_hdptx_phy *hdptx)
1641*4882a593Smuzhiyun {
1642*4882a593Smuzhiyun 	hdptx_write(hdptx, SB_REG0114, 0x00);
1643*4882a593Smuzhiyun 	hdptx_write(hdptx, SB_REG0115, 0x00);
1644*4882a593Smuzhiyun 	hdptx_write(hdptx, SB_REG0116, 0x00);
1645*4882a593Smuzhiyun 	hdptx_write(hdptx, SB_REG0117, 0x00);
1646*4882a593Smuzhiyun 	hdptx_write(hdptx, LNTOP_REG0200, 0x04);
1647*4882a593Smuzhiyun 	hdptx_write(hdptx, LNTOP_REG0201, 0x00);
1648*4882a593Smuzhiyun 	hdptx_write(hdptx, LNTOP_REG0202, 0x00);
1649*4882a593Smuzhiyun 	hdptx_write(hdptx, LNTOP_REG0203, 0xf0);
1650*4882a593Smuzhiyun 	hdptx_write(hdptx, LNTOP_REG0204, 0xff);
1651*4882a593Smuzhiyun 	hdptx_write(hdptx, LNTOP_REG0205, 0xff);
1652*4882a593Smuzhiyun 	hdptx_write(hdptx, LNTOP_REG0206, 0x05);
1653*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0303, 0x0c);
1654*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0307, 0x20);
1655*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG030A, 0x17);
1656*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG030B, 0x77);
1657*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG030C, 0x77);
1658*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG030D, 0x77);
1659*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG030E, 0x38);
1660*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0310, 0x03);
1661*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0311, 0x0f);
1662*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0312, 0x3c);
1663*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0316, 0x02);
1664*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG031B, 0x01);
1665*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG031F, 0x15);
1666*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0320, 0xa0);
1667*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0403, 0x0c);
1668*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0407, 0x20);
1669*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG040A, 0x17);
1670*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG040B, 0x77);
1671*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG040C, 0x77);
1672*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG040D, 0x77);
1673*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG040E, 0x38);
1674*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0410, 0x03);
1675*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0411, 0x0f);
1676*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0412, 0x3c);
1677*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0416, 0x02);
1678*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG041B, 0x01);
1679*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG041F, 0x15);
1680*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0420, 0xa0);
1681*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0503, 0x0c);
1682*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0507, 0x20);
1683*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG050A, 0x17);
1684*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG050B, 0x77);
1685*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG050C, 0x77);
1686*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG050D, 0x77);
1687*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0507, 0x20);
1688*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG050A, 0x17);
1689*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG050B, 0x77);
1690*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG050C, 0x77);
1691*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG050D, 0x77);
1692*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG050E, 0x38);
1693*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0510, 0x03);
1694*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0511, 0x0f);
1695*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0512, 0x3c);
1696*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0516, 0x02);
1697*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG051B, 0x01);
1698*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG051F, 0x15);
1699*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0520, 0xa0);
1700*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0603, 0x0c);
1701*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0607, 0x20);
1702*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG060A, 0x17);
1703*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG060B, 0x77);
1704*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG060C, 0x77);
1705*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG060D, 0x77);
1706*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG060E, 0x38);
1707*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0610, 0x03);
1708*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0611, 0x0f);
1709*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0612, 0x3c);
1710*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0616, 0x02);
1711*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG061B, 0x01);
1712*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG061F, 0x15);
1713*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0620, 0xa0);
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG031E, 0x02);
1716*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG041E, 0x02);
1717*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG051E, 0x02);
1718*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG061E, 0x02);
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0303, 0x2f);
1721*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0403, 0x2f);
1722*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0503, 0x2f);
1723*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0603, 0x2f);
1724*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0305, 0x03);
1725*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0405, 0x03);
1726*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0505, 0x03);
1727*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0605, 0x03);
1728*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0306, 0xfc);
1729*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0406, 0xfc);
1730*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0506, 0xfc);
1731*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0606, 0xfc);
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0305, 0x4f);
1734*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0405, 0x4f);
1735*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0505, 0x4f);
1736*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0605, 0x4f);
1737*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0304, 0x14);
1738*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0404, 0x14);
1739*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0504, 0x14);
1740*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0604, 0x14);
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 	return hdptx_post_enable_lane(hdptx);
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun 
hdptx_lcpll_frl_mode_config(struct rockchip_hdptx_phy * hdptx,u32 rate)1746*4882a593Smuzhiyun static int hdptx_lcpll_frl_mode_config(struct rockchip_hdptx_phy *hdptx, u32 rate)
1747*4882a593Smuzhiyun {
1748*4882a593Smuzhiyun 	hdptx_write(hdptx, LNTOP_REG0200, 0x04);
1749*4882a593Smuzhiyun 	hdptx_write(hdptx, LNTOP_REG0201, 0x00);
1750*4882a593Smuzhiyun 	hdptx_write(hdptx, LNTOP_REG0202, 0x00);
1751*4882a593Smuzhiyun 	hdptx_write(hdptx, LNTOP_REG0203, 0xf0);
1752*4882a593Smuzhiyun 	hdptx_write(hdptx, LNTOP_REG0204, 0xff);
1753*4882a593Smuzhiyun 	hdptx_write(hdptx, LNTOP_REG0205, 0xff);
1754*4882a593Smuzhiyun 	hdptx_write(hdptx, LNTOP_REG0206, 0x05);
1755*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0303, 0x0c);
1756*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0307, 0x20);
1757*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG030A, 0x17);
1758*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG030B, 0x77);
1759*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG030C, 0x77);
1760*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG030D, 0x77);
1761*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG030E, 0x38);
1762*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0310, 0x03);
1763*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0311, 0x0f);
1764*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0312, 0x3c);
1765*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0316, 0x02);
1766*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG031B, 0x01);
1767*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG031F, 0x15);
1768*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0320, 0xa0);
1769*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0403, 0x0c);
1770*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0407, 0x20);
1771*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG040A, 0x17);
1772*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG040B, 0x77);
1773*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG040C, 0x77);
1774*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG040D, 0x77);
1775*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG040E, 0x38);
1776*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0410, 0x03);
1777*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0411, 0x0f);
1778*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0412, 0x3c);
1779*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0416, 0x02);
1780*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG041B, 0x01);
1781*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG041F, 0x15);
1782*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0420, 0xa0);
1783*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0503, 0x0c);
1784*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0507, 0x20);
1785*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG050A, 0x17);
1786*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG050B, 0x77);
1787*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG050C, 0x77);
1788*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG050D, 0x77);
1789*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG050E, 0x38);
1790*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0510, 0x03);
1791*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0511, 0x0f);
1792*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0512, 0x3c);
1793*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0516, 0x02);
1794*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG051B, 0x01);
1795*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG051F, 0x15);
1796*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0520, 0xa0);
1797*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0603, 0x0c);
1798*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0607, 0x20);
1799*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG060A, 0x17);
1800*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG060B, 0x77);
1801*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG060C, 0x77);
1802*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG060D, 0x77);
1803*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG060E, 0x38);
1804*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0610, 0x03);
1805*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0611, 0x0f);
1806*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0612, 0x3c);
1807*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0616, 0x02);
1808*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG061B, 0x01);
1809*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG061F, 0x15);
1810*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0620, 0xa0);
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG031E, 0x02);
1813*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG041E, 0x02);
1814*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG051E, 0x02);
1815*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG061E, 0x02);
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0303, 0x2f);
1818*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0403, 0x2f);
1819*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0503, 0x2f);
1820*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0603, 0x2f);
1821*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0305, 0x03);
1822*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0405, 0x03);
1823*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0505, 0x03);
1824*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0605, 0x03);
1825*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0306, 0xfc);
1826*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0406, 0xfc);
1827*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0506, 0xfc);
1828*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0606, 0xfc);
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0305, 0x4f);
1831*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0405, 0x4f);
1832*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0505, 0x4f);
1833*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0605, 0x4f);
1834*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0304, 0x14);
1835*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0404, 0x14);
1836*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0504, 0x14);
1837*4882a593Smuzhiyun 	hdptx_write(hdptx, LANE_REG0604, 0x14);
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 	return hdptx_post_enable_lane(hdptx);
1840*4882a593Smuzhiyun }
1841*4882a593Smuzhiyun 
rockchip_hdptx_phy_power_on(struct rockchip_phy * phy)1842*4882a593Smuzhiyun static int rockchip_hdptx_phy_power_on(struct rockchip_phy *phy)
1843*4882a593Smuzhiyun {
1844*4882a593Smuzhiyun 	struct rockchip_hdptx_phy *hdptx = dev_get_priv(phy->dev);
1845*4882a593Smuzhiyun 	int bus_width = hdptx->bus_width;
1846*4882a593Smuzhiyun 	int bit_rate = bus_width & DATA_RATE_MASK;
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	printf("bus_width:0x%x,bit_rate:%d\n", bus_width, bit_rate);
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	if (bus_width & HDMI_MODE_MASK)
1851*4882a593Smuzhiyun 		if (bit_rate != (FRL_8G_4LANES / 100))
1852*4882a593Smuzhiyun 			return hdptx_lcpll_frl_mode_config(hdptx, bus_width);
1853*4882a593Smuzhiyun 		else
1854*4882a593Smuzhiyun 			return hdptx_lcpll_ropll_frl_mode_config(hdptx);
1855*4882a593Smuzhiyun 	else
1856*4882a593Smuzhiyun 		return hdptx_ropll_tmds_mode_config(hdptx, bus_width);
1857*4882a593Smuzhiyun }
1858*4882a593Smuzhiyun 
rockchip_hdptx_phy_power_off(struct rockchip_phy * phy)1859*4882a593Smuzhiyun static int rockchip_hdptx_phy_power_off(struct rockchip_phy *phy)
1860*4882a593Smuzhiyun {
1861*4882a593Smuzhiyun 	return 0;
1862*4882a593Smuzhiyun }
1863*4882a593Smuzhiyun 
rockchip_hdptx_phy_clk_round_rate(struct rockchip_phy * phy,unsigned long rate)1864*4882a593Smuzhiyun static long rockchip_hdptx_phy_clk_round_rate(struct rockchip_phy *phy,
1865*4882a593Smuzhiyun 					      unsigned long rate)
1866*4882a593Smuzhiyun {
1867*4882a593Smuzhiyun 	struct ropll_config *cfg = ropll_tmds_cfg;
1868*4882a593Smuzhiyun 	u32 bit_rate = rate / 100;
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 	for (; cfg->bit_rate != ~0; cfg++)
1871*4882a593Smuzhiyun 		if (bit_rate == cfg->bit_rate)
1872*4882a593Smuzhiyun 			break;
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun 	if (cfg->bit_rate == ~0 && !hdptx_phy_clk_pll_calc(bit_rate, NULL))
1875*4882a593Smuzhiyun 		return -EINVAL;
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun 	return rate;
1878*4882a593Smuzhiyun }
1879*4882a593Smuzhiyun 
rockchip_hdptx_phy_clk_set_rate(struct rockchip_phy * phy,unsigned long rate)1880*4882a593Smuzhiyun static unsigned long rockchip_hdptx_phy_clk_set_rate(struct rockchip_phy *phy,
1881*4882a593Smuzhiyun 						     unsigned long rate)
1882*4882a593Smuzhiyun {
1883*4882a593Smuzhiyun 	struct rockchip_hdptx_phy *hdptx = dev_get_priv(phy->dev);
1884*4882a593Smuzhiyun 	int bus_width = hdptx->bus_width;
1885*4882a593Smuzhiyun 	u8 color_depth = (bus_width & COLOR_DEPTH_MASK) ? 1 : 0;
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun 	if (color_depth)
1888*4882a593Smuzhiyun 		rate = (rate / 100) * 5 / 4;
1889*4882a593Smuzhiyun 	else
1890*4882a593Smuzhiyun 		rate = rate / 100;
1891*4882a593Smuzhiyun 	return hdptx_ropll_cmn_config(hdptx, rate);
1892*4882a593Smuzhiyun }
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun static int
rockchip_hdptx_phy_set_bus_width(struct rockchip_phy * phy,u32 bus_width)1895*4882a593Smuzhiyun rockchip_hdptx_phy_set_bus_width(struct rockchip_phy *phy, u32 bus_width)
1896*4882a593Smuzhiyun {
1897*4882a593Smuzhiyun 	struct rockchip_hdptx_phy *hdptx = dev_get_priv(phy->dev);
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 	hdptx->bus_width = bus_width;
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 	return 0;
1902*4882a593Smuzhiyun }
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun const struct rockchip_phy_funcs hdptx_hdmi_phy_funcs = {
1905*4882a593Smuzhiyun 	.power_on = rockchip_hdptx_phy_power_on,
1906*4882a593Smuzhiyun 	.power_off = rockchip_hdptx_phy_power_off,
1907*4882a593Smuzhiyun 	.set_pll = rockchip_hdptx_phy_clk_set_rate,
1908*4882a593Smuzhiyun 	.set_bus_width = rockchip_hdptx_phy_set_bus_width,
1909*4882a593Smuzhiyun 	.round_rate = rockchip_hdptx_phy_clk_round_rate,
1910*4882a593Smuzhiyun };
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun static struct rockchip_phy hdptx_hdmi_phy_driver_data0 = {
1913*4882a593Smuzhiyun 	 .funcs = &hdptx_hdmi_phy_funcs,
1914*4882a593Smuzhiyun };
1915*4882a593Smuzhiyun 
1916*4882a593Smuzhiyun static struct rockchip_phy hdptx_hdmi_phy_driver_data1 = {
1917*4882a593Smuzhiyun 	 .funcs = &hdptx_hdmi_phy_funcs,
1918*4882a593Smuzhiyun };
1919*4882a593Smuzhiyun 
rockchip_hdptx_phy_hdmi_probe(struct udevice * dev)1920*4882a593Smuzhiyun static int rockchip_hdptx_phy_hdmi_probe(struct udevice *dev)
1921*4882a593Smuzhiyun {
1922*4882a593Smuzhiyun 	struct rockchip_hdptx_phy *hdptx = dev_get_priv(dev);
1923*4882a593Smuzhiyun 	struct rockchip_phy *phy;
1924*4882a593Smuzhiyun 	struct udevice *syscon;
1925*4882a593Smuzhiyun 	int ret;
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun 	hdptx->id = of_alias_get_id(ofnode_to_np(dev->node), "hdptxhdmi");
1928*4882a593Smuzhiyun 	if (hdptx->id < 0)
1929*4882a593Smuzhiyun 		hdptx->id = 0;
1930*4882a593Smuzhiyun 
1931*4882a593Smuzhiyun 	if (!hdptx->id) {
1932*4882a593Smuzhiyun 		g_hdptx0 = hdptx;
1933*4882a593Smuzhiyun 		dev->driver_data = (ulong)&hdptx_hdmi_phy_driver_data0;
1934*4882a593Smuzhiyun 		phy = &hdptx_hdmi_phy_driver_data0;
1935*4882a593Smuzhiyun 	} else {
1936*4882a593Smuzhiyun 		g_hdptx1 = hdptx;
1937*4882a593Smuzhiyun 		dev->driver_data = (ulong)&hdptx_hdmi_phy_driver_data1;
1938*4882a593Smuzhiyun 		phy = &hdptx_hdmi_phy_driver_data1;
1939*4882a593Smuzhiyun 	}
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	hdptx->base = dev_read_addr_ptr(dev);
1942*4882a593Smuzhiyun 	if (!hdptx->base)
1943*4882a593Smuzhiyun 		return -ENOENT;
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun 	ret = uclass_get_device_by_phandle(UCLASS_SYSCON, dev, "rockchip,grf",
1946*4882a593Smuzhiyun 					   &syscon);
1947*4882a593Smuzhiyun 	if (ret)
1948*4882a593Smuzhiyun 		return ret;
1949*4882a593Smuzhiyun 
1950*4882a593Smuzhiyun 	hdptx->grf = syscon_get_regmap(syscon);
1951*4882a593Smuzhiyun 	if (IS_ERR(hdptx->grf)) {
1952*4882a593Smuzhiyun 		ret = PTR_ERR(hdptx->grf);
1953*4882a593Smuzhiyun 		dev_err(dev, "unable to find regmap: %d\n", ret);
1954*4882a593Smuzhiyun 		return ret;
1955*4882a593Smuzhiyun 	}
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	hdptx->dev = dev;
1958*4882a593Smuzhiyun 	phy->dev = dev;
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 	ret = reset_get_by_name(dev, "apb", &hdptx->apb_reset);
1961*4882a593Smuzhiyun 	if (ret < 0) {
1962*4882a593Smuzhiyun 		dev_err(dev, "failed to get apb reset: %d\n", ret);
1963*4882a593Smuzhiyun 		return ret;
1964*4882a593Smuzhiyun 	}
1965*4882a593Smuzhiyun 
1966*4882a593Smuzhiyun 	ret = reset_get_by_name(dev, "init", &hdptx->init_reset);
1967*4882a593Smuzhiyun 	if (ret < 0) {
1968*4882a593Smuzhiyun 		dev_err(dev, "failed to get init reset: %d\n", ret);
1969*4882a593Smuzhiyun 		return ret;
1970*4882a593Smuzhiyun 	}
1971*4882a593Smuzhiyun 
1972*4882a593Smuzhiyun 	ret = reset_get_by_name(dev, "cmn", &hdptx->cmn_reset);
1973*4882a593Smuzhiyun 	if (ret < 0) {
1974*4882a593Smuzhiyun 		dev_err(dev, "failed to get cmn reset: %d\n", ret);
1975*4882a593Smuzhiyun 		return ret;
1976*4882a593Smuzhiyun 	}
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun 	ret = reset_get_by_name(dev, "lane", &hdptx->lane_reset);
1979*4882a593Smuzhiyun 	if (ret < 0) {
1980*4882a593Smuzhiyun 		dev_err(dev, "failed to get lane reset: %d\n", ret);
1981*4882a593Smuzhiyun 		return ret;
1982*4882a593Smuzhiyun 	}
1983*4882a593Smuzhiyun 
1984*4882a593Smuzhiyun 	ret = reset_get_by_name(dev, "ropll", &hdptx->ropll_reset);
1985*4882a593Smuzhiyun 	if (ret < 0) {
1986*4882a593Smuzhiyun 		dev_err(dev, "failed to get ropll reset: %d\n", ret);
1987*4882a593Smuzhiyun 		return ret;
1988*4882a593Smuzhiyun 	}
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun 	ret = reset_get_by_name(dev, "lcpll", &hdptx->lcpll_reset);
1991*4882a593Smuzhiyun 	if (ret < 0) {
1992*4882a593Smuzhiyun 		dev_err(dev, "failed to get lane reset: %d\n", ret);
1993*4882a593Smuzhiyun 		return ret;
1994*4882a593Smuzhiyun 	}
1995*4882a593Smuzhiyun 
1996*4882a593Smuzhiyun 	return 0;
1997*4882a593Smuzhiyun }
1998*4882a593Smuzhiyun 
rockchip_hdptx_phy_hdmi_bind(struct udevice * parent)1999*4882a593Smuzhiyun static int rockchip_hdptx_phy_hdmi_bind(struct udevice *parent)
2000*4882a593Smuzhiyun {
2001*4882a593Smuzhiyun 	struct udevice *child;
2002*4882a593Smuzhiyun 	ofnode subnode;
2003*4882a593Smuzhiyun 	char name[30], *str;
2004*4882a593Smuzhiyun 	int id, ret;
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun 	id = of_alias_get_id(ofnode_to_np(parent->node), "hdptxhdmi");
2007*4882a593Smuzhiyun 	if (id < 0)
2008*4882a593Smuzhiyun 		id = 0;
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 	sprintf(name, "hdmiphypll_clk%d", id);
2011*4882a593Smuzhiyun 	str = strdup(name);
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 	subnode = ofnode_find_subnode(parent->node, "clk-port");
2014*4882a593Smuzhiyun 	if (!ofnode_valid(subnode)) {
2015*4882a593Smuzhiyun 		free(str);
2016*4882a593Smuzhiyun 		printf("%s: no subnode for %s\n", __func__, parent->name);
2017*4882a593Smuzhiyun 		return -ENXIO;
2018*4882a593Smuzhiyun 	}
2019*4882a593Smuzhiyun 
2020*4882a593Smuzhiyun 	ret = device_bind_driver_to_node(parent, "clk_hdptx", str, subnode, &child);
2021*4882a593Smuzhiyun 	if (ret) {
2022*4882a593Smuzhiyun 		free(str);
2023*4882a593Smuzhiyun 		printf("%s: clk-port cannot bind its driver\n", __func__);
2024*4882a593Smuzhiyun 		return ret;
2025*4882a593Smuzhiyun 	}
2026*4882a593Smuzhiyun 
2027*4882a593Smuzhiyun 	return 0;
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun static const struct udevice_id rockchip_hdptx_phy_hdmi_ids[] = {
2031*4882a593Smuzhiyun 	{ .compatible = "rockchip,rk3588-hdptx-phy-hdmi",
2032*4882a593Smuzhiyun 	  .data = (ulong)&hdptx_hdmi_phy_driver_data0,
2033*4882a593Smuzhiyun 	},
2034*4882a593Smuzhiyun 	{}
2035*4882a593Smuzhiyun };
2036*4882a593Smuzhiyun 
2037*4882a593Smuzhiyun U_BOOT_DRIVER(rockchip_hdptx_phy_hdmi) = {
2038*4882a593Smuzhiyun 	.name		= "rockchip_hdptx_phy_hdmi",
2039*4882a593Smuzhiyun 	.id		= UCLASS_PHY,
2040*4882a593Smuzhiyun 	.of_match	= rockchip_hdptx_phy_hdmi_ids,
2041*4882a593Smuzhiyun 	.probe		= rockchip_hdptx_phy_hdmi_probe,
2042*4882a593Smuzhiyun 	.bind		= rockchip_hdptx_phy_hdmi_bind,
2043*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct rockchip_hdptx_phy),
2044*4882a593Smuzhiyun };
2045*4882a593Smuzhiyun 
get_hdptx(struct udevice * dev)2046*4882a593Smuzhiyun static struct rockchip_hdptx_phy *get_hdptx(struct udevice *dev)
2047*4882a593Smuzhiyun {
2048*4882a593Smuzhiyun 	if (!strcmp(dev->name, "hdmiphypll_clk0"))
2049*4882a593Smuzhiyun 		return g_hdptx0;
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun 	return g_hdptx1;
2052*4882a593Smuzhiyun }
2053*4882a593Smuzhiyun 
hdptx_clk_get_rate(struct clk * clk)2054*4882a593Smuzhiyun static ulong hdptx_clk_get_rate(struct clk *clk)
2055*4882a593Smuzhiyun {
2056*4882a593Smuzhiyun 	struct clk_hdptx *priv = dev_get_priv(clk->dev);
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun 	return priv->rate;
2059*4882a593Smuzhiyun }
2060*4882a593Smuzhiyun 
hdptx_clk_set_rate(struct clk * clk,ulong rate)2061*4882a593Smuzhiyun static ulong hdptx_clk_set_rate(struct clk *clk, ulong rate)
2062*4882a593Smuzhiyun {
2063*4882a593Smuzhiyun 	struct clk_hdptx *priv = dev_get_priv(clk->dev);
2064*4882a593Smuzhiyun 	struct rockchip_hdptx_phy *hdptx = get_hdptx(clk->dev);
2065*4882a593Smuzhiyun 	int bus_width = hdptx->bus_width;
2066*4882a593Smuzhiyun 	u8 color_depth = (bus_width & COLOR_DEPTH_MASK) ? 1 : 0;
2067*4882a593Smuzhiyun 	ulong new_rate = -ENOENT;
2068*4882a593Smuzhiyun 
2069*4882a593Smuzhiyun 	if (color_depth && rate <= HDMI20_MAX_RATE)
2070*4882a593Smuzhiyun 		rate = (rate / 100) * 5 / 4;
2071*4882a593Smuzhiyun 	else
2072*4882a593Smuzhiyun 		rate = rate / 100;
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun 	if (rate > (HDMI20_MAX_RATE / 100)) {
2075*4882a593Smuzhiyun 		if  (rate == FRL_8G_4LANES / 100) {
2076*4882a593Smuzhiyun 			if (!hdptx_lcpll_ropll_cmn_config(hdptx, rate)) {
2077*4882a593Smuzhiyun 				new_rate = rate;
2078*4882a593Smuzhiyun 				priv->rate = rate;
2079*4882a593Smuzhiyun 			}
2080*4882a593Smuzhiyun 		} else {
2081*4882a593Smuzhiyun 			if (!hdptx_lcpll_cmn_config(hdptx, rate)) {
2082*4882a593Smuzhiyun 				new_rate = rate;
2083*4882a593Smuzhiyun 				priv->rate = rate;
2084*4882a593Smuzhiyun 			}
2085*4882a593Smuzhiyun 		}
2086*4882a593Smuzhiyun 	} else {
2087*4882a593Smuzhiyun 		if (!hdptx_ropll_cmn_config(hdptx, rate)) {
2088*4882a593Smuzhiyun 			new_rate = rate;
2089*4882a593Smuzhiyun 			priv->rate = rate;
2090*4882a593Smuzhiyun 		}
2091*4882a593Smuzhiyun 	}
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun 	return new_rate;
2094*4882a593Smuzhiyun }
2095*4882a593Smuzhiyun 
2096*4882a593Smuzhiyun static const struct clk_ops hdptx_clk_ops = {
2097*4882a593Smuzhiyun 	.get_rate	= hdptx_clk_get_rate,
2098*4882a593Smuzhiyun 	.set_rate	= hdptx_clk_set_rate,
2099*4882a593Smuzhiyun };
2100*4882a593Smuzhiyun 
hdptx_clk_probe(struct udevice * dev)2101*4882a593Smuzhiyun static int hdptx_clk_probe(struct udevice *dev)
2102*4882a593Smuzhiyun {
2103*4882a593Smuzhiyun 	return 0;
2104*4882a593Smuzhiyun }
2105*4882a593Smuzhiyun 
2106*4882a593Smuzhiyun /*
2107*4882a593Smuzhiyun  * In order for other display interfaces to use hdmiphy as source
2108*4882a593Smuzhiyun  * for dclk, hdmiphy must register a virtual clock driver
2109*4882a593Smuzhiyun  */
2110*4882a593Smuzhiyun U_BOOT_DRIVER(clk_hdptx) = {
2111*4882a593Smuzhiyun 	.name		= "clk_hdptx",
2112*4882a593Smuzhiyun 	.id		= UCLASS_CLK,
2113*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct clk_hdptx),
2114*4882a593Smuzhiyun 	.ops		= &hdptx_clk_ops,
2115*4882a593Smuzhiyun 	.probe		= hdptx_clk_probe,
2116*4882a593Smuzhiyun };
2117