1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * (C) Copyright 2008-2018 Fuzhou Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Wyon Bi <bivvy.bi@rock-chips.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <config.h>
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <errno.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <linux/iopoll.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "rockchip_phy.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* Register: 0x0030 */
18*4882a593Smuzhiyun #define DISABLE_PLL BIT(3)
19*4882a593Smuzhiyun /* Register: 0x003c */
20*4882a593Smuzhiyun #define PLL_LOCK BIT(1)
21*4882a593Smuzhiyun /* Register: 0x0084 */
22*4882a593Smuzhiyun #define ENABLE_TX BIT(7)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun struct inno_video_phy {
25*4882a593Smuzhiyun void __iomem *base;
26*4882a593Smuzhiyun enum phy_mode mode;
27*4882a593Smuzhiyun bool dual_channel;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct reg_sequence {
31*4882a593Smuzhiyun unsigned int reg;
32*4882a593Smuzhiyun unsigned int def;
33*4882a593Smuzhiyun unsigned int delay_us;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static const struct reg_sequence ttl_mode[] = {
37*4882a593Smuzhiyun { 0x0000, 0x7f },
38*4882a593Smuzhiyun { 0x0004, 0x3f },
39*4882a593Smuzhiyun { 0x0008, 0x80 },
40*4882a593Smuzhiyun { 0x0010, 0x3f },
41*4882a593Smuzhiyun { 0x0014, 0x3f },
42*4882a593Smuzhiyun { 0x0080, 0x44 },
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun { 0x0100, 0x7f },
45*4882a593Smuzhiyun { 0x0104, 0x3f },
46*4882a593Smuzhiyun { 0x0108, 0x80 },
47*4882a593Smuzhiyun { 0x0110, 0x3f },
48*4882a593Smuzhiyun { 0x0114, 0x3f },
49*4882a593Smuzhiyun { 0x0180, 0x44 },
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static const struct reg_sequence lvds_mode_single_channel[] = {
53*4882a593Smuzhiyun { 0x0000, 0xbf },
54*4882a593Smuzhiyun { 0x0004, 0x3f },
55*4882a593Smuzhiyun { 0x0008, 0xfe },
56*4882a593Smuzhiyun { 0x0010, 0x00 },
57*4882a593Smuzhiyun { 0x0014, 0x00 },
58*4882a593Smuzhiyun { 0x0080, 0x44 },
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun { 0x0100, 0x00 },
61*4882a593Smuzhiyun { 0x0104, 0x00 },
62*4882a593Smuzhiyun { 0x0108, 0x00 },
63*4882a593Smuzhiyun { 0x0110, 0x00 },
64*4882a593Smuzhiyun { 0x0114, 0x00 },
65*4882a593Smuzhiyun { 0x0180, 0x44 },
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun static const struct reg_sequence lvds_mode_dual_channel[] = {
69*4882a593Smuzhiyun { 0x0000, 0xbf },
70*4882a593Smuzhiyun { 0x0004, 0x3f },
71*4882a593Smuzhiyun { 0x0008, 0xfe },
72*4882a593Smuzhiyun { 0x0010, 0x00 },
73*4882a593Smuzhiyun { 0x0014, 0x00 },
74*4882a593Smuzhiyun { 0x0080, 0x44 },
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun { 0x0100, 0xbf },
77*4882a593Smuzhiyun { 0x0104, 0x3f },
78*4882a593Smuzhiyun { 0x0108, 0xfe },
79*4882a593Smuzhiyun { 0x0110, 0x00 },
80*4882a593Smuzhiyun { 0x0114, 0x00 },
81*4882a593Smuzhiyun { 0x0180, 0x44 },
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
phy_write(struct inno_video_phy * inno,u32 reg,u32 val)84*4882a593Smuzhiyun static inline void phy_write(struct inno_video_phy *inno, u32 reg, u32 val)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun writel(val, inno->base + reg);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
phy_read(struct inno_video_phy * inno,u32 reg)89*4882a593Smuzhiyun static inline u32 phy_read(struct inno_video_phy *inno, u32 reg)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun return readl(inno->base + reg);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
phy_update_bits(struct inno_video_phy * inno,u32 reg,u32 mask,u32 val)94*4882a593Smuzhiyun static inline void phy_update_bits(struct inno_video_phy *inno,
95*4882a593Smuzhiyun u32 reg, u32 mask, u32 val)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun u32 tmp, orig;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun orig = phy_read(inno, reg);
100*4882a593Smuzhiyun tmp = orig & ~mask;
101*4882a593Smuzhiyun tmp |= val & mask;
102*4882a593Smuzhiyun phy_write(inno, reg, tmp);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
phy_multi_write(struct inno_video_phy * inno,const struct reg_sequence * regs,int num_regs)105*4882a593Smuzhiyun static void phy_multi_write(struct inno_video_phy *inno,
106*4882a593Smuzhiyun const struct reg_sequence *regs, int num_regs)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun int i;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun for (i = 0; i < num_regs; i++) {
111*4882a593Smuzhiyun phy_write(inno, regs[i].reg, regs[i].def);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun if (regs[i].delay_us)
114*4882a593Smuzhiyun udelay(regs[i].delay_us);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
inno_video_phy_power_on(struct rockchip_phy * phy)118*4882a593Smuzhiyun static int inno_video_phy_power_on(struct rockchip_phy *phy)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun struct inno_video_phy *inno = dev_get_priv(phy->dev);
121*4882a593Smuzhiyun const struct reg_sequence *wseq;
122*4882a593Smuzhiyun int nregs;
123*4882a593Smuzhiyun u32 status;
124*4882a593Smuzhiyun int ret;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun switch (inno->mode) {
127*4882a593Smuzhiyun case PHY_MODE_VIDEO_LVDS:
128*4882a593Smuzhiyun if (inno->dual_channel) {
129*4882a593Smuzhiyun wseq = lvds_mode_dual_channel;
130*4882a593Smuzhiyun nregs = ARRAY_SIZE(lvds_mode_dual_channel);
131*4882a593Smuzhiyun } else {
132*4882a593Smuzhiyun wseq = lvds_mode_single_channel;
133*4882a593Smuzhiyun nregs = ARRAY_SIZE(lvds_mode_single_channel);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun break;
136*4882a593Smuzhiyun case PHY_MODE_VIDEO_TTL:
137*4882a593Smuzhiyun wseq = ttl_mode;
138*4882a593Smuzhiyun nregs = ARRAY_SIZE(ttl_mode);
139*4882a593Smuzhiyun break;
140*4882a593Smuzhiyun default:
141*4882a593Smuzhiyun return -EINVAL;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun phy_multi_write(inno, wseq, nregs);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun phy_update_bits(inno, 0x0030, DISABLE_PLL, 0);
147*4882a593Smuzhiyun ret = readl_poll_timeout(inno->base + 0x003c, status,
148*4882a593Smuzhiyun status & PLL_LOCK, 100000);
149*4882a593Smuzhiyun if (ret) {
150*4882a593Smuzhiyun dev_err(phy->dev, "PLL is not lock\n");
151*4882a593Smuzhiyun return ret;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun phy_update_bits(inno, 0x0084, ENABLE_TX, ENABLE_TX);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun return 0;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
inno_video_phy_power_off(struct rockchip_phy * phy)159*4882a593Smuzhiyun static int inno_video_phy_power_off(struct rockchip_phy *phy)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun struct inno_video_phy *inno = dev_get_priv(phy->dev);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun phy_update_bits(inno, 0x0084, ENABLE_TX, 0);
164*4882a593Smuzhiyun phy_update_bits(inno, 0x0030, DISABLE_PLL, DISABLE_PLL);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return 0;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
inno_video_phy_set_mode(struct rockchip_phy * phy,enum phy_mode mode)169*4882a593Smuzhiyun static int inno_video_phy_set_mode(struct rockchip_phy *phy,
170*4882a593Smuzhiyun enum phy_mode mode)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun struct inno_video_phy *inno = dev_get_priv(phy->dev);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun switch (mode) {
175*4882a593Smuzhiyun case PHY_MODE_VIDEO_LVDS:
176*4882a593Smuzhiyun case PHY_MODE_VIDEO_TTL:
177*4882a593Smuzhiyun inno->mode = mode;
178*4882a593Smuzhiyun break;
179*4882a593Smuzhiyun default:
180*4882a593Smuzhiyun return -EINVAL;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun return 0;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static int
inno_video_phy_set_bus_width(struct rockchip_phy * phy,u32 bus_width)187*4882a593Smuzhiyun inno_video_phy_set_bus_width(struct rockchip_phy *phy, u32 bus_width)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun struct inno_video_phy *inno = dev_get_priv(phy->dev);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun inno->dual_channel = (bus_width == 2) ? true : false;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun return 0;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun static const struct rockchip_phy_funcs inno_video_phy_funcs = {
197*4882a593Smuzhiyun .power_on = inno_video_phy_power_on,
198*4882a593Smuzhiyun .power_off = inno_video_phy_power_off,
199*4882a593Smuzhiyun .set_mode = inno_video_phy_set_mode,
200*4882a593Smuzhiyun .set_bus_width = inno_video_phy_set_bus_width,
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun
inno_video_phy_probe(struct udevice * dev)203*4882a593Smuzhiyun static int inno_video_phy_probe(struct udevice *dev)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun struct inno_video_phy *inno = dev_get_priv(dev);
206*4882a593Smuzhiyun struct rockchip_phy *phy =
207*4882a593Smuzhiyun (struct rockchip_phy *)dev_get_driver_data(dev);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun inno->base = dev_read_addr_ptr(dev);
210*4882a593Smuzhiyun phy->dev = dev;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun return 0;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun static struct rockchip_phy inno_video_phy_driver_data = {
216*4882a593Smuzhiyun .funcs = &inno_video_phy_funcs,
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun static const struct udevice_id inno_video_phy_ids[] = {
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun .compatible = "rockchip,rk3288-video-phy",
222*4882a593Smuzhiyun .data = (ulong)&inno_video_phy_driver_data,
223*4882a593Smuzhiyun },
224*4882a593Smuzhiyun {}
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun U_BOOT_DRIVER(inno_video_phy) = {
228*4882a593Smuzhiyun .name = "inno_video_phy",
229*4882a593Smuzhiyun .id = UCLASS_PHY,
230*4882a593Smuzhiyun .of_match = inno_video_phy_ids,
231*4882a593Smuzhiyun .probe = inno_video_phy_probe,
232*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct inno_video_phy),
233*4882a593Smuzhiyun };
234