1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * SPDX-Licexse-Idextifier: GPL-2.0 3*4882a593Smuzhiyun * Copyright (C) Rockchip Electroxics Co.Ltd 4*4882a593Smuzhiyun * Zhexg Yaxg <zhexgyaxg@rock-chips.com> 5*4882a593Smuzhiyun * Yakir Yaxg <ykk@rock-chips.com> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * This software is licexsed uxder the terms of the GNU Gexeral Public 8*4882a593Smuzhiyun * Licexse versiox 2, as published by the Free Software Fouxdatiox, axd 9*4882a593Smuzhiyun * may be copied, distributed, axd modified uxder those terms. 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * This program is distributed ix the hope that it will be useful, 12*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without evex the implied warraxty of 13*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14*4882a593Smuzhiyun * GNU Gexeral Public Licexse for more details. 15*4882a593Smuzhiyun */ 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #ifndef __INNO_HDMI_H__ 18*4882a593Smuzhiyun #define __INNO_HDMI_H__ 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #define DDC_SEGMENT_ADDR 0x30 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun enum PWR_MODE { 23*4882a593Smuzhiyun NORMAL, 24*4882a593Smuzhiyun LOWER_PWR, 25*4882a593Smuzhiyun }; 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #define HDMI_SCL_RATE (100 * 1000) 28*4882a593Smuzhiyun #define DDC_BUS_FREQ_L 0x4b 29*4882a593Smuzhiyun #define DDC_BUS_FREQ_H 0x4c 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #define HDMI_SYS_CTRL 0x00 32*4882a593Smuzhiyun #define m_RST_ANALOG BIT(6) 33*4882a593Smuzhiyun #define v_RST_ANALOG (0 << 6) 34*4882a593Smuzhiyun #define v_NOT_RST_ANALOG BIT(6) 35*4882a593Smuzhiyun #define m_RST_DIGITAL BIT(5) 36*4882a593Smuzhiyun #define v_RST_DIGITAL (0 << 5) 37*4882a593Smuzhiyun #define v_NOT_RST_DIGITAL BIT(5) 38*4882a593Smuzhiyun #define m_REG_CLK_INV BIT(4) 39*4882a593Smuzhiyun #define v_REG_CLK_NOT_INV (0 << 4) 40*4882a593Smuzhiyun #define v_REG_CLK_INV BIT(4) 41*4882a593Smuzhiyun #define m_VCLK_INV BIT(3) 42*4882a593Smuzhiyun #define v_VCLK_NOT_INV (0 << 3) 43*4882a593Smuzhiyun #define v_VCLK_INV BIT(3) 44*4882a593Smuzhiyun #define m_REG_CLK_SOURCE BIT(2) 45*4882a593Smuzhiyun #define v_REG_CLK_SOURCE_TMDS (0 << 2) 46*4882a593Smuzhiyun #define v_REG_CLK_SOURCE_SYS BIT(2) 47*4882a593Smuzhiyun #define m_POWER BIT(1) 48*4882a593Smuzhiyun #define v_PWR_ON (0 << 1) 49*4882a593Smuzhiyun #define v_PWR_OFF BIT(1) 50*4882a593Smuzhiyun #define m_INT_POL BIT(0) 51*4882a593Smuzhiyun #define v_INT_POL_HIGH 1 52*4882a593Smuzhiyun #define v_INT_POL_LOW 0 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun #define HDMI_VIDEO_CONTRL1 0x01 55*4882a593Smuzhiyun #define m_VIDEO_INPUT_FORMAT (7 << 1) 56*4882a593Smuzhiyun #define m_DE_SOURCE BIT(0) 57*4882a593Smuzhiyun #define v_VIDEO_INPUT_FORMAT(x) ((x) << 1) 58*4882a593Smuzhiyun #define v_DE_EXTERNAL 1 59*4882a593Smuzhiyun #define v_DE_INTERNAL 0 60*4882a593Smuzhiyun enum { 61*4882a593Smuzhiyun VIDEO_INPUT_SDR_RGB444 = 0, 62*4882a593Smuzhiyun VIDEO_INPUT_DDR_RGB444 = 5, 63*4882a593Smuzhiyun VIDEO_INPUT_DDR_YCBCR422 = 6 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #define HDMI_VIDEO_CONTRL2 0x02 67*4882a593Smuzhiyun #define m_VIDEO_OUTPUT_COLOR (3 << 6) 68*4882a593Smuzhiyun #define m_VIDEO_INPUT_BITS (3 << 4) 69*4882a593Smuzhiyun #define m_VIDEO_INPUT_CSP BIT(0) 70*4882a593Smuzhiyun #define v_VIDEO_OUTPUT_COLOR(x) (((x) & 0x3) << 6) 71*4882a593Smuzhiyun #define v_VIDEO_INPUT_BITS(x) ((x) << 4) 72*4882a593Smuzhiyun #define v_VIDEO_INPUT_CSP(x) ((x) << 0) 73*4882a593Smuzhiyun enum { 74*4882a593Smuzhiyun VIDEO_INPUT_12BITS = 0, 75*4882a593Smuzhiyun VIDEO_INPUT_10BITS = 1, 76*4882a593Smuzhiyun VIDEO_INPUT_REVERT = 2, 77*4882a593Smuzhiyun VIDEO_INPUT_8BITS = 3, 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define HDMI_VIDEO_CONTRL 0x03 81*4882a593Smuzhiyun #define m_VIDEO_AUTO_CSC BIT(7) 82*4882a593Smuzhiyun #define v_VIDEO_AUTO_CSC(x) ((x) << 7) 83*4882a593Smuzhiyun #define m_VIDEO_C0_C2_SWAP BIT(0) 84*4882a593Smuzhiyun #define v_VIDEO_C0_C2_SWAP(x) ((x) << 0) 85*4882a593Smuzhiyun enum { 86*4882a593Smuzhiyun C0_C2_CHANGE_ENABLE = 0, 87*4882a593Smuzhiyun C0_C2_CHANGE_DISABLE = 1, 88*4882a593Smuzhiyun AUTO_CSC_DISABLE = 0, 89*4882a593Smuzhiyun AUTO_CSC_ENABLE = 1, 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun #define HDMI_VIDEO_CONTRL3 0x04 93*4882a593Smuzhiyun #define m_COLOR_DEPTH_NOT_INDICATED BIT(4) 94*4882a593Smuzhiyun #define m_SOF BIT(3) 95*4882a593Smuzhiyun #define m_COLOR_RANGE BIT(2) 96*4882a593Smuzhiyun #define m_CSC BIT(0) 97*4882a593Smuzhiyun #define v_COLOR_DEPTH_NOT_INDICATED(x) ((x) << 4) 98*4882a593Smuzhiyun #define v_SOF_ENABLE (0 << 3) 99*4882a593Smuzhiyun #define v_SOF_DISABLE BIT(3) 100*4882a593Smuzhiyun #define v_COLOR_RANGE_FULL BIT(2) 101*4882a593Smuzhiyun #define v_COLOR_RANGE_LIMITED (0 << 2) 102*4882a593Smuzhiyun #define v_CSC_ENABLE 1 103*4882a593Smuzhiyun #define v_CSC_DISABLE 0 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define HDMI_AV_MUTE 0x05 106*4882a593Smuzhiyun #define m_AVMUTE_CLEAR BIT(7) 107*4882a593Smuzhiyun #define m_AVMUTE_ENABLE BIT(6) 108*4882a593Smuzhiyun #define m_AUDIO_PD BIT(2) 109*4882a593Smuzhiyun #define m_AUDIO_MUTE BIT(1) 110*4882a593Smuzhiyun #define m_VIDEO_BLACK BIT(0) 111*4882a593Smuzhiyun #define v_AVMUTE_CLEAR(x) ((x) << 7) 112*4882a593Smuzhiyun #define v_AVMUTE_ENABLE(x) ((x) << 6) 113*4882a593Smuzhiyun #define v_AUDIO_MUTE(x) ((x) << 1) 114*4882a593Smuzhiyun #define v_AUDIO_PD(x) ((x) << 2) 115*4882a593Smuzhiyun #define v_VIDEO_MUTE(x) ((x) << 0) 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun #define HDMI_VIDEO_TIMING_CTL 0x08 118*4882a593Smuzhiyun #define v_HSYNC_POLARITY(x) ((x) << 3) 119*4882a593Smuzhiyun #define v_VSYNC_POLARITY(x) ((x) << 2) 120*4882a593Smuzhiyun #define v_INETLACE(x) ((x) << 1) 121*4882a593Smuzhiyun #define v_EXTERANL_VIDEO(x) ((x) << 0) 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HTOTAL_L 0x09 124*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HTOTAL_H 0x0a 125*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HBLANK_L 0x0b 126*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HBLANK_H 0x0c 127*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HDELAY_L 0x0d 128*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HDELAY_H 0x0e 129*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HDURATION_L 0x0f 130*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HDURATION_H 0x10 131*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_VTOTAL_L 0x11 132*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_VTOTAL_H 0x12 133*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_VBLANK 0x13 134*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_VDELAY 0x14 135*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_VDURATION 0x15 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define HDMI_VIDEO_CSC_COEF 0x18 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun #define HDMI_AUDIO_CTRL1 0x35 140*4882a593Smuzhiyun enum { 141*4882a593Smuzhiyun CTS_SOURCE_INTERNAL = 0, 142*4882a593Smuzhiyun CTS_SOURCE_EXTERNAL = 1, 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun #define v_CTS_SOURCE(x) ((x) << 7) 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun enum { 148*4882a593Smuzhiyun DOWNSAMPLE_DISABLE = 0, 149*4882a593Smuzhiyun DOWNSAMPLE_1_2 = 1, 150*4882a593Smuzhiyun DOWNSAMPLE_1_4 = 2, 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun #define v_DOWN_SAMPLE(x) ((x) << 5) 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun enum { 156*4882a593Smuzhiyun AUDIO_SOURCE_IIS = 0, 157*4882a593Smuzhiyun AUDIO_SOURCE_SPDIF = 1, 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #define v_AUDIO_SOURCE(x) ((x) << 3) 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun #define v_MCLK_ENABLE(x) ((x) << 2) 163*4882a593Smuzhiyun enum { 164*4882a593Smuzhiyun MCLK_128FS = 0, 165*4882a593Smuzhiyun MCLK_256FS = 1, 166*4882a593Smuzhiyun MCLK_384FS = 2, 167*4882a593Smuzhiyun MCLK_512FS = 3, 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun #define v_MCLK_RATIO(x) (x) 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun #define AUDIO_SAMPLE_RATE 0x37 173*4882a593Smuzhiyun enum { 174*4882a593Smuzhiyun AUDIO_32K = 0x3, 175*4882a593Smuzhiyun AUDIO_441K = 0x0, 176*4882a593Smuzhiyun AUDIO_48K = 0x2, 177*4882a593Smuzhiyun AUDIO_882K = 0x8, 178*4882a593Smuzhiyun AUDIO_96K = 0xa, 179*4882a593Smuzhiyun AUDIO_1764K = 0xc, 180*4882a593Smuzhiyun AUDIO_192K = 0xe, 181*4882a593Smuzhiyun }; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun #define AUDIO_I2S_MODE 0x38 184*4882a593Smuzhiyun enum { 185*4882a593Smuzhiyun I2S_CHANNEL_1_2 = 1, 186*4882a593Smuzhiyun I2S_CHANNEL_3_4 = 3, 187*4882a593Smuzhiyun I2S_CHANNEL_5_6 = 7, 188*4882a593Smuzhiyun I2S_CHANNEL_7_8 = 0xf 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun #define v_I2S_CHANNEL(x) ((x) << 2) 192*4882a593Smuzhiyun enum { 193*4882a593Smuzhiyun I2S_STANDARD = 0, 194*4882a593Smuzhiyun I2S_LEFT_JUSTIFIED = 1, 195*4882a593Smuzhiyun I2S_RIGHT_JUSTIFIED = 2, 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun #define v_I2S_MODE(x) (x) 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun #define AUDIO_I2S_MAP 0x39 201*4882a593Smuzhiyun #define AUDIO_I2S_SWAPS_SPDIF 0x3a 202*4882a593Smuzhiyun #define v_SPIDF_FREQ(x) (x) 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun #define N_32K 0x1000 205*4882a593Smuzhiyun #define N_441K 0x1880 206*4882a593Smuzhiyun #define N_882K 0x3100 207*4882a593Smuzhiyun #define N_1764K 0x6200 208*4882a593Smuzhiyun #define N_48K 0x1800 209*4882a593Smuzhiyun #define N_96K 0x3000 210*4882a593Smuzhiyun #define N_192K 0x6000 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun #define HDMI_AUDIO_CHANNEL_STATUS 0x3e 213*4882a593Smuzhiyun #define m_AUDIO_STATUS_NLPCM BIT(7) 214*4882a593Smuzhiyun #define m_AUDIO_STATUS_USE BIT(6) 215*4882a593Smuzhiyun #define m_AUDIO_STATUS_COPYRIGHT BIT(5) 216*4882a593Smuzhiyun #define m_AUDIO_STATUS_ADDITION (3 << 2) 217*4882a593Smuzhiyun #define m_AUDIO_STATUS_CLK_ACCURACY (2 << 0) 218*4882a593Smuzhiyun #define v_AUDIO_STATUS_NLPCM(x) (((x) & 1) << 7) 219*4882a593Smuzhiyun #define AUDIO_N_H 0x3f 220*4882a593Smuzhiyun #define AUDIO_N_M 0x40 221*4882a593Smuzhiyun #define AUDIO_N_L 0x41 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun #define HDMI_AUDIO_CTS_H 0x45 224*4882a593Smuzhiyun #define HDMI_AUDIO_CTS_M 0x46 225*4882a593Smuzhiyun #define HDMI_AUDIO_CTS_L 0x47 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun #define HDMI_DDC_CLK_L 0x4b 228*4882a593Smuzhiyun #define HDMI_DDC_CLK_H 0x4c 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun #define HDMI_EDID_SEGMENT_POINTER 0x4d 231*4882a593Smuzhiyun #define HDMI_EDID_WORD_ADDR 0x4e 232*4882a593Smuzhiyun #define HDMI_EDID_FIFO_OFFSET 0x4f 233*4882a593Smuzhiyun #define HDMI_EDID_FIFO_ADDR 0x50 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun #define HDMI_PACKET_SEND_MANUAL 0x9c 236*4882a593Smuzhiyun #define HDMI_PACKET_SEND_AUTO 0x9d 237*4882a593Smuzhiyun #define m_PACKET_GCP_EN BIT(7) 238*4882a593Smuzhiyun #define m_PACKET_MSI_EN BIT(6) 239*4882a593Smuzhiyun #define m_PACKET_SDI_EN BIT(5) 240*4882a593Smuzhiyun #define m_PACKET_VSI_EN BIT(4) 241*4882a593Smuzhiyun #define v_PACKET_GCP_EN(x) (((x) & 1) << 7) 242*4882a593Smuzhiyun #define v_PACKET_MSI_EN(x) (((x) & 1) << 6) 243*4882a593Smuzhiyun #define v_PACKET_SDI_EN(x) (((x) & 1) << 5) 244*4882a593Smuzhiyun #define v_PACKET_VSI_EN(x) (((x) & 1) << 4) 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun #define HDMI_CONTROL_PACKET_BUF_INDEX 0x9f 247*4882a593Smuzhiyun enum { 248*4882a593Smuzhiyun INFOFRAME_VSI = 0x05, 249*4882a593Smuzhiyun INFOFRAME_AVI = 0x06, 250*4882a593Smuzhiyun INFOFRAME_AAI = 0x08, 251*4882a593Smuzhiyun }; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun enum drm_coxxector_status { 254*4882a593Smuzhiyun coxxector_status_discoxxected = 0, 255*4882a593Smuzhiyun coxxector_status_coxxected = 1, 256*4882a593Smuzhiyun }; 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun #define HDMI_CONTROL_PACKET_ADDR 0xa0 259*4882a593Smuzhiyun #define HDMI_MAXIMUM_INFO_FRAME_SIZE 0x11 260*4882a593Smuzhiyun enum { 261*4882a593Smuzhiyun AVI_COLOR_MODE_RGB = 0, 262*4882a593Smuzhiyun AVI_COLOR_MODE_YCBCR422 = 1, 263*4882a593Smuzhiyun AVI_COLOR_MODE_YCBCR444 = 2, 264*4882a593Smuzhiyun AVI_COLORIMETRY_NO_DATA = 0, 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun AVI_COLORIMETRY_SMPTE_170M = 1, 267*4882a593Smuzhiyun AVI_COLORIMETRY_ITU709 = 2, 268*4882a593Smuzhiyun AVI_COLORIMETRY_EXTENDED = 3, 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun AVI_CODED_FRAME_ASPECT_NO_DATA = 0, 271*4882a593Smuzhiyun AVI_CODED_FRAME_ASPECT_4_3 = 1, 272*4882a593Smuzhiyun AVI_CODED_FRAME_ASPECT_16_9 = 2, 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun ACTIVE_ASPECT_RATE_SAME_AS_CODED_FRAME = 0x08, 275*4882a593Smuzhiyun ACTIVE_ASPECT_RATE_4_3 = 0x09, 276*4882a593Smuzhiyun ACTIVE_ASPECT_RATE_16_9 = 0x0A, 277*4882a593Smuzhiyun ACTIVE_ASPECT_RATE_14_9 = 0x0B, 278*4882a593Smuzhiyun }; 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun enum drm_connector_status { 281*4882a593Smuzhiyun connector_status_disconnected = 0, 282*4882a593Smuzhiyun connector_status_connected = 1, 283*4882a593Smuzhiyun }; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun #define HDMI_HDCP_CTRL 0x52 286*4882a593Smuzhiyun #define m_HDMI_DVI BIT(1) 287*4882a593Smuzhiyun #define v_HDMI_DVI(x) ((x) << 1) 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun #define HDMI_INTERRUPT_MASK1 0xc0 290*4882a593Smuzhiyun #define HDMI_INTERRUPT_STATUS1 0xc1 291*4882a593Smuzhiyun #define m_INT_ACTIVE_VSYNC BIT(5) 292*4882a593Smuzhiyun #define m_INT_EDID_READY BIT(2) 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun #define HDMI_INTERRUPT_MASK2 0xc2 295*4882a593Smuzhiyun #define HDMI_INTERRUPT_STATUS2 0xc3 296*4882a593Smuzhiyun #define m_INT_HDCP_ERR BIT(7) 297*4882a593Smuzhiyun #define m_INT_BKSV_FLAG BIT(6) 298*4882a593Smuzhiyun #define m_INT_HDCP_OK BIT(4) 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun #define HDMI_STATUS 0xc8 301*4882a593Smuzhiyun #define m_HOTPLUG BIT(7) 302*4882a593Smuzhiyun #define m_MASK_INT_HOTPLUG BIT(5) 303*4882a593Smuzhiyun #define m_INT_HOTPLUG BIT(1) 304*4882a593Smuzhiyun #define v_MASK_INT_HOTPLUG(x) (((x) & 0x1) << 5) 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun #define HDMI_COLORBAR 0xc9 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun #define HDMI_PHY_SYNC 0xce 309*4882a593Smuzhiyun #define HDMI_PHY_SYS_CTL 0xe0 310*4882a593Smuzhiyun #define m_TMDS_CLK_SOURCE BIT(5) 311*4882a593Smuzhiyun #define v_TMDS_FROM_PLL (0 << 5) 312*4882a593Smuzhiyun #define v_TMDS_FROM_GEN BIT(5) 313*4882a593Smuzhiyun #define m_PHASE_CLK BIT(4) 314*4882a593Smuzhiyun #define v_DEFAULT_PHASE (0 << 4) 315*4882a593Smuzhiyun #define v_SYNC_PHASE BIT(4) 316*4882a593Smuzhiyun #define m_TMDS_CURRENT_PWR BIT(3) 317*4882a593Smuzhiyun #define v_TURN_ON_CURRENT (0 << 3) 318*4882a593Smuzhiyun #define v_CAT_OFF_CURRENT BIT(3) 319*4882a593Smuzhiyun #define m_BANDGAP_PWR BIT(2) 320*4882a593Smuzhiyun #define v_BANDGAP_PWR_UP (0 << 2) 321*4882a593Smuzhiyun #define v_BANDGAP_PWR_DOWN BIT(2) 322*4882a593Smuzhiyun #define m_PLL_PWR BIT(1) 323*4882a593Smuzhiyun #define v_PLL_PWR_UP (0 << 1) 324*4882a593Smuzhiyun #define v_PLL_PWR_DOWN BIT(1) 325*4882a593Smuzhiyun #define m_TMDS_CHG_PWR BIT(0) 326*4882a593Smuzhiyun #define v_TMDS_CHG_PWR_UP (0 << 0) 327*4882a593Smuzhiyun #define v_TMDS_CHG_PWR_DOWN BIT(0) 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun #define HDMI_PHY_CHG_PWR 0xe1 330*4882a593Smuzhiyun #define v_CLK_CHG_PWR(x) (((x) & 1) << 3) 331*4882a593Smuzhiyun #define v_DATA_CHG_PWR(x) (((x) & 7) << 0) 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun #define HDMI_PHY_DRIVER 0xe2 334*4882a593Smuzhiyun #define v_CLK_MAIN_DRIVER(x) ((x) << 4) 335*4882a593Smuzhiyun #define v_DATA_MAIN_DRIVER(x) ((x) << 0) 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun #define HDMI_PHY_PRE_EMPHASIS 0xe3 338*4882a593Smuzhiyun #define v_PRE_EMPHASIS(x) (((x) & 7) << 4) 339*4882a593Smuzhiyun #define v_CLK_PRE_DRIVER(x) (((x) & 3) << 2) 340*4882a593Smuzhiyun #define v_DATA_PRE_DRIVER(x) (((x) & 3) << 0) 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun #define HDMI_PHY_FEEDBACK_DIV_RATIO_LOW 0xe7 343*4882a593Smuzhiyun #define v_FEEDBACK_DIV_LOW(x) (x) & 0xff 344*4882a593Smuzhiyun #define HDMI_PHY_FEEDBACK_DIV_RATIO_HIGH 0xe8 345*4882a593Smuzhiyun #define v_FEEDBACK_DIV_HIGH(x) (x) & 1 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun #define HDMI_PHY_PRE_DIV_RATIO 0xed 348*4882a593Smuzhiyun #define v_PRE_DIV_RATIO(x) ((x) & 0x1f) 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun #define HDMI_CEC_CTRL 0xd0 351*4882a593Smuzhiyun #define m_ADJUST_FOR_HISENSE BIT(6) 352*4882a593Smuzhiyun #define m_REJECT_RX_BROADCAST BIT(5) 353*4882a593Smuzhiyun #define m_BUSFREETIME_ENABLE BIT(2) 354*4882a593Smuzhiyun #define m_REJECT_RX BIT(1) 355*4882a593Smuzhiyun #define m_START_TX BIT(0) 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun #define HDMI_CEC_DATA 0xd1 358*4882a593Smuzhiyun #define HDMI_CEC_TX_OFFSET 0xd2 359*4882a593Smuzhiyun #define HDMI_CEC_RX_OFFSET 0xd3 360*4882a593Smuzhiyun #define HDMI_CEC_CLK_H 0xd4 361*4882a593Smuzhiyun #define HDMI_CEC_CLK_L 0xd5 362*4882a593Smuzhiyun #define HDMI_CEC_TX_LENGTH 0xd6 363*4882a593Smuzhiyun #define HDMI_CEC_RX_LENGTH 0xd7 364*4882a593Smuzhiyun #define HDMI_CEC_TX_INT_MASK 0xd8 365*4882a593Smuzhiyun #define m_TX_DONE BIT(3) 366*4882a593Smuzhiyun #define m_TX_NOACK BIT(2) 367*4882a593Smuzhiyun #define m_TX_BROADCAST_REJ BIT(1) 368*4882a593Smuzhiyun #define m_TX_BUSNOTFREE BIT(0) 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun #define HDMI_CEC_RX_INT_MASK 0xd9 371*4882a593Smuzhiyun #define m_RX_LA_ERR BIT(4) 372*4882a593Smuzhiyun #define m_RX_GLITCH BIT(3) 373*4882a593Smuzhiyun #define m_RX_DONE BIT(0) 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun #define HDMI_CEC_TX_INT 0xda 376*4882a593Smuzhiyun #define HDMI_CEC_RX_INT 0xdb 377*4882a593Smuzhiyun #define HDMI_CEC_BUSFREETIME_L 0xdc 378*4882a593Smuzhiyun #define HDMI_CEC_BUSFREETIME_H 0xdd 379*4882a593Smuzhiyun #define HDMI_CEC_LOGICADDR 0xde 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun #endif /* __INNO_HDMI_H__ */ 382