1*4882a593Smuzhiyun // SPDX-License-Identifier: MIT
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright © 2018 Intel Corp
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author:
6*4882a593Smuzhiyun * Manasi Navare <manasi.d.navare@intel.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <drm/drm_dp_helper.h>
11*4882a593Smuzhiyun #include <drm/drm_dsc.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun /**
14*4882a593Smuzhiyun * DOC: dsc helpers
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * VESA specification for DP 1.4 adds a new feature called Display Stream
17*4882a593Smuzhiyun * Compression (DSC) used to compress the pixel bits before sending it on
18*4882a593Smuzhiyun * DP/eDP/MIPI DSI interface. DSC is required to be enabled so that the existing
19*4882a593Smuzhiyun * display interfaces can support high resolutions at higher frames rates using
20*4882a593Smuzhiyun * the maximum available link capacity of these interfaces.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * These functions contain some common logic and helpers to deal with VESA
23*4882a593Smuzhiyun * Display Stream Compression standard required for DSC on Display Port/eDP or
24*4882a593Smuzhiyun * MIPI display interfaces.
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /**
28*4882a593Smuzhiyun * drm_dsc_dp_pps_header_init() - Initializes the PPS Header
29*4882a593Smuzhiyun * for DisplayPort as per the DP 1.4 spec.
30*4882a593Smuzhiyun * @pps_header: Secondary data packet header for DSC Picture
31*4882a593Smuzhiyun * Parameter Set as defined in &struct dp_sdp_header
32*4882a593Smuzhiyun *
33*4882a593Smuzhiyun * DP 1.4 spec defines the secondary data packet for sending the
34*4882a593Smuzhiyun * picture parameter infoframes from the source to the sink.
35*4882a593Smuzhiyun * This function populates the SDP header defined in
36*4882a593Smuzhiyun * &struct dp_sdp_header.
37*4882a593Smuzhiyun */
drm_dsc_dp_pps_header_init(struct dp_sdp_header * pps_header)38*4882a593Smuzhiyun void drm_dsc_dp_pps_header_init(struct dp_sdp_header *pps_header)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun memset(pps_header, 0, sizeof(*pps_header));
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun pps_header->HB1 = DP_SDP_PPS;
43*4882a593Smuzhiyun pps_header->HB2 = DP_SDP_PPS_HEADER_PAYLOAD_BYTES_MINUS_1;
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /**
47*4882a593Smuzhiyun * drm_dsc_pps_payload_pack() - Populates the DSC PPS
48*4882a593Smuzhiyun *
49*4882a593Smuzhiyun * @pps_payload:
50*4882a593Smuzhiyun * Bitwise struct for DSC Picture Parameter Set. This is defined
51*4882a593Smuzhiyun * by &struct drm_dsc_picture_parameter_set
52*4882a593Smuzhiyun * @dsc_cfg:
53*4882a593Smuzhiyun * DSC Configuration data filled by driver as defined by
54*4882a593Smuzhiyun * &struct drm_dsc_config
55*4882a593Smuzhiyun *
56*4882a593Smuzhiyun * DSC source device sends a picture parameter set (PPS) containing the
57*4882a593Smuzhiyun * information required by the sink to decode the compressed frame. Driver
58*4882a593Smuzhiyun * populates the DSC PPS struct using the DSC configuration parameters in
59*4882a593Smuzhiyun * the order expected by the DSC Display Sink device. For the DSC, the sink
60*4882a593Smuzhiyun * device expects the PPS payload in big endian format for fields
61*4882a593Smuzhiyun * that span more than 1 byte.
62*4882a593Smuzhiyun */
drm_dsc_pps_payload_pack(struct drm_dsc_picture_parameter_set * pps_payload,const struct drm_dsc_config * dsc_cfg)63*4882a593Smuzhiyun void drm_dsc_pps_payload_pack(struct drm_dsc_picture_parameter_set *pps_payload,
64*4882a593Smuzhiyun const struct drm_dsc_config *dsc_cfg)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun int i;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* Protect against someone accidentally changing struct size */
69*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(*pps_payload) !=
70*4882a593Smuzhiyun DP_SDP_PPS_HEADER_PAYLOAD_BYTES_MINUS_1 + 1);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun memset(pps_payload, 0, sizeof(*pps_payload));
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* PPS 0 */
75*4882a593Smuzhiyun pps_payload->dsc_version =
76*4882a593Smuzhiyun dsc_cfg->dsc_version_minor |
77*4882a593Smuzhiyun dsc_cfg->dsc_version_major << DSC_PPS_VERSION_MAJOR_SHIFT;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* PPS 1, 2 is 0 */
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* PPS 3 */
82*4882a593Smuzhiyun pps_payload->pps_3 =
83*4882a593Smuzhiyun dsc_cfg->line_buf_depth |
84*4882a593Smuzhiyun dsc_cfg->bits_per_component << DSC_PPS_BPC_SHIFT;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* PPS 4 */
87*4882a593Smuzhiyun pps_payload->pps_4 =
88*4882a593Smuzhiyun ((dsc_cfg->bits_per_pixel & DSC_PPS_BPP_HIGH_MASK) >>
89*4882a593Smuzhiyun DSC_PPS_MSB_SHIFT) |
90*4882a593Smuzhiyun dsc_cfg->vbr_enable << DSC_PPS_VBR_EN_SHIFT |
91*4882a593Smuzhiyun dsc_cfg->simple_422 << DSC_PPS_SIMPLE422_SHIFT |
92*4882a593Smuzhiyun dsc_cfg->convert_rgb << DSC_PPS_CONVERT_RGB_SHIFT |
93*4882a593Smuzhiyun dsc_cfg->block_pred_enable << DSC_PPS_BLOCK_PRED_EN_SHIFT;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* PPS 5 */
96*4882a593Smuzhiyun pps_payload->bits_per_pixel_low =
97*4882a593Smuzhiyun (dsc_cfg->bits_per_pixel & DSC_PPS_LSB_MASK);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /*
100*4882a593Smuzhiyun * The DSC panel expects the PPS packet to have big endian format
101*4882a593Smuzhiyun * for data spanning 2 bytes. Use a macro cpu_to_be16() to convert
102*4882a593Smuzhiyun * to big endian format. If format is little endian, it will swap
103*4882a593Smuzhiyun * bytes to convert to Big endian else keep it unchanged.
104*4882a593Smuzhiyun */
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* PPS 6, 7 */
107*4882a593Smuzhiyun pps_payload->pic_height = cpu_to_be16(dsc_cfg->pic_height);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* PPS 8, 9 */
110*4882a593Smuzhiyun pps_payload->pic_width = cpu_to_be16(dsc_cfg->pic_width);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* PPS 10, 11 */
113*4882a593Smuzhiyun pps_payload->slice_height = cpu_to_be16(dsc_cfg->slice_height);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* PPS 12, 13 */
116*4882a593Smuzhiyun pps_payload->slice_width = cpu_to_be16(dsc_cfg->slice_width);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* PPS 14, 15 */
119*4882a593Smuzhiyun pps_payload->chunk_size = cpu_to_be16(dsc_cfg->slice_chunk_size);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* PPS 16 */
122*4882a593Smuzhiyun pps_payload->initial_xmit_delay_high =
123*4882a593Smuzhiyun ((dsc_cfg->initial_xmit_delay &
124*4882a593Smuzhiyun DSC_PPS_INIT_XMIT_DELAY_HIGH_MASK) >>
125*4882a593Smuzhiyun DSC_PPS_MSB_SHIFT);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* PPS 17 */
128*4882a593Smuzhiyun pps_payload->initial_xmit_delay_low =
129*4882a593Smuzhiyun (dsc_cfg->initial_xmit_delay & DSC_PPS_LSB_MASK);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* PPS 18, 19 */
132*4882a593Smuzhiyun pps_payload->initial_dec_delay =
133*4882a593Smuzhiyun cpu_to_be16(dsc_cfg->initial_dec_delay);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* PPS 20 is 0 */
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* PPS 21 */
138*4882a593Smuzhiyun pps_payload->initial_scale_value =
139*4882a593Smuzhiyun dsc_cfg->initial_scale_value;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* PPS 22, 23 */
142*4882a593Smuzhiyun pps_payload->scale_increment_interval =
143*4882a593Smuzhiyun cpu_to_be16(dsc_cfg->scale_increment_interval);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* PPS 24 */
146*4882a593Smuzhiyun pps_payload->scale_decrement_interval_high =
147*4882a593Smuzhiyun ((dsc_cfg->scale_decrement_interval &
148*4882a593Smuzhiyun DSC_PPS_SCALE_DEC_INT_HIGH_MASK) >>
149*4882a593Smuzhiyun DSC_PPS_MSB_SHIFT);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* PPS 25 */
152*4882a593Smuzhiyun pps_payload->scale_decrement_interval_low =
153*4882a593Smuzhiyun (dsc_cfg->scale_decrement_interval & DSC_PPS_LSB_MASK);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* PPS 26[7:0], PPS 27[7:5] RESERVED */
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* PPS 27 */
158*4882a593Smuzhiyun pps_payload->first_line_bpg_offset =
159*4882a593Smuzhiyun dsc_cfg->first_line_bpg_offset;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* PPS 28, 29 */
162*4882a593Smuzhiyun pps_payload->nfl_bpg_offset =
163*4882a593Smuzhiyun cpu_to_be16(dsc_cfg->nfl_bpg_offset);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* PPS 30, 31 */
166*4882a593Smuzhiyun pps_payload->slice_bpg_offset =
167*4882a593Smuzhiyun cpu_to_be16(dsc_cfg->slice_bpg_offset);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* PPS 32, 33 */
170*4882a593Smuzhiyun pps_payload->initial_offset =
171*4882a593Smuzhiyun cpu_to_be16(dsc_cfg->initial_offset);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* PPS 34, 35 */
174*4882a593Smuzhiyun pps_payload->final_offset = cpu_to_be16(dsc_cfg->final_offset);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* PPS 36 */
177*4882a593Smuzhiyun pps_payload->flatness_min_qp = dsc_cfg->flatness_min_qp;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* PPS 37 */
180*4882a593Smuzhiyun pps_payload->flatness_max_qp = dsc_cfg->flatness_max_qp;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* PPS 38, 39 */
183*4882a593Smuzhiyun pps_payload->rc_model_size =
184*4882a593Smuzhiyun cpu_to_be16(DSC_RC_MODEL_SIZE_CONST);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* PPS 40 */
187*4882a593Smuzhiyun pps_payload->rc_edge_factor = DSC_RC_EDGE_FACTOR_CONST;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* PPS 41 */
190*4882a593Smuzhiyun pps_payload->rc_quant_incr_limit0 =
191*4882a593Smuzhiyun dsc_cfg->rc_quant_incr_limit0;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* PPS 42 */
194*4882a593Smuzhiyun pps_payload->rc_quant_incr_limit1 =
195*4882a593Smuzhiyun dsc_cfg->rc_quant_incr_limit1;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* PPS 43 */
198*4882a593Smuzhiyun pps_payload->rc_tgt_offset = DSC_RC_TGT_OFFSET_LO_CONST |
199*4882a593Smuzhiyun DSC_RC_TGT_OFFSET_HI_CONST << DSC_PPS_RC_TGT_OFFSET_HI_SHIFT;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* PPS 44 - 57 */
202*4882a593Smuzhiyun for (i = 0; i < DSC_NUM_BUF_RANGES - 1; i++)
203*4882a593Smuzhiyun pps_payload->rc_buf_thresh[i] =
204*4882a593Smuzhiyun dsc_cfg->rc_buf_thresh[i];
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* PPS 58 - 87 */
207*4882a593Smuzhiyun /*
208*4882a593Smuzhiyun * For DSC sink programming the RC Range parameter fields
209*4882a593Smuzhiyun * are as follows: Min_qp[15:11], max_qp[10:6], offset[5:0]
210*4882a593Smuzhiyun */
211*4882a593Smuzhiyun for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
212*4882a593Smuzhiyun pps_payload->rc_range_parameters[i] =
213*4882a593Smuzhiyun cpu_to_be16((dsc_cfg->rc_range_params[i].range_min_qp <<
214*4882a593Smuzhiyun DSC_PPS_RC_RANGE_MINQP_SHIFT) |
215*4882a593Smuzhiyun (dsc_cfg->rc_range_params[i].range_max_qp <<
216*4882a593Smuzhiyun DSC_PPS_RC_RANGE_MAXQP_SHIFT) |
217*4882a593Smuzhiyun (dsc_cfg->rc_range_params[i].range_bpg_offset));
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* PPS 88 */
221*4882a593Smuzhiyun pps_payload->native_422_420 = dsc_cfg->native_422 |
222*4882a593Smuzhiyun dsc_cfg->native_420 << DSC_PPS_NATIVE_420_SHIFT;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* PPS 89 */
225*4882a593Smuzhiyun pps_payload->second_line_bpg_offset =
226*4882a593Smuzhiyun dsc_cfg->second_line_bpg_offset;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* PPS 90, 91 */
229*4882a593Smuzhiyun pps_payload->nsl_bpg_offset =
230*4882a593Smuzhiyun cpu_to_be16(dsc_cfg->nsl_bpg_offset);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* PPS 92, 93 */
233*4882a593Smuzhiyun pps_payload->second_line_offset_adj =
234*4882a593Smuzhiyun cpu_to_be16(dsc_cfg->second_line_offset_adj);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* PPS 94 - 127 are O */
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /**
240*4882a593Smuzhiyun * drm_dsc_compute_rc_parameters() - Write rate control
241*4882a593Smuzhiyun * parameters to the dsc configuration defined in
242*4882a593Smuzhiyun * &struct drm_dsc_config in accordance with the DSC 1.2
243*4882a593Smuzhiyun * specification. Some configuration fields must be present
244*4882a593Smuzhiyun * beforehand.
245*4882a593Smuzhiyun *
246*4882a593Smuzhiyun * @vdsc_cfg:
247*4882a593Smuzhiyun * DSC Configuration data partially filled by driver
248*4882a593Smuzhiyun */
drm_dsc_compute_rc_parameters(struct drm_dsc_config * vdsc_cfg)249*4882a593Smuzhiyun int drm_dsc_compute_rc_parameters(struct drm_dsc_config *vdsc_cfg)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun unsigned long groups_per_line = 0;
252*4882a593Smuzhiyun unsigned long groups_total = 0;
253*4882a593Smuzhiyun unsigned long num_extra_mux_bits = 0;
254*4882a593Smuzhiyun unsigned long slice_bits = 0;
255*4882a593Smuzhiyun unsigned long hrd_delay = 0;
256*4882a593Smuzhiyun unsigned long final_scale = 0;
257*4882a593Smuzhiyun unsigned long rbs_min = 0;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun if (vdsc_cfg->native_420 || vdsc_cfg->native_422) {
260*4882a593Smuzhiyun /* Number of groups used to code each line of a slice */
261*4882a593Smuzhiyun groups_per_line = DIV_ROUND_UP(vdsc_cfg->slice_width / 2,
262*4882a593Smuzhiyun DSC_RC_PIXELS_PER_GROUP);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* chunksize in Bytes */
265*4882a593Smuzhiyun vdsc_cfg->slice_chunk_size = DIV_ROUND_UP(vdsc_cfg->slice_width / 2 *
266*4882a593Smuzhiyun vdsc_cfg->bits_per_pixel,
267*4882a593Smuzhiyun (8 * 16));
268*4882a593Smuzhiyun } else {
269*4882a593Smuzhiyun /* Number of groups used to code each line of a slice */
270*4882a593Smuzhiyun groups_per_line = DIV_ROUND_UP(vdsc_cfg->slice_width,
271*4882a593Smuzhiyun DSC_RC_PIXELS_PER_GROUP);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* chunksize in Bytes */
274*4882a593Smuzhiyun vdsc_cfg->slice_chunk_size = DIV_ROUND_UP(vdsc_cfg->slice_width *
275*4882a593Smuzhiyun vdsc_cfg->bits_per_pixel,
276*4882a593Smuzhiyun (8 * 16));
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun if (vdsc_cfg->convert_rgb)
280*4882a593Smuzhiyun num_extra_mux_bits = 3 * (vdsc_cfg->mux_word_size +
281*4882a593Smuzhiyun (4 * vdsc_cfg->bits_per_component + 4)
282*4882a593Smuzhiyun - 2);
283*4882a593Smuzhiyun else if (vdsc_cfg->native_422)
284*4882a593Smuzhiyun num_extra_mux_bits = 4 * vdsc_cfg->mux_word_size +
285*4882a593Smuzhiyun (4 * vdsc_cfg->bits_per_component + 4) +
286*4882a593Smuzhiyun 3 * (4 * vdsc_cfg->bits_per_component) - 2;
287*4882a593Smuzhiyun else
288*4882a593Smuzhiyun num_extra_mux_bits = 3 * vdsc_cfg->mux_word_size +
289*4882a593Smuzhiyun (4 * vdsc_cfg->bits_per_component + 4) +
290*4882a593Smuzhiyun 2 * (4 * vdsc_cfg->bits_per_component) - 2;
291*4882a593Smuzhiyun /* Number of bits in one Slice */
292*4882a593Smuzhiyun slice_bits = 8 * vdsc_cfg->slice_chunk_size * vdsc_cfg->slice_height;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun while ((num_extra_mux_bits > 0) &&
295*4882a593Smuzhiyun ((slice_bits - num_extra_mux_bits) % vdsc_cfg->mux_word_size))
296*4882a593Smuzhiyun num_extra_mux_bits--;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if (groups_per_line < vdsc_cfg->initial_scale_value - 8)
299*4882a593Smuzhiyun vdsc_cfg->initial_scale_value = groups_per_line + 8;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* scale_decrement_interval calculation according to DSC spec 1.11 */
302*4882a593Smuzhiyun if (vdsc_cfg->initial_scale_value > 8)
303*4882a593Smuzhiyun vdsc_cfg->scale_decrement_interval = groups_per_line /
304*4882a593Smuzhiyun (vdsc_cfg->initial_scale_value - 8);
305*4882a593Smuzhiyun else
306*4882a593Smuzhiyun vdsc_cfg->scale_decrement_interval = DSC_SCALE_DECREMENT_INTERVAL_MAX;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun vdsc_cfg->final_offset = vdsc_cfg->rc_model_size -
309*4882a593Smuzhiyun (vdsc_cfg->initial_xmit_delay *
310*4882a593Smuzhiyun vdsc_cfg->bits_per_pixel + 8) / 16 + num_extra_mux_bits;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (vdsc_cfg->final_offset >= vdsc_cfg->rc_model_size) {
313*4882a593Smuzhiyun printf("FinalOfs < RcModelSze for this InitialXmitDelay\n");
314*4882a593Smuzhiyun return -ERANGE;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun final_scale = (vdsc_cfg->rc_model_size * 8) /
318*4882a593Smuzhiyun (vdsc_cfg->rc_model_size - vdsc_cfg->final_offset);
319*4882a593Smuzhiyun if (vdsc_cfg->slice_height > 1)
320*4882a593Smuzhiyun /*
321*4882a593Smuzhiyun * NflBpgOffset is 16 bit value with 11 fractional bits
322*4882a593Smuzhiyun * hence we multiply by 2^11 for preserving the
323*4882a593Smuzhiyun * fractional part
324*4882a593Smuzhiyun */
325*4882a593Smuzhiyun vdsc_cfg->nfl_bpg_offset = DIV_ROUND_UP((vdsc_cfg->first_line_bpg_offset << 11),
326*4882a593Smuzhiyun (vdsc_cfg->slice_height - 1));
327*4882a593Smuzhiyun else
328*4882a593Smuzhiyun vdsc_cfg->nfl_bpg_offset = 0;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /* Number of groups used to code the entire slice */
331*4882a593Smuzhiyun groups_total = groups_per_line * vdsc_cfg->slice_height;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /* slice_bpg_offset is 16 bit value with 11 fractional bits */
334*4882a593Smuzhiyun vdsc_cfg->slice_bpg_offset = DIV_ROUND_UP(((vdsc_cfg->rc_model_size -
335*4882a593Smuzhiyun vdsc_cfg->initial_offset +
336*4882a593Smuzhiyun num_extra_mux_bits) << 11),
337*4882a593Smuzhiyun groups_total);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (final_scale > 9) {
340*4882a593Smuzhiyun /*
341*4882a593Smuzhiyun * ScaleIncrementInterval =
342*4882a593Smuzhiyun * finaloffset/((NflBpgOffset + SliceBpgOffset)*8(finalscale - 1.125))
343*4882a593Smuzhiyun * as (NflBpgOffset + SliceBpgOffset) has 11 bit fractional value,
344*4882a593Smuzhiyun * we need divide by 2^11 from pstDscCfg values
345*4882a593Smuzhiyun */
346*4882a593Smuzhiyun vdsc_cfg->scale_increment_interval =
347*4882a593Smuzhiyun (vdsc_cfg->final_offset * (1 << 11)) /
348*4882a593Smuzhiyun ((vdsc_cfg->nfl_bpg_offset +
349*4882a593Smuzhiyun vdsc_cfg->slice_bpg_offset) *
350*4882a593Smuzhiyun (final_scale - 9));
351*4882a593Smuzhiyun } else {
352*4882a593Smuzhiyun /*
353*4882a593Smuzhiyun * If finalScaleValue is less than or equal to 9, a value of 0 should
354*4882a593Smuzhiyun * be used to disable the scale increment at the end of the slice
355*4882a593Smuzhiyun */
356*4882a593Smuzhiyun vdsc_cfg->scale_increment_interval = 0;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /*
360*4882a593Smuzhiyun * DSC spec mentions that bits_per_pixel specifies the target
361*4882a593Smuzhiyun * bits/pixel (bpp) rate that is used by the encoder,
362*4882a593Smuzhiyun * in steps of 1/16 of a bit per pixel
363*4882a593Smuzhiyun */
364*4882a593Smuzhiyun rbs_min = vdsc_cfg->rc_model_size - vdsc_cfg->initial_offset +
365*4882a593Smuzhiyun DIV_ROUND_UP(vdsc_cfg->initial_xmit_delay *
366*4882a593Smuzhiyun vdsc_cfg->bits_per_pixel, 16) +
367*4882a593Smuzhiyun groups_per_line * vdsc_cfg->first_line_bpg_offset;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun hrd_delay = DIV_ROUND_UP((rbs_min * 16), vdsc_cfg->bits_per_pixel);
370*4882a593Smuzhiyun vdsc_cfg->rc_bits = (hrd_delay * vdsc_cfg->bits_per_pixel) / 16;
371*4882a593Smuzhiyun vdsc_cfg->initial_dec_delay = hrd_delay - vdsc_cfg->initial_xmit_delay;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun return 0;
374*4882a593Smuzhiyun }
375