1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __DRM_ANALOGIX_DP_H__ 8*4882a593Smuzhiyun #define __DRM_ANALOGIX_DP_H__ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #include <generic-phy.h> 11*4882a593Smuzhiyun #include <regmap.h> 12*4882a593Smuzhiyun #include <reset.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #include <drm/drm_dp_helper.h> 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #include "rockchip_connector.h" 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #define ANALOGIX_DP_TX_SW_RESET 0x14 19*4882a593Smuzhiyun #define ANALOGIX_DP_FUNC_EN_1 0x18 20*4882a593Smuzhiyun #define ANALOGIX_DP_FUNC_EN_2 0x1C 21*4882a593Smuzhiyun #define ANALOGIX_DP_VIDEO_CTL_1 0x20 22*4882a593Smuzhiyun #define ANALOGIX_DP_VIDEO_CTL_2 0x24 23*4882a593Smuzhiyun #define ANALOGIX_DP_VIDEO_CTL_3 0x28 24*4882a593Smuzhiyun #define ANALOGIX_DP_VIDEO_CTL_4 0x2C 25*4882a593Smuzhiyun #define ANALOGIX_DP_VIDEO_CTL_8 0x3C 26*4882a593Smuzhiyun #define ANALOGIX_DP_VIDEO_CTL_10 0x44 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define ANALOGIX_DP_TOTAL_LINE_CFG_L 0x48 29*4882a593Smuzhiyun #define ANALOGIX_DP_TOTAL_LINE_CFG_H 0x4C 30*4882a593Smuzhiyun #define ANALOGIX_DP_ACTIVE_LINE_CFG_L 0x50 31*4882a593Smuzhiyun #define ANALOGIX_DP_ACTIVE_LINE_CFG_H 0x54 32*4882a593Smuzhiyun #define ANALOGIX_DP_V_F_PORCH_CFG 0x58 33*4882a593Smuzhiyun #define ANALOGIX_DP_V_SYNC_WIDTH_CFG 0x5C 34*4882a593Smuzhiyun #define ANALOGIX_DP_V_B_PORCH_CFG 0x60 35*4882a593Smuzhiyun #define ANALOGIX_DP_TOTAL_PIXEL_CFG_L 0x64 36*4882a593Smuzhiyun #define ANALOGIX_DP_TOTAL_PIXEL_CFG_H 0x68 37*4882a593Smuzhiyun #define ANALOGIX_DP_ACTIVE_PIXEL_CFG_L 0x6C 38*4882a593Smuzhiyun #define ANALOGIX_DP_ACTIVE_PIXEL_CFG_H 0x70 39*4882a593Smuzhiyun #define ANALOGIX_DP_H_F_PORCH_CFG_L 0x74 40*4882a593Smuzhiyun #define ANALOGIX_DP_H_F_PORCH_CFG_H 0x78 41*4882a593Smuzhiyun #define ANALOGIX_DP_H_SYNC_CFG_L 0x7C 42*4882a593Smuzhiyun #define ANALOGIX_DP_H_SYNC_CFG_H 0x80 43*4882a593Smuzhiyun #define ANALOGIX_DP_H_B_PORCH_CFG_L 0x84 44*4882a593Smuzhiyun #define ANALOGIX_DP_H_B_PORCH_CFG_H 0x88 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun #define ANALOGIX_DP_PLL_REG_1 0xfc 47*4882a593Smuzhiyun #define ANALOGIX_DP_PLL_REG_2 0x9e4 48*4882a593Smuzhiyun #define ANALOGIX_DP_PLL_REG_3 0x9e8 49*4882a593Smuzhiyun #define ANALOGIX_DP_PLL_REG_4 0x9ec 50*4882a593Smuzhiyun #define ANALOGIX_DP_PLL_REG_5 0xa00 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun #define ANALOGIX_DP_BIAS 0x124 53*4882a593Smuzhiyun #define ANALOGIX_DP_PD 0x12c 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun #define ANALOGIX_DP_LANE_MAP 0x35C 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #define ANALOGIX_DP_ANALOG_CTL_1 0x370 58*4882a593Smuzhiyun #define ANALOGIX_DP_ANALOG_CTL_2 0x374 59*4882a593Smuzhiyun #define ANALOGIX_DP_ANALOG_CTL_3 0x378 60*4882a593Smuzhiyun #define ANALOGIX_DP_PLL_FILTER_CTL_1 0x37C 61*4882a593Smuzhiyun #define ANALOGIX_DP_TX_AMP_TUNING_CTL 0x380 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #define ANALOGIX_DP_AUX_HW_RETRY_CTL 0x390 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun #define ANALOGIX_DP_COMMON_INT_STA_1 0x3C4 66*4882a593Smuzhiyun #define ANALOGIX_DP_COMMON_INT_STA_2 0x3C8 67*4882a593Smuzhiyun #define ANALOGIX_DP_COMMON_INT_STA_3 0x3CC 68*4882a593Smuzhiyun #define ANALOGIX_DP_COMMON_INT_STA_4 0x3D0 69*4882a593Smuzhiyun #define ANALOGIX_DP_INT_STA 0x3DC 70*4882a593Smuzhiyun #define ANALOGIX_DP_COMMON_INT_MASK_1 0x3E0 71*4882a593Smuzhiyun #define ANALOGIX_DP_COMMON_INT_MASK_2 0x3E4 72*4882a593Smuzhiyun #define ANALOGIX_DP_COMMON_INT_MASK_3 0x3E8 73*4882a593Smuzhiyun #define ANALOGIX_DP_COMMON_INT_MASK_4 0x3EC 74*4882a593Smuzhiyun #define ANALOGIX_DP_INT_STA_MASK 0x3F8 75*4882a593Smuzhiyun #define ANALOGIX_DP_INT_CTL 0x3FC 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #define ANALOGIX_DP_SYS_CTL_1 0x600 78*4882a593Smuzhiyun #define ANALOGIX_DP_SYS_CTL_2 0x604 79*4882a593Smuzhiyun #define ANALOGIX_DP_SYS_CTL_3 0x608 80*4882a593Smuzhiyun #define ANALOGIX_DP_SYS_CTL_4 0x60C 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun #define ANALOGIX_DP_PKT_SEND_CTL 0x640 83*4882a593Smuzhiyun #define ANALOGIX_DP_HDCP_CTL 0x648 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun #define ANALOGIX_DP_LINK_BW_SET 0x680 86*4882a593Smuzhiyun #define ANALOGIX_DP_LANE_COUNT_SET 0x684 87*4882a593Smuzhiyun #define ANALOGIX_DP_TRAINING_PTN_SET 0x688 88*4882a593Smuzhiyun #define ANALOGIX_DP_LN0_LINK_TRAINING_CTL 0x68C 89*4882a593Smuzhiyun #define ANALOGIX_DP_LN1_LINK_TRAINING_CTL 0x690 90*4882a593Smuzhiyun #define ANALOGIX_DP_LN2_LINK_TRAINING_CTL 0x694 91*4882a593Smuzhiyun #define ANALOGIX_DP_LN3_LINK_TRAINING_CTL 0x698 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define ANALOGIX_DP_DEBUG_CTL 0x6C0 94*4882a593Smuzhiyun #define ANALOGIX_DP_HPD_DEGLITCH_L 0x6C4 95*4882a593Smuzhiyun #define ANALOGIX_DP_HPD_DEGLITCH_H 0x6C8 96*4882a593Smuzhiyun #define ANALOGIX_DP_LINK_DEBUG_CTL 0x6E0 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun #define ANALOGIX_DP_M_VID_0 0x700 99*4882a593Smuzhiyun #define ANALOGIX_DP_M_VID_1 0x704 100*4882a593Smuzhiyun #define ANALOGIX_DP_M_VID_2 0x708 101*4882a593Smuzhiyun #define ANALOGIX_DP_N_VID_0 0x70C 102*4882a593Smuzhiyun #define ANALOGIX_DP_N_VID_1 0x710 103*4882a593Smuzhiyun #define ANALOGIX_DP_N_VID_2 0x714 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define ANALOGIX_DP_PLL_CTL 0x71C 106*4882a593Smuzhiyun #define ANALOGIX_DP_PHY_PD 0x720 107*4882a593Smuzhiyun #define ANALOGIX_DP_PHY_TEST 0x724 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun #define ANALOGIX_DP_VIDEO_FIFO_THRD 0x730 110*4882a593Smuzhiyun #define ANALOGIX_DP_AUDIO_MARGIN 0x73C 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #define ANALOGIX_DP_M_VID_GEN_FILTER_TH 0x764 113*4882a593Smuzhiyun #define ANALOGIX_DP_M_AUD_GEN_FILTER_TH 0x778 114*4882a593Smuzhiyun #define ANALOGIX_DP_AUX_CH_STA 0x780 115*4882a593Smuzhiyun #define ANALOGIX_DP_AUX_CH_DEFER_CTL 0x788 116*4882a593Smuzhiyun #define ANALOGIX_DP_AUX_RX_COMM 0x78C 117*4882a593Smuzhiyun #define ANALOGIX_DP_BUFFER_DATA_CTL 0x790 118*4882a593Smuzhiyun #define ANALOGIX_DP_AUX_CH_CTL_1 0x794 119*4882a593Smuzhiyun #define ANALOGIX_DP_AUX_ADDR_7_0 0x798 120*4882a593Smuzhiyun #define ANALOGIX_DP_AUX_ADDR_15_8 0x79C 121*4882a593Smuzhiyun #define ANALOGIX_DP_AUX_ADDR_19_16 0x7A0 122*4882a593Smuzhiyun #define ANALOGIX_DP_AUX_CH_CTL_2 0x7A4 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #define ANALOGIX_DP_BUF_DATA_0 0x7C0 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun #define ANALOGIX_DP_SOC_GENERAL_CTL 0x800 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun /* ANALOGIX_DP_TX_SW_RESET */ 129*4882a593Smuzhiyun #define RESET_DP_TX (0x1 << 0) 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun /* ANALOGIX_DP_FUNC_EN_1 */ 132*4882a593Smuzhiyun #define MASTER_VID_FUNC_EN_N (0x1 << 7) 133*4882a593Smuzhiyun #define SLAVE_VID_FUNC_EN_N (0x1 << 5) 134*4882a593Smuzhiyun #define AUD_FIFO_FUNC_EN_N (0x1 << 4) 135*4882a593Smuzhiyun #define AUD_FUNC_EN_N (0x1 << 3) 136*4882a593Smuzhiyun #define HDCP_FUNC_EN_N (0x1 << 2) 137*4882a593Smuzhiyun #define CRC_FUNC_EN_N (0x1 << 1) 138*4882a593Smuzhiyun #define SW_FUNC_EN_N (0x1 << 0) 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun /* ANALOGIX_DP_FUNC_EN_2 */ 141*4882a593Smuzhiyun #define SSC_FUNC_EN_N (0x1 << 7) 142*4882a593Smuzhiyun #define AUX_FUNC_EN_N (0x1 << 2) 143*4882a593Smuzhiyun #define SERDES_FIFO_FUNC_EN_N (0x1 << 1) 144*4882a593Smuzhiyun #define LS_CLK_DOMAIN_FUNC_EN_N (0x1 << 0) 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun /* ANALOGIX_DP_VIDEO_CTL_1 */ 147*4882a593Smuzhiyun #define VIDEO_EN (0x1 << 7) 148*4882a593Smuzhiyun #define HDCP_VIDEO_MUTE (0x1 << 6) 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun /* ANALOGIX_DP_VIDEO_CTL_4 */ 151*4882a593Smuzhiyun #define BIST_EN (0x1 << 3) 152*4882a593Smuzhiyun #define BIST_WIDTH(x) (((x) & 0x1) << 2) 153*4882a593Smuzhiyun #define BIST_TYPE(x) (((x) & 0x3) << 0) 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun /* ANALOGIX_DP_VIDEO_CTL_1 */ 156*4882a593Smuzhiyun #define IN_D_RANGE_MASK (0x1 << 7) 157*4882a593Smuzhiyun #define IN_D_RANGE_SHIFT (7) 158*4882a593Smuzhiyun #define IN_D_RANGE_CEA (0x1 << 7) 159*4882a593Smuzhiyun #define IN_D_RANGE_VESA (0x0 << 7) 160*4882a593Smuzhiyun #define IN_BPC_MASK (0x7 << 4) 161*4882a593Smuzhiyun #define IN_BPC_SHIFT (4) 162*4882a593Smuzhiyun #define IN_BPC_12_BITS (0x3 << 4) 163*4882a593Smuzhiyun #define IN_BPC_10_BITS (0x2 << 4) 164*4882a593Smuzhiyun #define IN_BPC_8_BITS (0x1 << 4) 165*4882a593Smuzhiyun #define IN_BPC_6_BITS (0x0 << 4) 166*4882a593Smuzhiyun #define IN_COLOR_F_MASK (0x3 << 0) 167*4882a593Smuzhiyun #define IN_COLOR_F_SHIFT (0) 168*4882a593Smuzhiyun #define IN_COLOR_F_YCBCR444 (0x2 << 0) 169*4882a593Smuzhiyun #define IN_COLOR_F_YCBCR422 (0x1 << 0) 170*4882a593Smuzhiyun #define IN_COLOR_F_RGB (0x0 << 0) 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun /* ANALOGIX_DP_VIDEO_CTL_3 */ 173*4882a593Smuzhiyun #define IN_YC_COEFFI_MASK (0x1 << 7) 174*4882a593Smuzhiyun #define IN_YC_COEFFI_SHIFT (7) 175*4882a593Smuzhiyun #define IN_YC_COEFFI_ITU709 (0x1 << 7) 176*4882a593Smuzhiyun #define IN_YC_COEFFI_ITU601 (0x0 << 7) 177*4882a593Smuzhiyun #define VID_CHK_UPDATE_TYPE_MASK (0x1 << 4) 178*4882a593Smuzhiyun #define VID_CHK_UPDATE_TYPE_SHIFT (4) 179*4882a593Smuzhiyun #define VID_CHK_UPDATE_TYPE_1 (0x1 << 4) 180*4882a593Smuzhiyun #define VID_CHK_UPDATE_TYPE_0 (0x0 << 4) 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun /* ANALOGIX_DP_VIDEO_CTL_8 */ 183*4882a593Smuzhiyun #define VID_HRES_TH(x) (((x) & 0xf) << 4) 184*4882a593Smuzhiyun #define VID_VRES_TH(x) (((x) & 0xf) << 0) 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun /* ANALOGIX_DP_VIDEO_CTL_10 */ 187*4882a593Smuzhiyun #define FORMAT_SEL (0x1 << 4) 188*4882a593Smuzhiyun #define INTERACE_SCAN_CFG (0x1 << 2) 189*4882a593Smuzhiyun #define VSYNC_POLARITY_CFG (0x1 << 1) 190*4882a593Smuzhiyun #define HSYNC_POLARITY_CFG (0x1 << 0) 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun /* ANALOGIX_DP_TOTAL_LINE_CFG_L */ 193*4882a593Smuzhiyun #define TOTAL_LINE_CFG_L(x) (((x) & 0xff) << 0) 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun /* ANALOGIX_DP_TOTAL_LINE_CFG_H */ 196*4882a593Smuzhiyun #define TOTAL_LINE_CFG_H(x) (((x) & 0xf) << 0) 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun /* ANALOGIX_DP_ACTIVE_LINE_CFG_L */ 199*4882a593Smuzhiyun #define ACTIVE_LINE_CFG_L(x) (((x) & 0xff) << 0) 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun /* ANALOGIX_DP_ACTIVE_LINE_CFG_H */ 202*4882a593Smuzhiyun #define ACTIVE_LINE_CFG_H(x) (((x) & 0xf) << 0) 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun /* ANALOGIX_DP_V_F_PORCH_CFG */ 205*4882a593Smuzhiyun #define V_F_PORCH_CFG(x) (((x) & 0xff) << 0) 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun /* ANALOGIX_DP_V_SYNC_WIDTH_CFG */ 208*4882a593Smuzhiyun #define V_SYNC_WIDTH_CFG(x) (((x) & 0xff) << 0) 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun /* ANALOGIX_DP_V_B_PORCH_CFG */ 211*4882a593Smuzhiyun #define V_B_PORCH_CFG(x) (((x) & 0xff) << 0) 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun /* ANALOGIX_DP_TOTAL_PIXEL_CFG_L */ 214*4882a593Smuzhiyun #define TOTAL_PIXEL_CFG_L(x) (((x) & 0xff) << 0) 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun /* ANALOGIX_DP_TOTAL_PIXEL_CFG_H */ 217*4882a593Smuzhiyun #define TOTAL_PIXEL_CFG_H(x) (((x) & 0x3f) << 0) 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun /* ANALOGIX_DP_ACTIVE_PIXEL_CFG_L */ 220*4882a593Smuzhiyun #define ACTIVE_PIXEL_CFG_L(x) (((x) & 0xff) << 0) 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun /* ANALOGIX_DP_ACTIVE_PIXEL_CFG_H */ 223*4882a593Smuzhiyun #define ACTIVE_PIXEL_CFG_H(x) (((x) & 0x3f) << 0) 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun /* ANALOGIX_DP_H_F_PORCH_CFG_L */ 226*4882a593Smuzhiyun #define H_F_PORCH_CFG_L(x) (((x) & 0xff) << 0) 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun /* ANALOGIX_DP_H_F_PORCH_CFG_H */ 229*4882a593Smuzhiyun #define H_F_PORCH_CFG_H(x) (((x) & 0xf) << 0) 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun /* ANALOGIX_DP_H_SYNC_CFG_L */ 232*4882a593Smuzhiyun #define H_SYNC_CFG_L(x) (((x) & 0xff) << 0) 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun /* ANALOGIX_DP_H_SYNC_CFG_H */ 235*4882a593Smuzhiyun #define H_SYNC_CFG_H(x) (((x) & 0xf) << 0) 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun /* ANALOGIX_DP_H_B_PORCH_CFG_L */ 238*4882a593Smuzhiyun #define H_B_PORCH_CFG_L(x) (((x) & 0xff) << 0) 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun /* ANALOGIX_DP_H_B_PORCH_CFG_H */ 241*4882a593Smuzhiyun #define H_B_PORCH_CFG_H(x) (((x) & 0xf) << 0) 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun /* ANALOGIX_DP_PLL_REG_1 */ 244*4882a593Smuzhiyun #define REF_CLK_24M (0x1 << 0) 245*4882a593Smuzhiyun #define REF_CLK_27M (0x0 << 0) 246*4882a593Smuzhiyun #define REF_CLK_MASK (0x1 << 0) 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun /* ANALOGIX_DP_LANE_MAP */ 249*4882a593Smuzhiyun #define LANE3_MAP_LOGIC_LANE_0 (0x0 << 6) 250*4882a593Smuzhiyun #define LANE3_MAP_LOGIC_LANE_1 (0x1 << 6) 251*4882a593Smuzhiyun #define LANE3_MAP_LOGIC_LANE_2 (0x2 << 6) 252*4882a593Smuzhiyun #define LANE3_MAP_LOGIC_LANE_3 (0x3 << 6) 253*4882a593Smuzhiyun #define LANE2_MAP_LOGIC_LANE_0 (0x0 << 4) 254*4882a593Smuzhiyun #define LANE2_MAP_LOGIC_LANE_1 (0x1 << 4) 255*4882a593Smuzhiyun #define LANE2_MAP_LOGIC_LANE_2 (0x2 << 4) 256*4882a593Smuzhiyun #define LANE2_MAP_LOGIC_LANE_3 (0x3 << 4) 257*4882a593Smuzhiyun #define LANE1_MAP_LOGIC_LANE_0 (0x0 << 2) 258*4882a593Smuzhiyun #define LANE1_MAP_LOGIC_LANE_1 (0x1 << 2) 259*4882a593Smuzhiyun #define LANE1_MAP_LOGIC_LANE_2 (0x2 << 2) 260*4882a593Smuzhiyun #define LANE1_MAP_LOGIC_LANE_3 (0x3 << 2) 261*4882a593Smuzhiyun #define LANE0_MAP_LOGIC_LANE_0 (0x0 << 0) 262*4882a593Smuzhiyun #define LANE0_MAP_LOGIC_LANE_1 (0x1 << 0) 263*4882a593Smuzhiyun #define LANE0_MAP_LOGIC_LANE_2 (0x2 << 0) 264*4882a593Smuzhiyun #define LANE0_MAP_LOGIC_LANE_3 (0x3 << 0) 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun /* ANALOGIX_DP_ANALOG_CTL_1 */ 267*4882a593Smuzhiyun #define TX_TERMINAL_CTRL_50_OHM (0x1 << 4) 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun /* ANALOGIX_DP_ANALOG_CTL_2 */ 270*4882a593Smuzhiyun #define SEL_24M (0x1 << 3) 271*4882a593Smuzhiyun #define TX_DVDD_BIT_1_0625V (0x4 << 0) 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun /* ANALOGIX_DP_ANALOG_CTL_3 */ 274*4882a593Smuzhiyun #define DRIVE_DVDD_BIT_1_0625V (0x4 << 5) 275*4882a593Smuzhiyun #define VCO_BIT_600_MICRO (0x5 << 0) 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun /* ANALOGIX_DP_PLL_FILTER_CTL_1 */ 278*4882a593Smuzhiyun #define PD_RING_OSC (0x1 << 6) 279*4882a593Smuzhiyun #define AUX_TERMINAL_CTRL_50_OHM (0x2 << 4) 280*4882a593Smuzhiyun #define TX_CUR1_2X (0x1 << 2) 281*4882a593Smuzhiyun #define TX_CUR_16_MA (0x3 << 0) 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun /* ANALOGIX_DP_TX_AMP_TUNING_CTL */ 284*4882a593Smuzhiyun #define CH3_AMP_400_MV (0x0 << 24) 285*4882a593Smuzhiyun #define CH2_AMP_400_MV (0x0 << 16) 286*4882a593Smuzhiyun #define CH1_AMP_400_MV (0x0 << 8) 287*4882a593Smuzhiyun #define CH0_AMP_400_MV (0x0 << 0) 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun /* ANALOGIX_DP_AUX_HW_RETRY_CTL */ 290*4882a593Smuzhiyun #define AUX_BIT_PERIOD_EXPECTED_DELAY(x) (((x) & 0x7) << 8) 291*4882a593Smuzhiyun #define AUX_HW_RETRY_INTERVAL_MASK (0x3 << 3) 292*4882a593Smuzhiyun #define AUX_HW_RETRY_INTERVAL_600_MICROSECONDS (0x0 << 3) 293*4882a593Smuzhiyun #define AUX_HW_RETRY_INTERVAL_800_MICROSECONDS (0x1 << 3) 294*4882a593Smuzhiyun #define AUX_HW_RETRY_INTERVAL_1000_MICROSECONDS (0x2 << 3) 295*4882a593Smuzhiyun #define AUX_HW_RETRY_INTERVAL_1800_MICROSECONDS (0x3 << 3) 296*4882a593Smuzhiyun #define AUX_HW_RETRY_COUNT_SEL(x) (((x) & 0x7) << 0) 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun /* ANALOGIX_DP_COMMON_INT_STA_1 */ 299*4882a593Smuzhiyun #define VSYNC_DET (0x1 << 7) 300*4882a593Smuzhiyun #define PLL_LOCK_CHG (0x1 << 6) 301*4882a593Smuzhiyun #define SPDIF_ERR (0x1 << 5) 302*4882a593Smuzhiyun #define SPDIF_UNSTBL (0x1 << 4) 303*4882a593Smuzhiyun #define VID_FORMAT_CHG (0x1 << 3) 304*4882a593Smuzhiyun #define AUD_CLK_CHG (0x1 << 2) 305*4882a593Smuzhiyun #define VID_CLK_CHG (0x1 << 1) 306*4882a593Smuzhiyun #define SW_INT (0x1 << 0) 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun /* ANALOGIX_DP_COMMON_INT_STA_2 */ 309*4882a593Smuzhiyun #define ENC_EN_CHG (0x1 << 6) 310*4882a593Smuzhiyun #define HW_BKSV_RDY (0x1 << 3) 311*4882a593Smuzhiyun #define HW_SHA_DONE (0x1 << 2) 312*4882a593Smuzhiyun #define HW_AUTH_STATE_CHG (0x1 << 1) 313*4882a593Smuzhiyun #define HW_AUTH_DONE (0x1 << 0) 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun /* ANALOGIX_DP_COMMON_INT_STA_3 */ 316*4882a593Smuzhiyun #define AFIFO_UNDER (0x1 << 7) 317*4882a593Smuzhiyun #define AFIFO_OVER (0x1 << 6) 318*4882a593Smuzhiyun #define R0_CHK_FLAG (0x1 << 5) 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun /* ANALOGIX_DP_COMMON_INT_STA_4 */ 321*4882a593Smuzhiyun #define PSR_ACTIVE (0x1 << 7) 322*4882a593Smuzhiyun #define PSR_INACTIVE (0x1 << 6) 323*4882a593Smuzhiyun #define SPDIF_BI_PHASE_ERR (0x1 << 5) 324*4882a593Smuzhiyun #define HOTPLUG_CHG (0x1 << 2) 325*4882a593Smuzhiyun #define HPD_LOST (0x1 << 1) 326*4882a593Smuzhiyun #define PLUG (0x1 << 0) 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun /* ANALOGIX_DP_INT_STA */ 329*4882a593Smuzhiyun #define INT_HPD (0x1 << 6) 330*4882a593Smuzhiyun #define HW_TRAINING_FINISH (0x1 << 5) 331*4882a593Smuzhiyun #define RPLY_RECEIV (0x1 << 1) 332*4882a593Smuzhiyun #define AUX_ERR (0x1 << 0) 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun /* ANALOGIX_DP_INT_CTL */ 335*4882a593Smuzhiyun #define SOFT_INT_CTRL (0x1 << 2) 336*4882a593Smuzhiyun #define INT_POL1 (0x1 << 1) 337*4882a593Smuzhiyun #define INT_POL0 (0x1 << 0) 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun /* ANALOGIX_DP_SYS_CTL_1 */ 340*4882a593Smuzhiyun #define DET_STA (0x1 << 2) 341*4882a593Smuzhiyun #define FORCE_DET (0x1 << 1) 342*4882a593Smuzhiyun #define DET_CTRL (0x1 << 0) 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun /* ANALOGIX_DP_SYS_CTL_2 */ 345*4882a593Smuzhiyun #define CHA_CRI(x) (((x) & 0xf) << 4) 346*4882a593Smuzhiyun #define CHA_STA (0x1 << 2) 347*4882a593Smuzhiyun #define FORCE_CHA (0x1 << 1) 348*4882a593Smuzhiyun #define CHA_CTRL (0x1 << 0) 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun /* ANALOGIX_DP_SYS_CTL_3 */ 351*4882a593Smuzhiyun #define HPD_STATUS (0x1 << 6) 352*4882a593Smuzhiyun #define F_HPD (0x1 << 5) 353*4882a593Smuzhiyun #define HPD_CTRL (0x1 << 4) 354*4882a593Smuzhiyun #define HDCP_RDY (0x1 << 3) 355*4882a593Smuzhiyun #define STRM_VALID (0x1 << 2) 356*4882a593Smuzhiyun #define F_VALID (0x1 << 1) 357*4882a593Smuzhiyun #define VALID_CTRL (0x1 << 0) 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun /* ANALOGIX_DP_SYS_CTL_4 */ 360*4882a593Smuzhiyun #define FIX_M_AUD (0x1 << 4) 361*4882a593Smuzhiyun #define ENHANCED (0x1 << 3) 362*4882a593Smuzhiyun #define FIX_M_VID (0x1 << 2) 363*4882a593Smuzhiyun #define M_VID_UPDATE_CTRL (0x3 << 0) 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun /* ANALOGIX_DP_TRAINING_PTN_SET */ 366*4882a593Smuzhiyun #define SCRAMBLER_TYPE (0x1 << 9) 367*4882a593Smuzhiyun #define HW_LINK_TRAINING_PATTERN (0x1 << 8) 368*4882a593Smuzhiyun #define SCRAMBLING_DISABLE (0x1 << 5) 369*4882a593Smuzhiyun #define SCRAMBLING_ENABLE (0x0 << 5) 370*4882a593Smuzhiyun #define LINK_QUAL_PATTERN_SET_MASK (0x3 << 2) 371*4882a593Smuzhiyun #define LINK_QUAL_PATTERN_SET_PRBS7 (0x3 << 2) 372*4882a593Smuzhiyun #define LINK_QUAL_PATTERN_SET_D10_2 (0x1 << 2) 373*4882a593Smuzhiyun #define LINK_QUAL_PATTERN_SET_DISABLE (0x0 << 2) 374*4882a593Smuzhiyun #define SW_TRAINING_PATTERN_SET_MASK (0x3 << 0) 375*4882a593Smuzhiyun #define SW_TRAINING_PATTERN_SET_PTN3 (0x3 << 0) 376*4882a593Smuzhiyun #define SW_TRAINING_PATTERN_SET_PTN2 (0x2 << 0) 377*4882a593Smuzhiyun #define SW_TRAINING_PATTERN_SET_PTN1 (0x1 << 0) 378*4882a593Smuzhiyun #define SW_TRAINING_PATTERN_SET_NORMAL (0x0 << 0) 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun /* ANALOGIX_DP_LN0_LINK_TRAINING_CTL */ 381*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_MASK (0x3 << 3) 382*4882a593Smuzhiyun #define PRE_EMPHASIS_SET_SHIFT (3) 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun /* ANALOGIX_DP_DEBUG_CTL */ 385*4882a593Smuzhiyun #define PLL_LOCK (0x1 << 4) 386*4882a593Smuzhiyun #define F_PLL_LOCK (0x1 << 3) 387*4882a593Smuzhiyun #define PLL_LOCK_CTRL (0x1 << 2) 388*4882a593Smuzhiyun #define PN_INV (0x1 << 0) 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun /* ANALOGIX_DP_PLL_CTL */ 391*4882a593Smuzhiyun #define DP_PLL_PD (0x1 << 7) 392*4882a593Smuzhiyun #define DP_PLL_RESET (0x1 << 6) 393*4882a593Smuzhiyun #define DP_PLL_LOOP_BIT_DEFAULT (0x1 << 4) 394*4882a593Smuzhiyun #define DP_PLL_REF_BIT_1_1250V (0x5 << 0) 395*4882a593Smuzhiyun #define DP_PLL_REF_BIT_1_2500V (0x7 << 0) 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun /* ANALOGIX_DP_PHY_PD */ 398*4882a593Smuzhiyun #define DP_PHY_PD (0x1 << 5) 399*4882a593Smuzhiyun #define AUX_PD (0x1 << 4) 400*4882a593Smuzhiyun #define CH3_PD (0x1 << 3) 401*4882a593Smuzhiyun #define CH2_PD (0x1 << 2) 402*4882a593Smuzhiyun #define CH1_PD (0x1 << 1) 403*4882a593Smuzhiyun #define CH0_PD (0x1 << 0) 404*4882a593Smuzhiyun 405*4882a593Smuzhiyun /* ANALOGIX_DP_PHY_TEST */ 406*4882a593Smuzhiyun #define MACRO_RST (0x1 << 5) 407*4882a593Smuzhiyun #define CH1_TEST (0x1 << 1) 408*4882a593Smuzhiyun #define CH0_TEST (0x1 << 0) 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun /* ANALOGIX_DP_AUX_CH_STA */ 411*4882a593Smuzhiyun #define AUX_BUSY (0x1 << 4) 412*4882a593Smuzhiyun #define AUX_STATUS_MASK (0xf << 0) 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun /* ANALOGIX_DP_AUX_CH_DEFER_CTL */ 415*4882a593Smuzhiyun #define DEFER_CTRL_EN (0x1 << 7) 416*4882a593Smuzhiyun #define DEFER_COUNT(x) (((x) & 0x7f) << 0) 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun /* ANALOGIX_DP_AUX_RX_COMM */ 419*4882a593Smuzhiyun #define AUX_RX_COMM_I2C_DEFER (0x2 << 2) 420*4882a593Smuzhiyun #define AUX_RX_COMM_AUX_DEFER (0x2 << 0) 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun /* ANALOGIX_DP_BUFFER_DATA_CTL */ 423*4882a593Smuzhiyun #define BUF_CLR (0x1 << 7) 424*4882a593Smuzhiyun #define BUF_DATA_COUNT(x) (((x) & 0x1f) << 0) 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun /* ANALOGIX_DP_AUX_CH_CTL_1 */ 427*4882a593Smuzhiyun #define AUX_LENGTH(x) (((x - 1) & 0xf) << 4) 428*4882a593Smuzhiyun #define AUX_TX_COMM_MASK (0xf << 0) 429*4882a593Smuzhiyun #define AUX_TX_COMM_DP_TRANSACTION (0x1 << 3) 430*4882a593Smuzhiyun #define AUX_TX_COMM_I2C_TRANSACTION (0x0 << 3) 431*4882a593Smuzhiyun #define AUX_TX_COMM_MOT (0x1 << 2) 432*4882a593Smuzhiyun #define AUX_TX_COMM_WRITE (0x0 << 0) 433*4882a593Smuzhiyun #define AUX_TX_COMM_READ (0x1 << 0) 434*4882a593Smuzhiyun 435*4882a593Smuzhiyun /* ANALOGIX_DP_AUX_ADDR_7_0 */ 436*4882a593Smuzhiyun #define AUX_ADDR_7_0(x) (((x) >> 0) & 0xff) 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun /* ANALOGIX_DP_AUX_ADDR_15_8 */ 439*4882a593Smuzhiyun #define AUX_ADDR_15_8(x) (((x) >> 8) & 0xff) 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun /* ANALOGIX_DP_AUX_ADDR_19_16 */ 442*4882a593Smuzhiyun #define AUX_ADDR_19_16(x) (((x) >> 16) & 0x0f) 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun /* ANALOGIX_DP_AUX_CH_CTL_2 */ 445*4882a593Smuzhiyun #define ADDR_ONLY (0x1 << 1) 446*4882a593Smuzhiyun #define AUX_EN (0x1 << 0) 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun /* ANALOGIX_DP_SOC_GENERAL_CTL */ 449*4882a593Smuzhiyun #define AUDIO_MODE_SPDIF_MODE (0x1 << 8) 450*4882a593Smuzhiyun #define AUDIO_MODE_MASTER_MODE (0x0 << 8) 451*4882a593Smuzhiyun #define MASTER_VIDEO_INTERLACE_EN (0x1 << 4) 452*4882a593Smuzhiyun #define VIDEO_MASTER_CLK_SEL (0x1 << 2) 453*4882a593Smuzhiyun #define VIDEO_MASTER_MODE_EN (0x1 << 1) 454*4882a593Smuzhiyun #define VIDEO_MODE_MASK (0x1 << 0) 455*4882a593Smuzhiyun #define VIDEO_MODE_SLAVE_MODE (0x1 << 0) 456*4882a593Smuzhiyun #define VIDEO_MODE_MASTER_MODE (0x0 << 0) 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun #define DP_TIMEOUT_LOOP_COUNT 100 459*4882a593Smuzhiyun #define MAX_CR_LOOP 5 460*4882a593Smuzhiyun #define MAX_EQ_LOOP 5 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun /* I2C EDID Chip ID, Slave Address */ 463*4882a593Smuzhiyun #define I2C_EDID_DEVICE_ADDR 0x50 464*4882a593Smuzhiyun #define I2C_E_EDID_DEVICE_ADDR 0x30 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun #define EDID_BLOCK_LENGTH 0x80 467*4882a593Smuzhiyun #define EDID_HEADER_PATTERN 0x00 468*4882a593Smuzhiyun #define EDID_EXTENSION_FLAG 0x7e 469*4882a593Smuzhiyun #define EDID_CHECKSUM 0x7f 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun /* DP_MAX_LANE_COUNT */ 472*4882a593Smuzhiyun #define DPCD_ENHANCED_FRAME_CAP(x) (((x) >> 7) & 0x1) 473*4882a593Smuzhiyun #define DPCD_MAX_LANE_COUNT(x) ((x) & 0x1f) 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun /* DP_LANE_COUNT_SET */ 476*4882a593Smuzhiyun #define DPCD_LANE_COUNT_SET(x) ((x) & 0x1f) 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun /* DP_TRAINING_LANE0_SET */ 479*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_SET(x) (((x) & 0x3) << 3) 480*4882a593Smuzhiyun #define DPCD_PRE_EMPHASIS_GET(x) (((x) >> 3) & 0x3) 481*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_SET(x) (((x) & 0x3) << 0) 482*4882a593Smuzhiyun #define DPCD_VOLTAGE_SWING_GET(x) (((x) >> 0) & 0x3) 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun enum link_lane_count_type { 485*4882a593Smuzhiyun LANE_COUNT1 = 1, 486*4882a593Smuzhiyun LANE_COUNT2 = 2, 487*4882a593Smuzhiyun LANE_COUNT4 = 4 488*4882a593Smuzhiyun }; 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun enum link_training_state { 491*4882a593Smuzhiyun START, 492*4882a593Smuzhiyun CLOCK_RECOVERY, 493*4882a593Smuzhiyun EQUALIZER_TRAINING, 494*4882a593Smuzhiyun FINISHED, 495*4882a593Smuzhiyun FAILED 496*4882a593Smuzhiyun }; 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun enum voltage_swing_level { 499*4882a593Smuzhiyun VOLTAGE_LEVEL_0, 500*4882a593Smuzhiyun VOLTAGE_LEVEL_1, 501*4882a593Smuzhiyun VOLTAGE_LEVEL_2, 502*4882a593Smuzhiyun VOLTAGE_LEVEL_3, 503*4882a593Smuzhiyun }; 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun enum pre_emphasis_level { 506*4882a593Smuzhiyun PRE_EMPHASIS_LEVEL_0, 507*4882a593Smuzhiyun PRE_EMPHASIS_LEVEL_1, 508*4882a593Smuzhiyun PRE_EMPHASIS_LEVEL_2, 509*4882a593Smuzhiyun PRE_EMPHASIS_LEVEL_3, 510*4882a593Smuzhiyun }; 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun enum pattern_set { 513*4882a593Smuzhiyun PRBS7, 514*4882a593Smuzhiyun D10_2, 515*4882a593Smuzhiyun TRAINING_PTN1, 516*4882a593Smuzhiyun TRAINING_PTN2, 517*4882a593Smuzhiyun TRAINING_PTN3, 518*4882a593Smuzhiyun DP_NONE 519*4882a593Smuzhiyun }; 520*4882a593Smuzhiyun 521*4882a593Smuzhiyun enum color_space { 522*4882a593Smuzhiyun COLOR_RGB, 523*4882a593Smuzhiyun COLOR_YCBCR422, 524*4882a593Smuzhiyun COLOR_YCBCR444 525*4882a593Smuzhiyun }; 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun enum color_depth { 528*4882a593Smuzhiyun COLOR_6, 529*4882a593Smuzhiyun COLOR_8, 530*4882a593Smuzhiyun COLOR_10, 531*4882a593Smuzhiyun COLOR_12 532*4882a593Smuzhiyun }; 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun enum color_coefficient { 535*4882a593Smuzhiyun COLOR_YCBCR601, 536*4882a593Smuzhiyun COLOR_YCBCR709 537*4882a593Smuzhiyun }; 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun enum dynamic_range { 540*4882a593Smuzhiyun VESA, 541*4882a593Smuzhiyun CEA 542*4882a593Smuzhiyun }; 543*4882a593Smuzhiyun 544*4882a593Smuzhiyun enum pll_status { 545*4882a593Smuzhiyun PLL_UNLOCKED, 546*4882a593Smuzhiyun PLL_LOCKED 547*4882a593Smuzhiyun }; 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun enum clock_recovery_m_value_type { 550*4882a593Smuzhiyun CALCULATED_M, 551*4882a593Smuzhiyun REGISTER_M 552*4882a593Smuzhiyun }; 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun enum video_timing_recognition_type { 555*4882a593Smuzhiyun VIDEO_TIMING_FROM_CAPTURE, 556*4882a593Smuzhiyun VIDEO_TIMING_FROM_REGISTER 557*4882a593Smuzhiyun }; 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun enum analog_power_block { 560*4882a593Smuzhiyun AUX_BLOCK, 561*4882a593Smuzhiyun CH0_BLOCK, 562*4882a593Smuzhiyun CH1_BLOCK, 563*4882a593Smuzhiyun CH2_BLOCK, 564*4882a593Smuzhiyun CH3_BLOCK, 565*4882a593Smuzhiyun ANALOG_TOTAL, 566*4882a593Smuzhiyun POWER_ALL 567*4882a593Smuzhiyun }; 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun enum dp_irq_type { 570*4882a593Smuzhiyun DP_IRQ_TYPE_HP_CABLE_IN = BIT(0), 571*4882a593Smuzhiyun DP_IRQ_TYPE_HP_CABLE_OUT = BIT(1), 572*4882a593Smuzhiyun DP_IRQ_TYPE_HP_CHANGE = BIT(2), 573*4882a593Smuzhiyun DP_IRQ_TYPE_UNKNOWN = BIT(3), 574*4882a593Smuzhiyun }; 575*4882a593Smuzhiyun 576*4882a593Smuzhiyun struct video_info { 577*4882a593Smuzhiyun char *name; 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun bool h_sync_polarity; 580*4882a593Smuzhiyun bool v_sync_polarity; 581*4882a593Smuzhiyun bool interlaced; 582*4882a593Smuzhiyun 583*4882a593Smuzhiyun enum color_space color_space; 584*4882a593Smuzhiyun enum dynamic_range dynamic_range; 585*4882a593Smuzhiyun enum color_coefficient ycbcr_coeff; 586*4882a593Smuzhiyun enum color_depth color_depth; 587*4882a593Smuzhiyun 588*4882a593Smuzhiyun int max_link_rate; 589*4882a593Smuzhiyun enum link_lane_count_type max_lane_count; 590*4882a593Smuzhiyun 591*4882a593Smuzhiyun bool force_stream_valid; 592*4882a593Smuzhiyun }; 593*4882a593Smuzhiyun 594*4882a593Smuzhiyun struct link_train { 595*4882a593Smuzhiyun int eq_loop; 596*4882a593Smuzhiyun int cr_loop[4]; 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun u8 link_rate; 599*4882a593Smuzhiyun u8 lane_count; 600*4882a593Smuzhiyun u8 training_lane[4]; 601*4882a593Smuzhiyun bool ssc; 602*4882a593Smuzhiyun 603*4882a593Smuzhiyun enum link_training_state lt_state; 604*4882a593Smuzhiyun }; 605*4882a593Smuzhiyun 606*4882a593Smuzhiyun enum analogix_dp_devtype { 607*4882a593Smuzhiyun EXYNOS_DP, 608*4882a593Smuzhiyun ROCKCHIP_DP, 609*4882a593Smuzhiyun }; 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun enum analogix_dp_sub_devtype { 612*4882a593Smuzhiyun RK3288_DP, 613*4882a593Smuzhiyun RK3368_EDP, 614*4882a593Smuzhiyun RK3399_EDP, 615*4882a593Smuzhiyun RK3568_EDP, 616*4882a593Smuzhiyun RK3588_EDP 617*4882a593Smuzhiyun }; 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun struct analogix_dp_plat_data { 620*4882a593Smuzhiyun enum analogix_dp_devtype dev_type; 621*4882a593Smuzhiyun enum analogix_dp_sub_devtype subdev_type; 622*4882a593Smuzhiyun bool ssc; 623*4882a593Smuzhiyun }; 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun struct analogix_dp_device { 626*4882a593Smuzhiyun struct rockchip_connector connector; 627*4882a593Smuzhiyun int id; 628*4882a593Smuzhiyun struct udevice *dev; 629*4882a593Smuzhiyun void *reg_base; 630*4882a593Smuzhiyun struct regmap *grf; 631*4882a593Smuzhiyun struct phy phy; 632*4882a593Smuzhiyun struct reset_ctl_bulk resets; 633*4882a593Smuzhiyun struct gpio_desc hpd_gpio; 634*4882a593Smuzhiyun bool force_hpd; 635*4882a593Smuzhiyun struct video_info video_info; 636*4882a593Smuzhiyun struct link_train link_train; 637*4882a593Smuzhiyun struct drm_display_mode *mode; 638*4882a593Smuzhiyun struct analogix_dp_plat_data plat_data; 639*4882a593Smuzhiyun unsigned char edid[EDID_BLOCK_LENGTH * 2]; 640*4882a593Smuzhiyun u8 dpcd[DP_RECEIVER_CAP_SIZE]; 641*4882a593Smuzhiyun bool video_bist_enable; 642*4882a593Smuzhiyun u32 lane_map[4]; 643*4882a593Smuzhiyun }; 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun /* analogix_dp_reg.c */ 646*4882a593Smuzhiyun void analogix_dp_enable_video_mute(struct analogix_dp_device *dp, bool enable); 647*4882a593Smuzhiyun void analogix_dp_stop_video(struct analogix_dp_device *dp); 648*4882a593Smuzhiyun void analogix_dp_init_analog_param(struct analogix_dp_device *dp); 649*4882a593Smuzhiyun void analogix_dp_init_interrupt(struct analogix_dp_device *dp); 650*4882a593Smuzhiyun void analogix_dp_reset(struct analogix_dp_device *dp); 651*4882a593Smuzhiyun void analogix_dp_swreset(struct analogix_dp_device *dp); 652*4882a593Smuzhiyun void analogix_dp_config_interrupt(struct analogix_dp_device *dp); 653*4882a593Smuzhiyun void analogix_dp_mute_hpd_interrupt(struct analogix_dp_device *dp); 654*4882a593Smuzhiyun void analogix_dp_unmute_hpd_interrupt(struct analogix_dp_device *dp); 655*4882a593Smuzhiyun enum pll_status analogix_dp_get_pll_lock_status(struct analogix_dp_device *dp); 656*4882a593Smuzhiyun void analogix_dp_set_pll_power_down(struct analogix_dp_device *dp, bool enable); 657*4882a593Smuzhiyun void analogix_dp_set_analog_power_down(struct analogix_dp_device *dp, 658*4882a593Smuzhiyun enum analog_power_block block, 659*4882a593Smuzhiyun bool enable); 660*4882a593Smuzhiyun void analogix_dp_init_analog_func(struct analogix_dp_device *dp); 661*4882a593Smuzhiyun void analogix_dp_init_hpd(struct analogix_dp_device *dp); 662*4882a593Smuzhiyun void analogix_dp_force_hpd(struct analogix_dp_device *dp); 663*4882a593Smuzhiyun enum dp_irq_type analogix_dp_get_irq_type(struct analogix_dp_device *dp); 664*4882a593Smuzhiyun void analogix_dp_clear_hotplug_interrupts(struct analogix_dp_device *dp); 665*4882a593Smuzhiyun void analogix_dp_reset_aux(struct analogix_dp_device *dp); 666*4882a593Smuzhiyun void analogix_dp_init_aux(struct analogix_dp_device *dp); 667*4882a593Smuzhiyun int analogix_dp_get_plug_in_status(struct analogix_dp_device *dp); 668*4882a593Smuzhiyun int analogix_dp_detect(struct analogix_dp_device *dp); 669*4882a593Smuzhiyun void analogix_dp_enable_sw_function(struct analogix_dp_device *dp); 670*4882a593Smuzhiyun int analogix_dp_start_aux_transaction(struct analogix_dp_device *dp); 671*4882a593Smuzhiyun int analogix_dp_write_byte_to_dpcd(struct analogix_dp_device *dp, 672*4882a593Smuzhiyun unsigned int reg_addr, 673*4882a593Smuzhiyun unsigned char data); 674*4882a593Smuzhiyun int analogix_dp_read_byte_from_dpcd(struct analogix_dp_device *dp, 675*4882a593Smuzhiyun unsigned int reg_addr, 676*4882a593Smuzhiyun unsigned char *data); 677*4882a593Smuzhiyun int analogix_dp_write_bytes_to_dpcd(struct analogix_dp_device *dp, 678*4882a593Smuzhiyun unsigned int reg_addr, 679*4882a593Smuzhiyun unsigned int count, 680*4882a593Smuzhiyun unsigned char data[]); 681*4882a593Smuzhiyun int analogix_dp_read_bytes_from_dpcd(struct analogix_dp_device *dp, 682*4882a593Smuzhiyun unsigned int reg_addr, 683*4882a593Smuzhiyun unsigned int count, 684*4882a593Smuzhiyun unsigned char data[]); 685*4882a593Smuzhiyun int analogix_dp_select_i2c_device(struct analogix_dp_device *dp, 686*4882a593Smuzhiyun unsigned int device_addr, 687*4882a593Smuzhiyun unsigned int reg_addr); 688*4882a593Smuzhiyun int analogix_dp_read_byte_from_i2c(struct analogix_dp_device *dp, 689*4882a593Smuzhiyun unsigned int device_addr, 690*4882a593Smuzhiyun unsigned int reg_addr, 691*4882a593Smuzhiyun unsigned int *data); 692*4882a593Smuzhiyun int analogix_dp_read_bytes_from_i2c(struct analogix_dp_device *dp, 693*4882a593Smuzhiyun unsigned int device_addr, 694*4882a593Smuzhiyun unsigned int reg_addr, 695*4882a593Smuzhiyun unsigned int count, 696*4882a593Smuzhiyun unsigned char edid[]); 697*4882a593Smuzhiyun void analogix_dp_set_link_bandwidth(struct analogix_dp_device *dp, u32 bwtype); 698*4882a593Smuzhiyun void analogix_dp_get_link_bandwidth(struct analogix_dp_device *dp, u32 *bwtype); 699*4882a593Smuzhiyun void analogix_dp_set_lane_count(struct analogix_dp_device *dp, u32 count); 700*4882a593Smuzhiyun void analogix_dp_get_lane_count(struct analogix_dp_device *dp, u32 *count); 701*4882a593Smuzhiyun void analogix_dp_enable_enhanced_mode(struct analogix_dp_device *dp, 702*4882a593Smuzhiyun bool enable); 703*4882a593Smuzhiyun void analogix_dp_set_training_pattern(struct analogix_dp_device *dp, 704*4882a593Smuzhiyun enum pattern_set pattern); 705*4882a593Smuzhiyun void analogix_dp_set_lane_link_training(struct analogix_dp_device *dp); 706*4882a593Smuzhiyun u32 analogix_dp_get_lane_link_training(struct analogix_dp_device *dp, u8 lane); 707*4882a593Smuzhiyun void analogix_dp_reset_macro(struct analogix_dp_device *dp); 708*4882a593Smuzhiyun void analogix_dp_init_video(struct analogix_dp_device *dp); 709*4882a593Smuzhiyun 710*4882a593Smuzhiyun void analogix_dp_set_video_color_format(struct analogix_dp_device *dp); 711*4882a593Smuzhiyun int analogix_dp_is_slave_video_stream_clock_on(struct analogix_dp_device *dp); 712*4882a593Smuzhiyun void analogix_dp_set_video_cr_mn(struct analogix_dp_device *dp, 713*4882a593Smuzhiyun enum clock_recovery_m_value_type type, 714*4882a593Smuzhiyun u32 m_value, 715*4882a593Smuzhiyun u32 n_value); 716*4882a593Smuzhiyun void analogix_dp_set_video_timing_mode(struct analogix_dp_device *dp, u32 type); 717*4882a593Smuzhiyun void analogix_dp_enable_video_master(struct analogix_dp_device *dp, 718*4882a593Smuzhiyun bool enable); 719*4882a593Smuzhiyun void analogix_dp_start_video(struct analogix_dp_device *dp); 720*4882a593Smuzhiyun int analogix_dp_is_video_stream_on(struct analogix_dp_device *dp); 721*4882a593Smuzhiyun void analogix_dp_config_video_slave_mode(struct analogix_dp_device *dp); 722*4882a593Smuzhiyun void analogix_dp_enable_scrambling(struct analogix_dp_device *dp); 723*4882a593Smuzhiyun void analogix_dp_disable_scrambling(struct analogix_dp_device *dp); 724*4882a593Smuzhiyun bool analogix_dp_ssc_supported(struct analogix_dp_device *dp); 725*4882a593Smuzhiyun void analogix_dp_set_video_format(struct analogix_dp_device *dp, 726*4882a593Smuzhiyun const struct drm_display_mode *mode); 727*4882a593Smuzhiyun void analogix_dp_video_bist_enable(struct analogix_dp_device *dp); 728*4882a593Smuzhiyun 729*4882a593Smuzhiyun #endif /* __DRM_ANALOGIX_DP__ */ 730