xref: /OK3568_Linux_fs/u-boot/drivers/video/atmel_hlcdfb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Driver for AT91/AT32 MULTI LAYER LCD Controller
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2012 Atmel Corporation
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <asm/arch/gpio.h>
12*4882a593Smuzhiyun #include <asm/arch/clk.h>
13*4882a593Smuzhiyun #include <clk.h>
14*4882a593Smuzhiyun #include <dm.h>
15*4882a593Smuzhiyun #include <fdtdec.h>
16*4882a593Smuzhiyun #include <lcd.h>
17*4882a593Smuzhiyun #include <video.h>
18*4882a593Smuzhiyun #include <wait_bit.h>
19*4882a593Smuzhiyun #include <atmel_hlcdc.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #if defined(CONFIG_LCD_LOGO)
22*4882a593Smuzhiyun #include <bmp_logo.h>
23*4882a593Smuzhiyun #endif
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #ifndef CONFIG_DM_VIDEO
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* configurable parameters */
30*4882a593Smuzhiyun #define ATMEL_LCDC_CVAL_DEFAULT		0xc8
31*4882a593Smuzhiyun #define ATMEL_LCDC_DMA_BURST_LEN	8
32*4882a593Smuzhiyun #ifndef ATMEL_LCDC_GUARD_TIME
33*4882a593Smuzhiyun #define ATMEL_LCDC_GUARD_TIME		1
34*4882a593Smuzhiyun #endif
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define ATMEL_LCDC_FIFO_SIZE		512
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun  * the CLUT register map as following
40*4882a593Smuzhiyun  * RCLUT(24 ~ 16), GCLUT(15 ~ 8), BCLUT(7 ~ 0)
41*4882a593Smuzhiyun  */
lcd_setcolreg(ushort regno,ushort red,ushort green,ushort blue)42*4882a593Smuzhiyun void lcd_setcolreg(ushort regno, ushort red, ushort green, ushort blue)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	writel(panel_info.mmio + ATMEL_LCDC_LUT(regno),
45*4882a593Smuzhiyun 	       ((red << LCDC_BASECLUT_RCLUT_Pos) & LCDC_BASECLUT_RCLUT_Msk)
46*4882a593Smuzhiyun 	       | ((green << LCDC_BASECLUT_GCLUT_Pos) & LCDC_BASECLUT_GCLUT_Msk)
47*4882a593Smuzhiyun 	       | ((blue << LCDC_BASECLUT_BCLUT_Pos) & LCDC_BASECLUT_BCLUT_Msk));
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
configuration_get_cmap(void)50*4882a593Smuzhiyun ushort *configuration_get_cmap(void)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun #if defined(CONFIG_LCD_LOGO)
53*4882a593Smuzhiyun 	return bmp_logo_palette;
54*4882a593Smuzhiyun #else
55*4882a593Smuzhiyun 	return NULL;
56*4882a593Smuzhiyun #endif
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
lcd_ctrl_init(void * lcdbase)59*4882a593Smuzhiyun void lcd_ctrl_init(void *lcdbase)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	unsigned long value;
62*4882a593Smuzhiyun 	struct lcd_dma_desc *desc;
63*4882a593Smuzhiyun 	struct atmel_hlcd_regs *regs;
64*4882a593Smuzhiyun 	int ret;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	if (!has_lcdc())
67*4882a593Smuzhiyun 		return;     /* No lcdc */
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	regs = (struct atmel_hlcd_regs *)panel_info.mmio;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	/* Disable DISP signal */
72*4882a593Smuzhiyun 	writel(LCDC_LCDDIS_DISPDIS, &regs->lcdc_lcddis);
73*4882a593Smuzhiyun 	ret = wait_for_bit_le32(&regs->lcdc_lcdsr, LCDC_LCDSR_DISPSTS,
74*4882a593Smuzhiyun 				false, 1000, false);
75*4882a593Smuzhiyun 	if (ret)
76*4882a593Smuzhiyun 		printf("%s: %d: Timeout!\n", __func__, __LINE__);
77*4882a593Smuzhiyun 	/* Disable synchronization */
78*4882a593Smuzhiyun 	writel(LCDC_LCDDIS_SYNCDIS, &regs->lcdc_lcddis);
79*4882a593Smuzhiyun 	ret = wait_for_bit_le32(&regs->lcdc_lcdsr, LCDC_LCDSR_LCDSTS,
80*4882a593Smuzhiyun 				false, 1000, false);
81*4882a593Smuzhiyun 	if (ret)
82*4882a593Smuzhiyun 		printf("%s: %d: Timeout!\n", __func__, __LINE__);
83*4882a593Smuzhiyun 	/* Disable pixel clock */
84*4882a593Smuzhiyun 	writel(LCDC_LCDDIS_CLKDIS, &regs->lcdc_lcddis);
85*4882a593Smuzhiyun 	ret = wait_for_bit_le32(&regs->lcdc_lcdsr, LCDC_LCDSR_CLKSTS,
86*4882a593Smuzhiyun 				false, 1000, false);
87*4882a593Smuzhiyun 	if (ret)
88*4882a593Smuzhiyun 		printf("%s: %d: Timeout!\n", __func__, __LINE__);
89*4882a593Smuzhiyun 	/* Disable PWM */
90*4882a593Smuzhiyun 	writel(LCDC_LCDDIS_PWMDIS, &regs->lcdc_lcddis);
91*4882a593Smuzhiyun 	ret = wait_for_bit_le32(&regs->lcdc_lcdsr, LCDC_LCDSR_PWMSTS,
92*4882a593Smuzhiyun 				false, 1000, false);
93*4882a593Smuzhiyun 	if (ret)
94*4882a593Smuzhiyun 		printf("%s: %d: Timeout!\n", __func__, __LINE__);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/* Set pixel clock */
97*4882a593Smuzhiyun 	value = get_lcdc_clk_rate(0) / panel_info.vl_clk;
98*4882a593Smuzhiyun 	if (get_lcdc_clk_rate(0) % panel_info.vl_clk)
99*4882a593Smuzhiyun 		value++;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	if (value < 1) {
102*4882a593Smuzhiyun 		/* Using system clock as pixel clock */
103*4882a593Smuzhiyun 		writel(LCDC_LCDCFG0_CLKDIV(0)
104*4882a593Smuzhiyun 			| LCDC_LCDCFG0_CGDISHCR
105*4882a593Smuzhiyun 			| LCDC_LCDCFG0_CGDISHEO
106*4882a593Smuzhiyun 			| LCDC_LCDCFG0_CGDISOVR1
107*4882a593Smuzhiyun 			| LCDC_LCDCFG0_CGDISBASE
108*4882a593Smuzhiyun 			| panel_info.vl_clk_pol
109*4882a593Smuzhiyun 			| LCDC_LCDCFG0_CLKSEL,
110*4882a593Smuzhiyun 			&regs->lcdc_lcdcfg0);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	} else {
113*4882a593Smuzhiyun 		writel(LCDC_LCDCFG0_CLKDIV(value - 2)
114*4882a593Smuzhiyun 			| LCDC_LCDCFG0_CGDISHCR
115*4882a593Smuzhiyun 			| LCDC_LCDCFG0_CGDISHEO
116*4882a593Smuzhiyun 			| LCDC_LCDCFG0_CGDISOVR1
117*4882a593Smuzhiyun 			| LCDC_LCDCFG0_CGDISBASE
118*4882a593Smuzhiyun 			| panel_info.vl_clk_pol,
119*4882a593Smuzhiyun 			&regs->lcdc_lcdcfg0);
120*4882a593Smuzhiyun 	}
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	/* Initialize control register 5 */
123*4882a593Smuzhiyun 	value = 0;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	value |= panel_info.vl_sync;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #ifndef LCD_OUTPUT_BPP
128*4882a593Smuzhiyun 	/* Output is 24bpp */
129*4882a593Smuzhiyun 	value |= LCDC_LCDCFG5_MODE_OUTPUT_24BPP;
130*4882a593Smuzhiyun #else
131*4882a593Smuzhiyun 	switch (LCD_OUTPUT_BPP) {
132*4882a593Smuzhiyun 	case 12:
133*4882a593Smuzhiyun 		value |= LCDC_LCDCFG5_MODE_OUTPUT_12BPP;
134*4882a593Smuzhiyun 		break;
135*4882a593Smuzhiyun 	case 16:
136*4882a593Smuzhiyun 		value |= LCDC_LCDCFG5_MODE_OUTPUT_16BPP;
137*4882a593Smuzhiyun 		break;
138*4882a593Smuzhiyun 	case 18:
139*4882a593Smuzhiyun 		value |= LCDC_LCDCFG5_MODE_OUTPUT_18BPP;
140*4882a593Smuzhiyun 		break;
141*4882a593Smuzhiyun 	case 24:
142*4882a593Smuzhiyun 		value |= LCDC_LCDCFG5_MODE_OUTPUT_24BPP;
143*4882a593Smuzhiyun 		break;
144*4882a593Smuzhiyun 	default:
145*4882a593Smuzhiyun 		BUG();
146*4882a593Smuzhiyun 		break;
147*4882a593Smuzhiyun 	}
148*4882a593Smuzhiyun #endif
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	value |= LCDC_LCDCFG5_GUARDTIME(ATMEL_LCDC_GUARD_TIME);
151*4882a593Smuzhiyun 	value |= (LCDC_LCDCFG5_DISPDLY | LCDC_LCDCFG5_VSPDLYS);
152*4882a593Smuzhiyun 	writel(value, &regs->lcdc_lcdcfg5);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* Vertical & Horizontal Timing */
155*4882a593Smuzhiyun 	value = LCDC_LCDCFG1_VSPW(panel_info.vl_vsync_len - 1);
156*4882a593Smuzhiyun 	value |= LCDC_LCDCFG1_HSPW(panel_info.vl_hsync_len - 1);
157*4882a593Smuzhiyun 	writel(value, &regs->lcdc_lcdcfg1);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	value = LCDC_LCDCFG2_VBPW(panel_info.vl_upper_margin);
160*4882a593Smuzhiyun 	value |= LCDC_LCDCFG2_VFPW(panel_info.vl_lower_margin - 1);
161*4882a593Smuzhiyun 	writel(value, &regs->lcdc_lcdcfg2);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	value = LCDC_LCDCFG3_HBPW(panel_info.vl_left_margin - 1);
164*4882a593Smuzhiyun 	value |= LCDC_LCDCFG3_HFPW(panel_info.vl_right_margin - 1);
165*4882a593Smuzhiyun 	writel(value, &regs->lcdc_lcdcfg3);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	/* Display size */
168*4882a593Smuzhiyun 	value = LCDC_LCDCFG4_RPF(panel_info.vl_row - 1);
169*4882a593Smuzhiyun 	value |= LCDC_LCDCFG4_PPL(panel_info.vl_col - 1);
170*4882a593Smuzhiyun 	writel(value, &regs->lcdc_lcdcfg4);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	writel(LCDC_BASECFG0_BLEN_AHB_INCR4 | LCDC_BASECFG0_DLBO,
173*4882a593Smuzhiyun 	       &regs->lcdc_basecfg0);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	switch (NBITS(panel_info.vl_bpix)) {
176*4882a593Smuzhiyun 	case 16:
177*4882a593Smuzhiyun 		writel(LCDC_BASECFG1_RGBMODE_16BPP_RGB_565,
178*4882a593Smuzhiyun 		       &regs->lcdc_basecfg1);
179*4882a593Smuzhiyun 		break;
180*4882a593Smuzhiyun 	case 32:
181*4882a593Smuzhiyun 		writel(LCDC_BASECFG1_RGBMODE_24BPP_RGB_888,
182*4882a593Smuzhiyun 		       &regs->lcdc_basecfg1);
183*4882a593Smuzhiyun 		break;
184*4882a593Smuzhiyun 	default:
185*4882a593Smuzhiyun 		BUG();
186*4882a593Smuzhiyun 		break;
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	writel(LCDC_BASECFG2_XSTRIDE(0), &regs->lcdc_basecfg2);
190*4882a593Smuzhiyun 	writel(0, &regs->lcdc_basecfg3);
191*4882a593Smuzhiyun 	writel(LCDC_BASECFG4_DMA, &regs->lcdc_basecfg4);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* Disable all interrupts */
194*4882a593Smuzhiyun 	writel(~0UL, &regs->lcdc_lcdidr);
195*4882a593Smuzhiyun 	writel(~0UL, &regs->lcdc_baseidr);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	/* Setup the DMA descriptor, this descriptor will loop to itself */
198*4882a593Smuzhiyun 	desc = (struct lcd_dma_desc *)(lcdbase - 16);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	desc->address = (u32)lcdbase;
201*4882a593Smuzhiyun 	/* Disable DMA transfer interrupt & descriptor loaded interrupt. */
202*4882a593Smuzhiyun 	desc->control = LCDC_BASECTRL_ADDIEN | LCDC_BASECTRL_DSCRIEN
203*4882a593Smuzhiyun 			| LCDC_BASECTRL_DMAIEN | LCDC_BASECTRL_DFETCH;
204*4882a593Smuzhiyun 	desc->next = (u32)desc;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	/* Flush the DMA descriptor if we enabled dcache */
207*4882a593Smuzhiyun 	flush_dcache_range((u32)desc, (u32)desc + sizeof(*desc));
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	writel(desc->address, &regs->lcdc_baseaddr);
210*4882a593Smuzhiyun 	writel(desc->control, &regs->lcdc_basectrl);
211*4882a593Smuzhiyun 	writel(desc->next, &regs->lcdc_basenext);
212*4882a593Smuzhiyun 	writel(LCDC_BASECHER_CHEN | LCDC_BASECHER_UPDATEEN,
213*4882a593Smuzhiyun 	       &regs->lcdc_basecher);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	/* Enable LCD */
216*4882a593Smuzhiyun 	value = readl(&regs->lcdc_lcden);
217*4882a593Smuzhiyun 	writel(value | LCDC_LCDEN_CLKEN, &regs->lcdc_lcden);
218*4882a593Smuzhiyun 	ret = wait_for_bit_le32(&regs->lcdc_lcdsr, LCDC_LCDSR_CLKSTS,
219*4882a593Smuzhiyun 				true, 1000, false);
220*4882a593Smuzhiyun 	if (ret)
221*4882a593Smuzhiyun 		printf("%s: %d: Timeout!\n", __func__, __LINE__);
222*4882a593Smuzhiyun 	value = readl(&regs->lcdc_lcden);
223*4882a593Smuzhiyun 	writel(value | LCDC_LCDEN_SYNCEN, &regs->lcdc_lcden);
224*4882a593Smuzhiyun 	ret = wait_for_bit_le32(&regs->lcdc_lcdsr, LCDC_LCDSR_LCDSTS,
225*4882a593Smuzhiyun 				true, 1000, false);
226*4882a593Smuzhiyun 	if (ret)
227*4882a593Smuzhiyun 		printf("%s: %d: Timeout!\n", __func__, __LINE__);
228*4882a593Smuzhiyun 	value = readl(&regs->lcdc_lcden);
229*4882a593Smuzhiyun 	writel(value | LCDC_LCDEN_DISPEN, &regs->lcdc_lcden);
230*4882a593Smuzhiyun 	ret = wait_for_bit_le32(&regs->lcdc_lcdsr, LCDC_LCDSR_DISPSTS,
231*4882a593Smuzhiyun 				true, 1000, false);
232*4882a593Smuzhiyun 	if (ret)
233*4882a593Smuzhiyun 		printf("%s: %d: Timeout!\n", __func__, __LINE__);
234*4882a593Smuzhiyun 	value = readl(&regs->lcdc_lcden);
235*4882a593Smuzhiyun 	writel(value | LCDC_LCDEN_PWMEN, &regs->lcdc_lcden);
236*4882a593Smuzhiyun 	ret = wait_for_bit_le32(&regs->lcdc_lcdsr, LCDC_LCDSR_PWMSTS,
237*4882a593Smuzhiyun 				true, 1000, false);
238*4882a593Smuzhiyun 	if (ret)
239*4882a593Smuzhiyun 		printf("%s: %d: Timeout!\n", __func__, __LINE__);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/* Enable flushing if we enabled dcache */
242*4882a593Smuzhiyun 	lcd_set_flush_dcache(1);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun #else
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun enum {
248*4882a593Smuzhiyun 	LCD_MAX_WIDTH		= 1024,
249*4882a593Smuzhiyun 	LCD_MAX_HEIGHT		= 768,
250*4882a593Smuzhiyun 	LCD_MAX_LOG2_BPP	= VIDEO_BPP16,
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun struct atmel_hlcdc_priv {
254*4882a593Smuzhiyun 	struct atmel_hlcd_regs *regs;
255*4882a593Smuzhiyun 	struct display_timing timing;
256*4882a593Smuzhiyun 	unsigned int vl_bpix;
257*4882a593Smuzhiyun 	unsigned int output_mode;
258*4882a593Smuzhiyun 	unsigned int guard_time;
259*4882a593Smuzhiyun 	ulong clk_rate;
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun 
at91_hlcdc_enable_clk(struct udevice * dev)262*4882a593Smuzhiyun static int at91_hlcdc_enable_clk(struct udevice *dev)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	struct atmel_hlcdc_priv *priv = dev_get_priv(dev);
265*4882a593Smuzhiyun 	struct clk clk;
266*4882a593Smuzhiyun 	ulong clk_rate;
267*4882a593Smuzhiyun 	int ret;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	ret = clk_get_by_index(dev, 0, &clk);
270*4882a593Smuzhiyun 	if (ret)
271*4882a593Smuzhiyun 		return -EINVAL;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	ret = clk_enable(&clk);
274*4882a593Smuzhiyun 	if (ret)
275*4882a593Smuzhiyun 		return ret;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	clk_rate = clk_get_rate(&clk);
278*4882a593Smuzhiyun 	if (!clk_rate) {
279*4882a593Smuzhiyun 		clk_disable(&clk);
280*4882a593Smuzhiyun 		return -ENODEV;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	priv->clk_rate = clk_rate;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	clk_free(&clk);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	return 0;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
atmel_hlcdc_init(struct udevice * dev)290*4882a593Smuzhiyun static void atmel_hlcdc_init(struct udevice *dev)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	struct video_uc_platdata *uc_plat = dev_get_uclass_platdata(dev);
293*4882a593Smuzhiyun 	struct atmel_hlcdc_priv *priv = dev_get_priv(dev);
294*4882a593Smuzhiyun 	struct atmel_hlcd_regs *regs = priv->regs;
295*4882a593Smuzhiyun 	struct display_timing *timing = &priv->timing;
296*4882a593Smuzhiyun 	struct lcd_dma_desc *desc;
297*4882a593Smuzhiyun 	unsigned long value, vl_clk_pol;
298*4882a593Smuzhiyun 	int ret;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/* Disable DISP signal */
301*4882a593Smuzhiyun 	writel(LCDC_LCDDIS_DISPDIS, &regs->lcdc_lcddis);
302*4882a593Smuzhiyun 	ret = wait_for_bit_le32(&regs->lcdc_lcdsr, LCDC_LCDSR_DISPSTS,
303*4882a593Smuzhiyun 				false, 1000, false);
304*4882a593Smuzhiyun 	if (ret)
305*4882a593Smuzhiyun 		printf("%s: %d: Timeout!\n", __func__, __LINE__);
306*4882a593Smuzhiyun 	/* Disable synchronization */
307*4882a593Smuzhiyun 	writel(LCDC_LCDDIS_SYNCDIS, &regs->lcdc_lcddis);
308*4882a593Smuzhiyun 	ret = wait_for_bit_le32(&regs->lcdc_lcdsr, LCDC_LCDSR_LCDSTS,
309*4882a593Smuzhiyun 				false, 1000, false);
310*4882a593Smuzhiyun 	if (ret)
311*4882a593Smuzhiyun 		printf("%s: %d: Timeout!\n", __func__, __LINE__);
312*4882a593Smuzhiyun 	/* Disable pixel clock */
313*4882a593Smuzhiyun 	writel(LCDC_LCDDIS_CLKDIS, &regs->lcdc_lcddis);
314*4882a593Smuzhiyun 	ret = wait_for_bit_le32(&regs->lcdc_lcdsr, LCDC_LCDSR_CLKSTS,
315*4882a593Smuzhiyun 				false, 1000, false);
316*4882a593Smuzhiyun 	if (ret)
317*4882a593Smuzhiyun 		printf("%s: %d: Timeout!\n", __func__, __LINE__);
318*4882a593Smuzhiyun 	/* Disable PWM */
319*4882a593Smuzhiyun 	writel(LCDC_LCDDIS_PWMDIS, &regs->lcdc_lcddis);
320*4882a593Smuzhiyun 	ret = wait_for_bit_le32(&regs->lcdc_lcdsr, LCDC_LCDSR_PWMSTS,
321*4882a593Smuzhiyun 				false, 1000, false);
322*4882a593Smuzhiyun 	if (ret)
323*4882a593Smuzhiyun 		printf("%s: %d: Timeout!\n", __func__, __LINE__);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	/* Set pixel clock */
326*4882a593Smuzhiyun 	value = priv->clk_rate / timing->pixelclock.typ;
327*4882a593Smuzhiyun 	if (priv->clk_rate % timing->pixelclock.typ)
328*4882a593Smuzhiyun 		value++;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	vl_clk_pol = 0;
331*4882a593Smuzhiyun 	if (timing->flags & DISPLAY_FLAGS_PIXDATA_NEGEDGE)
332*4882a593Smuzhiyun 		vl_clk_pol = LCDC_LCDCFG0_CLKPOL;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	if (value < 1) {
335*4882a593Smuzhiyun 		/* Using system clock as pixel clock */
336*4882a593Smuzhiyun 		writel(LCDC_LCDCFG0_CLKDIV(0)
337*4882a593Smuzhiyun 			| LCDC_LCDCFG0_CGDISHCR
338*4882a593Smuzhiyun 			| LCDC_LCDCFG0_CGDISHEO
339*4882a593Smuzhiyun 			| LCDC_LCDCFG0_CGDISOVR1
340*4882a593Smuzhiyun 			| LCDC_LCDCFG0_CGDISBASE
341*4882a593Smuzhiyun 			| vl_clk_pol
342*4882a593Smuzhiyun 			| LCDC_LCDCFG0_CLKSEL,
343*4882a593Smuzhiyun 			&regs->lcdc_lcdcfg0);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	} else {
346*4882a593Smuzhiyun 		writel(LCDC_LCDCFG0_CLKDIV(value - 2)
347*4882a593Smuzhiyun 			| LCDC_LCDCFG0_CGDISHCR
348*4882a593Smuzhiyun 			| LCDC_LCDCFG0_CGDISHEO
349*4882a593Smuzhiyun 			| LCDC_LCDCFG0_CGDISOVR1
350*4882a593Smuzhiyun 			| LCDC_LCDCFG0_CGDISBASE
351*4882a593Smuzhiyun 			| vl_clk_pol,
352*4882a593Smuzhiyun 			&regs->lcdc_lcdcfg0);
353*4882a593Smuzhiyun 	}
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	/* Initialize control register 5 */
356*4882a593Smuzhiyun 	value = 0;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	if (!(timing->flags & DISPLAY_FLAGS_HSYNC_HIGH))
359*4882a593Smuzhiyun 		value |= LCDC_LCDCFG5_HSPOL;
360*4882a593Smuzhiyun 	if (!(timing->flags & DISPLAY_FLAGS_VSYNC_HIGH))
361*4882a593Smuzhiyun 		value |= LCDC_LCDCFG5_VSPOL;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	switch (priv->output_mode) {
364*4882a593Smuzhiyun 	case 12:
365*4882a593Smuzhiyun 		value |= LCDC_LCDCFG5_MODE_OUTPUT_12BPP;
366*4882a593Smuzhiyun 		break;
367*4882a593Smuzhiyun 	case 16:
368*4882a593Smuzhiyun 		value |= LCDC_LCDCFG5_MODE_OUTPUT_16BPP;
369*4882a593Smuzhiyun 		break;
370*4882a593Smuzhiyun 	case 18:
371*4882a593Smuzhiyun 		value |= LCDC_LCDCFG5_MODE_OUTPUT_18BPP;
372*4882a593Smuzhiyun 		break;
373*4882a593Smuzhiyun 	case 24:
374*4882a593Smuzhiyun 		value |= LCDC_LCDCFG5_MODE_OUTPUT_24BPP;
375*4882a593Smuzhiyun 		break;
376*4882a593Smuzhiyun 	default:
377*4882a593Smuzhiyun 		BUG();
378*4882a593Smuzhiyun 		break;
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	value |= LCDC_LCDCFG5_GUARDTIME(priv->guard_time);
382*4882a593Smuzhiyun 	value |= (LCDC_LCDCFG5_DISPDLY | LCDC_LCDCFG5_VSPDLYS);
383*4882a593Smuzhiyun 	writel(value, &regs->lcdc_lcdcfg5);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/* Vertical & Horizontal Timing */
386*4882a593Smuzhiyun 	value = LCDC_LCDCFG1_VSPW(timing->vsync_len.typ - 1);
387*4882a593Smuzhiyun 	value |= LCDC_LCDCFG1_HSPW(timing->hsync_len.typ - 1);
388*4882a593Smuzhiyun 	writel(value, &regs->lcdc_lcdcfg1);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	value = LCDC_LCDCFG2_VBPW(timing->vback_porch.typ);
391*4882a593Smuzhiyun 	value |= LCDC_LCDCFG2_VFPW(timing->vfront_porch.typ - 1);
392*4882a593Smuzhiyun 	writel(value, &regs->lcdc_lcdcfg2);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	value = LCDC_LCDCFG3_HBPW(timing->hback_porch.typ - 1);
395*4882a593Smuzhiyun 	value |= LCDC_LCDCFG3_HFPW(timing->hfront_porch.typ - 1);
396*4882a593Smuzhiyun 	writel(value, &regs->lcdc_lcdcfg3);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	/* Display size */
399*4882a593Smuzhiyun 	value = LCDC_LCDCFG4_RPF(timing->vactive.typ - 1);
400*4882a593Smuzhiyun 	value |= LCDC_LCDCFG4_PPL(timing->hactive.typ - 1);
401*4882a593Smuzhiyun 	writel(value, &regs->lcdc_lcdcfg4);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	writel(LCDC_BASECFG0_BLEN_AHB_INCR4 | LCDC_BASECFG0_DLBO,
404*4882a593Smuzhiyun 	       &regs->lcdc_basecfg0);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	switch (VNBITS(priv->vl_bpix)) {
407*4882a593Smuzhiyun 	case 16:
408*4882a593Smuzhiyun 		writel(LCDC_BASECFG1_RGBMODE_16BPP_RGB_565,
409*4882a593Smuzhiyun 		       &regs->lcdc_basecfg1);
410*4882a593Smuzhiyun 		break;
411*4882a593Smuzhiyun 	case 32:
412*4882a593Smuzhiyun 		writel(LCDC_BASECFG1_RGBMODE_24BPP_RGB_888,
413*4882a593Smuzhiyun 		       &regs->lcdc_basecfg1);
414*4882a593Smuzhiyun 		break;
415*4882a593Smuzhiyun 	default:
416*4882a593Smuzhiyun 		BUG();
417*4882a593Smuzhiyun 		break;
418*4882a593Smuzhiyun 	}
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	writel(LCDC_BASECFG2_XSTRIDE(0), &regs->lcdc_basecfg2);
421*4882a593Smuzhiyun 	writel(0, &regs->lcdc_basecfg3);
422*4882a593Smuzhiyun 	writel(LCDC_BASECFG4_DMA, &regs->lcdc_basecfg4);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	/* Disable all interrupts */
425*4882a593Smuzhiyun 	writel(~0UL, &regs->lcdc_lcdidr);
426*4882a593Smuzhiyun 	writel(~0UL, &regs->lcdc_baseidr);
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	/* Setup the DMA descriptor, this descriptor will loop to itself */
429*4882a593Smuzhiyun 	desc = memalign(CONFIG_SYS_CACHELINE_SIZE, sizeof(*desc));
430*4882a593Smuzhiyun 	if (!desc)
431*4882a593Smuzhiyun 		return;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	desc->address = (u32)uc_plat->base;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	/* Disable DMA transfer interrupt & descriptor loaded interrupt. */
436*4882a593Smuzhiyun 	desc->control = LCDC_BASECTRL_ADDIEN | LCDC_BASECTRL_DSCRIEN
437*4882a593Smuzhiyun 			| LCDC_BASECTRL_DMAIEN | LCDC_BASECTRL_DFETCH;
438*4882a593Smuzhiyun 	desc->next = (u32)desc;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	/* Flush the DMA descriptor if we enabled dcache */
441*4882a593Smuzhiyun 	flush_dcache_range((u32)desc,
442*4882a593Smuzhiyun 			   ALIGN(((u32)desc + sizeof(*desc)),
443*4882a593Smuzhiyun 			   CONFIG_SYS_CACHELINE_SIZE));
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	writel(desc->address, &regs->lcdc_baseaddr);
446*4882a593Smuzhiyun 	writel(desc->control, &regs->lcdc_basectrl);
447*4882a593Smuzhiyun 	writel(desc->next, &regs->lcdc_basenext);
448*4882a593Smuzhiyun 	writel(LCDC_BASECHER_CHEN | LCDC_BASECHER_UPDATEEN,
449*4882a593Smuzhiyun 	       &regs->lcdc_basecher);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	/* Enable LCD */
452*4882a593Smuzhiyun 	value = readl(&regs->lcdc_lcden);
453*4882a593Smuzhiyun 	writel(value | LCDC_LCDEN_CLKEN, &regs->lcdc_lcden);
454*4882a593Smuzhiyun 	ret = wait_for_bit_le32(&regs->lcdc_lcdsr, LCDC_LCDSR_CLKSTS,
455*4882a593Smuzhiyun 				true, 1000, false);
456*4882a593Smuzhiyun 	if (ret)
457*4882a593Smuzhiyun 		printf("%s: %d: Timeout!\n", __func__, __LINE__);
458*4882a593Smuzhiyun 	value = readl(&regs->lcdc_lcden);
459*4882a593Smuzhiyun 	writel(value | LCDC_LCDEN_SYNCEN, &regs->lcdc_lcden);
460*4882a593Smuzhiyun 	ret = wait_for_bit_le32(&regs->lcdc_lcdsr, LCDC_LCDSR_LCDSTS,
461*4882a593Smuzhiyun 				true, 1000, false);
462*4882a593Smuzhiyun 	if (ret)
463*4882a593Smuzhiyun 		printf("%s: %d: Timeout!\n", __func__, __LINE__);
464*4882a593Smuzhiyun 	value = readl(&regs->lcdc_lcden);
465*4882a593Smuzhiyun 	writel(value | LCDC_LCDEN_DISPEN, &regs->lcdc_lcden);
466*4882a593Smuzhiyun 	ret = wait_for_bit_le32(&regs->lcdc_lcdsr, LCDC_LCDSR_DISPSTS,
467*4882a593Smuzhiyun 				true, 1000, false);
468*4882a593Smuzhiyun 	if (ret)
469*4882a593Smuzhiyun 		printf("%s: %d: Timeout!\n", __func__, __LINE__);
470*4882a593Smuzhiyun 	value = readl(&regs->lcdc_lcden);
471*4882a593Smuzhiyun 	writel(value | LCDC_LCDEN_PWMEN, &regs->lcdc_lcden);
472*4882a593Smuzhiyun 	ret = wait_for_bit_le32(&regs->lcdc_lcdsr, LCDC_LCDSR_PWMSTS,
473*4882a593Smuzhiyun 				true, 1000, false);
474*4882a593Smuzhiyun 	if (ret)
475*4882a593Smuzhiyun 		printf("%s: %d: Timeout!\n", __func__, __LINE__);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
atmel_hlcdc_probe(struct udevice * dev)478*4882a593Smuzhiyun static int atmel_hlcdc_probe(struct udevice *dev)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	struct video_priv *uc_priv = dev_get_uclass_priv(dev);
481*4882a593Smuzhiyun 	struct atmel_hlcdc_priv *priv = dev_get_priv(dev);
482*4882a593Smuzhiyun 	int ret;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	ret = at91_hlcdc_enable_clk(dev);
485*4882a593Smuzhiyun 	if (ret)
486*4882a593Smuzhiyun 		return ret;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	atmel_hlcdc_init(dev);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	uc_priv->xsize = priv->timing.hactive.typ;
491*4882a593Smuzhiyun 	uc_priv->ysize = priv->timing.vactive.typ;
492*4882a593Smuzhiyun 	uc_priv->bpix = priv->vl_bpix;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	/* Enable flushing if we enabled dcache */
495*4882a593Smuzhiyun 	video_set_flush_dcache(dev, true);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	return 0;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
atmel_hlcdc_ofdata_to_platdata(struct udevice * dev)500*4882a593Smuzhiyun static int atmel_hlcdc_ofdata_to_platdata(struct udevice *dev)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	struct atmel_hlcdc_priv *priv = dev_get_priv(dev);
503*4882a593Smuzhiyun 	const void *blob = gd->fdt_blob;
504*4882a593Smuzhiyun 	int node = dev_of_offset(dev);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	priv->regs = (struct atmel_hlcd_regs *)devfdt_get_addr(dev);
507*4882a593Smuzhiyun 	if (!priv->regs) {
508*4882a593Smuzhiyun 		debug("%s: No display controller address\n", __func__);
509*4882a593Smuzhiyun 		return -EINVAL;
510*4882a593Smuzhiyun 	}
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	if (fdtdec_decode_display_timing(blob, dev_of_offset(dev),
513*4882a593Smuzhiyun 					 0, &priv->timing)) {
514*4882a593Smuzhiyun 		debug("%s: Failed to decode display timing\n", __func__);
515*4882a593Smuzhiyun 		return -EINVAL;
516*4882a593Smuzhiyun 	}
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	if (priv->timing.hactive.typ > LCD_MAX_WIDTH)
519*4882a593Smuzhiyun 		priv->timing.hactive.typ = LCD_MAX_WIDTH;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	if (priv->timing.vactive.typ > LCD_MAX_HEIGHT)
522*4882a593Smuzhiyun 		priv->timing.vactive.typ = LCD_MAX_HEIGHT;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	priv->vl_bpix = fdtdec_get_int(blob, node, "atmel,vl-bpix", 0);
525*4882a593Smuzhiyun 	if (!priv->vl_bpix) {
526*4882a593Smuzhiyun 		debug("%s: Failed to get bits per pixel\n", __func__);
527*4882a593Smuzhiyun 		return -EINVAL;
528*4882a593Smuzhiyun 	}
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	priv->output_mode = fdtdec_get_int(blob, node, "atmel,output-mode", 24);
531*4882a593Smuzhiyun 	priv->guard_time = fdtdec_get_int(blob, node, "atmel,guard-time", 1);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	return 0;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun 
atmel_hlcdc_bind(struct udevice * dev)536*4882a593Smuzhiyun static int atmel_hlcdc_bind(struct udevice *dev)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	struct video_uc_platdata *uc_plat = dev_get_uclass_platdata(dev);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	uc_plat->size = LCD_MAX_WIDTH * LCD_MAX_HEIGHT *
541*4882a593Smuzhiyun 				(1 << LCD_MAX_LOG2_BPP) / 8;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	debug("%s: Frame buffer size %x\n", __func__, uc_plat->size);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	return 0;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun static const struct udevice_id atmel_hlcdc_ids[] = {
549*4882a593Smuzhiyun 	{ .compatible = "atmel,sama5d2-hlcdc" },
550*4882a593Smuzhiyun 	{ .compatible = "atmel,at91sam9x5-hlcdc" },
551*4882a593Smuzhiyun 	{ }
552*4882a593Smuzhiyun };
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun U_BOOT_DRIVER(atmel_hlcdfb) = {
555*4882a593Smuzhiyun 	.name	= "atmel_hlcdfb",
556*4882a593Smuzhiyun 	.id	= UCLASS_VIDEO,
557*4882a593Smuzhiyun 	.of_match = atmel_hlcdc_ids,
558*4882a593Smuzhiyun 	.bind	= atmel_hlcdc_bind,
559*4882a593Smuzhiyun 	.probe	= atmel_hlcdc_probe,
560*4882a593Smuzhiyun 	.ofdata_to_platdata = atmel_hlcdc_ofdata_to_platdata,
561*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct atmel_hlcdc_priv),
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun #endif
565