1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) 2015 Hans de Goede <hdegoede@redhat.com>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun /*
8*4882a593Smuzhiyun * Support for the ANX9804 bridge chip, which can take pixel data coming
9*4882a593Smuzhiyun * from a parallel LCD interface and translate it on the flight into a DP
10*4882a593Smuzhiyun * interface for driving eDP TFT displays.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <i2c.h>
15*4882a593Smuzhiyun #include "anx98xx-edp.h"
16*4882a593Smuzhiyun #include "anx9804.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /**
19*4882a593Smuzhiyun * anx9804_init() - Init anx9804 parallel lcd to edp bridge chip
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * This function will init an anx9804 parallel lcd to dp bridge chip
22*4882a593Smuzhiyun * using the passed in parameters.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * @i2c_bus: Number of the i2c bus to which the anx9804 is connected.
25*4882a593Smuzhiyun * @lanes: Number of displayport lanes to use
26*4882a593Smuzhiyun * @data_rate: Register value for the bandwidth reg 0x06: 1.62G, 0x0a: 2.7G
27*4882a593Smuzhiyun * @bpp: Bits per pixel, must be 18 or 24
28*4882a593Smuzhiyun */
anx9804_init(unsigned int i2c_bus,u8 lanes,u8 data_rate,int bpp)29*4882a593Smuzhiyun void anx9804_init(unsigned int i2c_bus, u8 lanes, u8 data_rate, int bpp)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun unsigned int orig_i2c_bus = i2c_get_bus_num();
32*4882a593Smuzhiyun u8 c, colordepth;
33*4882a593Smuzhiyun int i;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun i2c_set_bus_num(i2c_bus);
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun if (bpp == 18)
38*4882a593Smuzhiyun colordepth = 0x00; /* 6 bit */
39*4882a593Smuzhiyun else
40*4882a593Smuzhiyun colordepth = 0x10; /* 8 bit */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* Reset */
43*4882a593Smuzhiyun i2c_reg_write(0x39, ANX9804_RST_CTRL_REG, 1);
44*4882a593Smuzhiyun mdelay(100);
45*4882a593Smuzhiyun i2c_reg_write(0x39, ANX9804_RST_CTRL_REG, 0);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Write 0 to the powerdown reg (powerup everything) */
48*4882a593Smuzhiyun i2c_reg_write(0x39, ANX9804_POWERD_CTRL_REG, 0);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun c = i2c_reg_read(0x39, ANX9804_DEV_IDH_REG);
51*4882a593Smuzhiyun if (c != 0x98) {
52*4882a593Smuzhiyun printf("Error anx9804 chipid mismatch\n");
53*4882a593Smuzhiyun i2c_set_bus_num(orig_i2c_bus);
54*4882a593Smuzhiyun return;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun for (i = 0; i < 100; i++) {
58*4882a593Smuzhiyun c = i2c_reg_read(0x38, ANX9804_SYS_CTRL2_REG);
59*4882a593Smuzhiyun i2c_reg_write(0x38, ANX9804_SYS_CTRL2_REG, c);
60*4882a593Smuzhiyun c = i2c_reg_read(0x38, ANX9804_SYS_CTRL2_REG);
61*4882a593Smuzhiyun if ((c & ANX9804_SYS_CTRL2_CHA_STA) == 0)
62*4882a593Smuzhiyun break;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun mdelay(5);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun if (i == 100)
67*4882a593Smuzhiyun printf("Error anx9804 clock is not stable\n");
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun i2c_reg_write(0x39, ANX9804_VID_CTRL2_REG, colordepth);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* Set a bunch of analog related register values */
72*4882a593Smuzhiyun i2c_reg_write(0x38, ANX9804_PLL_CTRL_REG, 0x07);
73*4882a593Smuzhiyun i2c_reg_write(0x39, ANX9804_PLL_FILTER_CTRL3, 0x19);
74*4882a593Smuzhiyun i2c_reg_write(0x39, ANX9804_PLL_CTRL3, 0xd9);
75*4882a593Smuzhiyun i2c_reg_write(0x39, ANX9804_RST_CTRL2_REG, ANX9804_RST_CTRL2_AC_MODE);
76*4882a593Smuzhiyun i2c_reg_write(0x39, ANX9804_ANALOG_DEBUG_REG1, 0xf0);
77*4882a593Smuzhiyun i2c_reg_write(0x39, ANX9804_ANALOG_DEBUG_REG3, 0x99);
78*4882a593Smuzhiyun i2c_reg_write(0x39, ANX9804_PLL_FILTER_CTRL1, 0x7b);
79*4882a593Smuzhiyun i2c_reg_write(0x38, ANX9804_LINK_DEBUG_REG, 0x30);
80*4882a593Smuzhiyun i2c_reg_write(0x39, ANX9804_PLL_FILTER_CTRL, 0x06);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* Force HPD */
83*4882a593Smuzhiyun i2c_reg_write(0x38, ANX9804_SYS_CTRL3_REG,
84*4882a593Smuzhiyun ANX9804_SYS_CTRL3_F_HPD | ANX9804_SYS_CTRL3_HPD_CTRL);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* Power up and configure lanes */
87*4882a593Smuzhiyun i2c_reg_write(0x38, ANX9804_ANALOG_POWER_DOWN_REG, 0x00);
88*4882a593Smuzhiyun i2c_reg_write(0x38, ANX9804_TRAINING_LANE0_SET_REG, 0x00);
89*4882a593Smuzhiyun i2c_reg_write(0x38, ANX9804_TRAINING_LANE1_SET_REG, 0x00);
90*4882a593Smuzhiyun i2c_reg_write(0x38, ANX9804_TRAINING_LANE2_SET_REG, 0x00);
91*4882a593Smuzhiyun i2c_reg_write(0x38, ANX9804_TRAINING_LANE3_SET_REG, 0x00);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Reset AUX CH */
94*4882a593Smuzhiyun i2c_reg_write(0x39, ANX9804_RST_CTRL2_REG,
95*4882a593Smuzhiyun ANX9804_RST_CTRL2_AC_MODE | ANX9804_RST_CTRL2_AUX);
96*4882a593Smuzhiyun i2c_reg_write(0x39, ANX9804_RST_CTRL2_REG,
97*4882a593Smuzhiyun ANX9804_RST_CTRL2_AC_MODE);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* Powerdown audio and some other unused bits */
100*4882a593Smuzhiyun i2c_reg_write(0x39, ANX9804_POWERD_CTRL_REG, ANX9804_POWERD_AUDIO);
101*4882a593Smuzhiyun i2c_reg_write(0x38, ANX9804_HDCP_CONTROL_0_REG, 0x00);
102*4882a593Smuzhiyun i2c_reg_write(0x38, 0xa7, 0x00);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* Set data-rate / lanes */
105*4882a593Smuzhiyun i2c_reg_write(0x38, ANX9804_LINK_BW_SET_REG, data_rate);
106*4882a593Smuzhiyun i2c_reg_write(0x38, ANX9804_LANE_COUNT_SET_REG, lanes);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Link training */
109*4882a593Smuzhiyun i2c_reg_write(0x38, ANX9804_LINK_TRAINING_CTRL_REG,
110*4882a593Smuzhiyun ANX9804_LINK_TRAINING_CTRL_EN);
111*4882a593Smuzhiyun mdelay(5);
112*4882a593Smuzhiyun for (i = 0; i < 100; i++) {
113*4882a593Smuzhiyun c = i2c_reg_read(0x38, ANX9804_LINK_TRAINING_CTRL_REG);
114*4882a593Smuzhiyun if ((c & 0x01) == 0)
115*4882a593Smuzhiyun break;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun mdelay(5);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun if(i == 100) {
120*4882a593Smuzhiyun printf("Error anx9804 link training timeout\n");
121*4882a593Smuzhiyun i2c_set_bus_num(orig_i2c_bus);
122*4882a593Smuzhiyun return;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Enable */
126*4882a593Smuzhiyun i2c_reg_write(0x39, ANX9804_VID_CTRL1_REG,
127*4882a593Smuzhiyun ANX9804_VID_CTRL1_VID_EN | ANX9804_VID_CTRL1_EDGE);
128*4882a593Smuzhiyun /* Force stream valid */
129*4882a593Smuzhiyun i2c_reg_write(0x38, ANX9804_SYS_CTRL3_REG,
130*4882a593Smuzhiyun ANX9804_SYS_CTRL3_F_HPD | ANX9804_SYS_CTRL3_HPD_CTRL |
131*4882a593Smuzhiyun ANX9804_SYS_CTRL3_F_VALID | ANX9804_SYS_CTRL3_VALID_CTRL);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun i2c_set_bus_num(orig_i2c_bus);
134*4882a593Smuzhiyun }
135