1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Mentor USB OTG Core host controller driver.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (c) 2008 Texas Instruments
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Author: Thomas Abraham t-abraham@ti.com, Texas Instruments
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <usb.h>
13*4882a593Smuzhiyun #include "musb_hcd.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /* MSC control transfers */
16*4882a593Smuzhiyun #define USB_MSC_BBB_RESET 0xFF
17*4882a593Smuzhiyun #define USB_MSC_BBB_GET_MAX_LUN 0xFE
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* Endpoint configuration information */
20*4882a593Smuzhiyun static const struct musb_epinfo epinfo[3] = {
21*4882a593Smuzhiyun {MUSB_BULK_EP, 1, 512}, /* EP1 - Bluk Out - 512 Bytes */
22*4882a593Smuzhiyun {MUSB_BULK_EP, 0, 512}, /* EP1 - Bluk In - 512 Bytes */
23*4882a593Smuzhiyun {MUSB_INTR_EP, 0, 64} /* EP2 - Interrupt IN - 64 Bytes */
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* --- Virtual Root Hub ---------------------------------------------------- */
27*4882a593Smuzhiyun #ifdef MUSB_NO_MULTIPOINT
28*4882a593Smuzhiyun static int rh_devnum;
29*4882a593Smuzhiyun static u32 port_status;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include <usbroothubdes.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #endif
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun * This function writes the data toggle value.
37*4882a593Smuzhiyun */
write_toggle(struct usb_device * dev,u8 ep,u8 dir_out)38*4882a593Smuzhiyun static void write_toggle(struct usb_device *dev, u8 ep, u8 dir_out)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun u16 toggle = usb_gettoggle(dev, ep, dir_out);
41*4882a593Smuzhiyun u16 csr;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun if (dir_out) {
44*4882a593Smuzhiyun csr = readw(&musbr->txcsr);
45*4882a593Smuzhiyun if (!toggle) {
46*4882a593Smuzhiyun if (csr & MUSB_TXCSR_MODE)
47*4882a593Smuzhiyun csr = MUSB_TXCSR_CLRDATATOG;
48*4882a593Smuzhiyun else
49*4882a593Smuzhiyun csr = 0;
50*4882a593Smuzhiyun writew(csr, &musbr->txcsr);
51*4882a593Smuzhiyun } else {
52*4882a593Smuzhiyun csr |= MUSB_TXCSR_H_WR_DATATOGGLE;
53*4882a593Smuzhiyun writew(csr, &musbr->txcsr);
54*4882a593Smuzhiyun csr |= (toggle << MUSB_TXCSR_H_DATATOGGLE_SHIFT);
55*4882a593Smuzhiyun writew(csr, &musbr->txcsr);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun } else {
58*4882a593Smuzhiyun if (!toggle) {
59*4882a593Smuzhiyun csr = readw(&musbr->txcsr);
60*4882a593Smuzhiyun if (csr & MUSB_TXCSR_MODE)
61*4882a593Smuzhiyun csr = MUSB_RXCSR_CLRDATATOG;
62*4882a593Smuzhiyun else
63*4882a593Smuzhiyun csr = 0;
64*4882a593Smuzhiyun writew(csr, &musbr->rxcsr);
65*4882a593Smuzhiyun } else {
66*4882a593Smuzhiyun csr = readw(&musbr->rxcsr);
67*4882a593Smuzhiyun csr |= MUSB_RXCSR_H_WR_DATATOGGLE;
68*4882a593Smuzhiyun writew(csr, &musbr->rxcsr);
69*4882a593Smuzhiyun csr |= (toggle << MUSB_S_RXCSR_H_DATATOGGLE);
70*4882a593Smuzhiyun writew(csr, &musbr->rxcsr);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /*
76*4882a593Smuzhiyun * This function checks if RxStall has occurred on the endpoint. If a RxStall
77*4882a593Smuzhiyun * has occurred, the RxStall is cleared and 1 is returned. If RxStall has
78*4882a593Smuzhiyun * not occurred, 0 is returned.
79*4882a593Smuzhiyun */
check_stall(u8 ep,u8 dir_out)80*4882a593Smuzhiyun static u8 check_stall(u8 ep, u8 dir_out)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun u16 csr;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* For endpoint 0 */
85*4882a593Smuzhiyun if (!ep) {
86*4882a593Smuzhiyun csr = readw(&musbr->txcsr);
87*4882a593Smuzhiyun if (csr & MUSB_CSR0_H_RXSTALL) {
88*4882a593Smuzhiyun csr &= ~MUSB_CSR0_H_RXSTALL;
89*4882a593Smuzhiyun writew(csr, &musbr->txcsr);
90*4882a593Smuzhiyun return 1;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun } else { /* For non-ep0 */
93*4882a593Smuzhiyun if (dir_out) { /* is it tx ep */
94*4882a593Smuzhiyun csr = readw(&musbr->txcsr);
95*4882a593Smuzhiyun if (csr & MUSB_TXCSR_H_RXSTALL) {
96*4882a593Smuzhiyun csr &= ~MUSB_TXCSR_H_RXSTALL;
97*4882a593Smuzhiyun writew(csr, &musbr->txcsr);
98*4882a593Smuzhiyun return 1;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun } else { /* is it rx ep */
101*4882a593Smuzhiyun csr = readw(&musbr->rxcsr);
102*4882a593Smuzhiyun if (csr & MUSB_RXCSR_H_RXSTALL) {
103*4882a593Smuzhiyun csr &= ~MUSB_RXCSR_H_RXSTALL;
104*4882a593Smuzhiyun writew(csr, &musbr->rxcsr);
105*4882a593Smuzhiyun return 1;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun return 0;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /*
113*4882a593Smuzhiyun * waits until ep0 is ready. Returns 0 if ep is ready, -1 for timeout
114*4882a593Smuzhiyun * error and -2 for stall.
115*4882a593Smuzhiyun */
wait_until_ep0_ready(struct usb_device * dev,u32 bit_mask)116*4882a593Smuzhiyun static int wait_until_ep0_ready(struct usb_device *dev, u32 bit_mask)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun u16 csr;
119*4882a593Smuzhiyun int result = 1;
120*4882a593Smuzhiyun int timeout = CONFIG_USB_MUSB_TIMEOUT;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun while (result > 0) {
123*4882a593Smuzhiyun csr = readw(&musbr->txcsr);
124*4882a593Smuzhiyun if (csr & MUSB_CSR0_H_ERROR) {
125*4882a593Smuzhiyun csr &= ~MUSB_CSR0_H_ERROR;
126*4882a593Smuzhiyun writew(csr, &musbr->txcsr);
127*4882a593Smuzhiyun dev->status = USB_ST_CRC_ERR;
128*4882a593Smuzhiyun result = -1;
129*4882a593Smuzhiyun break;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun switch (bit_mask) {
133*4882a593Smuzhiyun case MUSB_CSR0_TXPKTRDY:
134*4882a593Smuzhiyun if (!(csr & MUSB_CSR0_TXPKTRDY)) {
135*4882a593Smuzhiyun if (check_stall(MUSB_CONTROL_EP, 0)) {
136*4882a593Smuzhiyun dev->status = USB_ST_STALLED;
137*4882a593Smuzhiyun result = -2;
138*4882a593Smuzhiyun } else
139*4882a593Smuzhiyun result = 0;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun break;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun case MUSB_CSR0_RXPKTRDY:
144*4882a593Smuzhiyun if (check_stall(MUSB_CONTROL_EP, 0)) {
145*4882a593Smuzhiyun dev->status = USB_ST_STALLED;
146*4882a593Smuzhiyun result = -2;
147*4882a593Smuzhiyun } else
148*4882a593Smuzhiyun if (csr & MUSB_CSR0_RXPKTRDY)
149*4882a593Smuzhiyun result = 0;
150*4882a593Smuzhiyun break;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun case MUSB_CSR0_H_REQPKT:
153*4882a593Smuzhiyun if (!(csr & MUSB_CSR0_H_REQPKT)) {
154*4882a593Smuzhiyun if (check_stall(MUSB_CONTROL_EP, 0)) {
155*4882a593Smuzhiyun dev->status = USB_ST_STALLED;
156*4882a593Smuzhiyun result = -2;
157*4882a593Smuzhiyun } else
158*4882a593Smuzhiyun result = 0;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun break;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* Check the timeout */
164*4882a593Smuzhiyun if (--timeout)
165*4882a593Smuzhiyun udelay(1);
166*4882a593Smuzhiyun else {
167*4882a593Smuzhiyun dev->status = USB_ST_CRC_ERR;
168*4882a593Smuzhiyun result = -1;
169*4882a593Smuzhiyun break;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun return result;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /*
177*4882a593Smuzhiyun * waits until tx ep is ready. Returns 1 when ep is ready and 0 on error.
178*4882a593Smuzhiyun */
wait_until_txep_ready(struct usb_device * dev,u8 ep)179*4882a593Smuzhiyun static int wait_until_txep_ready(struct usb_device *dev, u8 ep)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun u16 csr;
182*4882a593Smuzhiyun int timeout = CONFIG_USB_MUSB_TIMEOUT;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun do {
185*4882a593Smuzhiyun if (check_stall(ep, 1)) {
186*4882a593Smuzhiyun dev->status = USB_ST_STALLED;
187*4882a593Smuzhiyun return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun csr = readw(&musbr->txcsr);
191*4882a593Smuzhiyun if (csr & MUSB_TXCSR_H_ERROR) {
192*4882a593Smuzhiyun dev->status = USB_ST_CRC_ERR;
193*4882a593Smuzhiyun return 0;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* Check the timeout */
197*4882a593Smuzhiyun if (--timeout)
198*4882a593Smuzhiyun udelay(1);
199*4882a593Smuzhiyun else {
200*4882a593Smuzhiyun dev->status = USB_ST_CRC_ERR;
201*4882a593Smuzhiyun return -1;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun } while (csr & MUSB_TXCSR_TXPKTRDY);
205*4882a593Smuzhiyun return 1;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /*
209*4882a593Smuzhiyun * waits until rx ep is ready. Returns 1 when ep is ready and 0 on error.
210*4882a593Smuzhiyun */
wait_until_rxep_ready(struct usb_device * dev,u8 ep)211*4882a593Smuzhiyun static int wait_until_rxep_ready(struct usb_device *dev, u8 ep)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun u16 csr;
214*4882a593Smuzhiyun int timeout = CONFIG_USB_MUSB_TIMEOUT;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun do {
217*4882a593Smuzhiyun if (check_stall(ep, 0)) {
218*4882a593Smuzhiyun dev->status = USB_ST_STALLED;
219*4882a593Smuzhiyun return 0;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun csr = readw(&musbr->rxcsr);
223*4882a593Smuzhiyun if (csr & MUSB_RXCSR_H_ERROR) {
224*4882a593Smuzhiyun dev->status = USB_ST_CRC_ERR;
225*4882a593Smuzhiyun return 0;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* Check the timeout */
229*4882a593Smuzhiyun if (--timeout)
230*4882a593Smuzhiyun udelay(1);
231*4882a593Smuzhiyun else {
232*4882a593Smuzhiyun dev->status = USB_ST_CRC_ERR;
233*4882a593Smuzhiyun return -1;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun } while (!(csr & MUSB_RXCSR_RXPKTRDY));
237*4882a593Smuzhiyun return 1;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun * This function performs the setup phase of the control transfer
242*4882a593Smuzhiyun */
ctrlreq_setup_phase(struct usb_device * dev,struct devrequest * setup)243*4882a593Smuzhiyun static int ctrlreq_setup_phase(struct usb_device *dev, struct devrequest *setup)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun int result;
246*4882a593Smuzhiyun u16 csr;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* write the control request to ep0 fifo */
249*4882a593Smuzhiyun write_fifo(MUSB_CONTROL_EP, sizeof(struct devrequest), (void *)setup);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* enable transfer of setup packet */
252*4882a593Smuzhiyun csr = readw(&musbr->txcsr);
253*4882a593Smuzhiyun csr |= (MUSB_CSR0_TXPKTRDY|MUSB_CSR0_H_SETUPPKT);
254*4882a593Smuzhiyun writew(csr, &musbr->txcsr);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* wait until the setup packet is transmitted */
257*4882a593Smuzhiyun result = wait_until_ep0_ready(dev, MUSB_CSR0_TXPKTRDY);
258*4882a593Smuzhiyun dev->act_len = 0;
259*4882a593Smuzhiyun return result;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /*
263*4882a593Smuzhiyun * This function handles the control transfer in data phase
264*4882a593Smuzhiyun */
ctrlreq_in_data_phase(struct usb_device * dev,u32 len,void * buffer)265*4882a593Smuzhiyun static int ctrlreq_in_data_phase(struct usb_device *dev, u32 len, void *buffer)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun u16 csr;
268*4882a593Smuzhiyun u32 rxlen = 0;
269*4882a593Smuzhiyun u32 nextlen = 0;
270*4882a593Smuzhiyun u8 maxpktsize = (1 << dev->maxpacketsize) * 8;
271*4882a593Smuzhiyun u8 *rxbuff = (u8 *)buffer;
272*4882a593Smuzhiyun u8 rxedlength;
273*4882a593Smuzhiyun int result;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun while (rxlen < len) {
276*4882a593Smuzhiyun /* Determine the next read length */
277*4882a593Smuzhiyun nextlen = ((len-rxlen) > maxpktsize) ? maxpktsize : (len-rxlen);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* Set the ReqPkt bit */
280*4882a593Smuzhiyun csr = readw(&musbr->txcsr);
281*4882a593Smuzhiyun writew(csr | MUSB_CSR0_H_REQPKT, &musbr->txcsr);
282*4882a593Smuzhiyun result = wait_until_ep0_ready(dev, MUSB_CSR0_RXPKTRDY);
283*4882a593Smuzhiyun if (result < 0)
284*4882a593Smuzhiyun return result;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* Actual number of bytes received by usb */
287*4882a593Smuzhiyun rxedlength = readb(&musbr->rxcount);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* Read the data from the RxFIFO */
290*4882a593Smuzhiyun read_fifo(MUSB_CONTROL_EP, rxedlength, &rxbuff[rxlen]);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* Clear the RxPktRdy Bit */
293*4882a593Smuzhiyun csr = readw(&musbr->txcsr);
294*4882a593Smuzhiyun csr &= ~MUSB_CSR0_RXPKTRDY;
295*4882a593Smuzhiyun writew(csr, &musbr->txcsr);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* short packet? */
298*4882a593Smuzhiyun if (rxedlength != nextlen) {
299*4882a593Smuzhiyun dev->act_len += rxedlength;
300*4882a593Smuzhiyun break;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun rxlen += nextlen;
303*4882a593Smuzhiyun dev->act_len = rxlen;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun return 0;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /*
309*4882a593Smuzhiyun * This function handles the control transfer out data phase
310*4882a593Smuzhiyun */
ctrlreq_out_data_phase(struct usb_device * dev,u32 len,void * buffer)311*4882a593Smuzhiyun static int ctrlreq_out_data_phase(struct usb_device *dev, u32 len, void *buffer)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun u16 csr;
314*4882a593Smuzhiyun u32 txlen = 0;
315*4882a593Smuzhiyun u32 nextlen = 0;
316*4882a593Smuzhiyun u8 maxpktsize = (1 << dev->maxpacketsize) * 8;
317*4882a593Smuzhiyun u8 *txbuff = (u8 *)buffer;
318*4882a593Smuzhiyun int result = 0;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun while (txlen < len) {
321*4882a593Smuzhiyun /* Determine the next write length */
322*4882a593Smuzhiyun nextlen = ((len-txlen) > maxpktsize) ? maxpktsize : (len-txlen);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* Load the data to send in FIFO */
325*4882a593Smuzhiyun write_fifo(MUSB_CONTROL_EP, txlen, &txbuff[txlen]);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* Set TXPKTRDY bit */
328*4882a593Smuzhiyun csr = readw(&musbr->txcsr);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun csr |= MUSB_CSR0_TXPKTRDY;
331*4882a593Smuzhiyun #if !defined(CONFIG_SOC_DM365)
332*4882a593Smuzhiyun csr |= MUSB_CSR0_H_DIS_PING;
333*4882a593Smuzhiyun #endif
334*4882a593Smuzhiyun writew(csr, &musbr->txcsr);
335*4882a593Smuzhiyun result = wait_until_ep0_ready(dev, MUSB_CSR0_TXPKTRDY);
336*4882a593Smuzhiyun if (result < 0)
337*4882a593Smuzhiyun break;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun txlen += nextlen;
340*4882a593Smuzhiyun dev->act_len = txlen;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun return result;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /*
346*4882a593Smuzhiyun * This function handles the control transfer out status phase
347*4882a593Smuzhiyun */
ctrlreq_out_status_phase(struct usb_device * dev)348*4882a593Smuzhiyun static int ctrlreq_out_status_phase(struct usb_device *dev)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun u16 csr;
351*4882a593Smuzhiyun int result;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* Set the StatusPkt bit */
354*4882a593Smuzhiyun csr = readw(&musbr->txcsr);
355*4882a593Smuzhiyun csr |= (MUSB_CSR0_TXPKTRDY | MUSB_CSR0_H_STATUSPKT);
356*4882a593Smuzhiyun #if !defined(CONFIG_SOC_DM365)
357*4882a593Smuzhiyun csr |= MUSB_CSR0_H_DIS_PING;
358*4882a593Smuzhiyun #endif
359*4882a593Smuzhiyun writew(csr, &musbr->txcsr);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /* Wait until TXPKTRDY bit is cleared */
362*4882a593Smuzhiyun result = wait_until_ep0_ready(dev, MUSB_CSR0_TXPKTRDY);
363*4882a593Smuzhiyun return result;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /*
367*4882a593Smuzhiyun * This function handles the control transfer in status phase
368*4882a593Smuzhiyun */
ctrlreq_in_status_phase(struct usb_device * dev)369*4882a593Smuzhiyun static int ctrlreq_in_status_phase(struct usb_device *dev)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun u16 csr;
372*4882a593Smuzhiyun int result;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* Set the StatusPkt bit and ReqPkt bit */
375*4882a593Smuzhiyun csr = MUSB_CSR0_H_REQPKT | MUSB_CSR0_H_STATUSPKT;
376*4882a593Smuzhiyun #if !defined(CONFIG_SOC_DM365)
377*4882a593Smuzhiyun csr |= MUSB_CSR0_H_DIS_PING;
378*4882a593Smuzhiyun #endif
379*4882a593Smuzhiyun writew(csr, &musbr->txcsr);
380*4882a593Smuzhiyun result = wait_until_ep0_ready(dev, MUSB_CSR0_H_REQPKT);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* clear StatusPkt bit and RxPktRdy bit */
383*4882a593Smuzhiyun csr = readw(&musbr->txcsr);
384*4882a593Smuzhiyun csr &= ~(MUSB_CSR0_RXPKTRDY | MUSB_CSR0_H_STATUSPKT);
385*4882a593Smuzhiyun writew(csr, &musbr->txcsr);
386*4882a593Smuzhiyun return result;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /*
390*4882a593Smuzhiyun * determines the speed of the device (High/Full/Slow)
391*4882a593Smuzhiyun */
get_dev_speed(struct usb_device * dev)392*4882a593Smuzhiyun static u8 get_dev_speed(struct usb_device *dev)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun return (dev->speed == USB_SPEED_HIGH) ? MUSB_TYPE_SPEED_HIGH :
395*4882a593Smuzhiyun ((dev->speed == USB_SPEED_LOW) ? MUSB_TYPE_SPEED_LOW :
396*4882a593Smuzhiyun MUSB_TYPE_SPEED_FULL);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /*
400*4882a593Smuzhiyun * configure the hub address and the port address.
401*4882a593Smuzhiyun */
config_hub_port(struct usb_device * dev,u8 ep)402*4882a593Smuzhiyun static void config_hub_port(struct usb_device *dev, u8 ep)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun u8 chid;
405*4882a593Smuzhiyun u8 hub;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* Find out the nearest parent which is high speed */
408*4882a593Smuzhiyun while (dev->parent->parent != NULL)
409*4882a593Smuzhiyun if (get_dev_speed(dev->parent) != MUSB_TYPE_SPEED_HIGH)
410*4882a593Smuzhiyun dev = dev->parent;
411*4882a593Smuzhiyun else
412*4882a593Smuzhiyun break;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /* determine the port address at that hub */
415*4882a593Smuzhiyun hub = dev->parent->devnum;
416*4882a593Smuzhiyun for (chid = 0; chid < USB_MAXCHILDREN; chid++)
417*4882a593Smuzhiyun if (dev->parent->children[chid] == dev)
418*4882a593Smuzhiyun break;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun #ifndef MUSB_NO_MULTIPOINT
421*4882a593Smuzhiyun /* configure the hub address and the port address */
422*4882a593Smuzhiyun writeb(hub, &musbr->tar[ep].txhubaddr);
423*4882a593Smuzhiyun writeb((chid + 1), &musbr->tar[ep].txhubport);
424*4882a593Smuzhiyun writeb(hub, &musbr->tar[ep].rxhubaddr);
425*4882a593Smuzhiyun writeb((chid + 1), &musbr->tar[ep].rxhubport);
426*4882a593Smuzhiyun #endif
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun #ifdef MUSB_NO_MULTIPOINT
430*4882a593Smuzhiyun
musb_port_reset(int do_reset)431*4882a593Smuzhiyun static void musb_port_reset(int do_reset)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun u8 power = readb(&musbr->power);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun if (do_reset) {
436*4882a593Smuzhiyun power &= 0xf0;
437*4882a593Smuzhiyun writeb(power | MUSB_POWER_RESET, &musbr->power);
438*4882a593Smuzhiyun port_status |= USB_PORT_STAT_RESET;
439*4882a593Smuzhiyun port_status &= ~USB_PORT_STAT_ENABLE;
440*4882a593Smuzhiyun udelay(30000);
441*4882a593Smuzhiyun } else {
442*4882a593Smuzhiyun writeb(power & ~MUSB_POWER_RESET, &musbr->power);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun power = readb(&musbr->power);
445*4882a593Smuzhiyun if (power & MUSB_POWER_HSMODE)
446*4882a593Smuzhiyun port_status |= USB_PORT_STAT_HIGH_SPEED;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun port_status &= ~(USB_PORT_STAT_RESET | (USB_PORT_STAT_C_CONNECTION << 16));
449*4882a593Smuzhiyun port_status |= USB_PORT_STAT_ENABLE
450*4882a593Smuzhiyun | (USB_PORT_STAT_C_RESET << 16)
451*4882a593Smuzhiyun | (USB_PORT_STAT_C_ENABLE << 16);
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /*
456*4882a593Smuzhiyun * root hub control
457*4882a593Smuzhiyun */
musb_submit_rh_msg(struct usb_device * dev,unsigned long pipe,void * buffer,int transfer_len,struct devrequest * cmd)458*4882a593Smuzhiyun static int musb_submit_rh_msg(struct usb_device *dev, unsigned long pipe,
459*4882a593Smuzhiyun void *buffer, int transfer_len,
460*4882a593Smuzhiyun struct devrequest *cmd)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun int leni = transfer_len;
463*4882a593Smuzhiyun int len = 0;
464*4882a593Smuzhiyun int stat = 0;
465*4882a593Smuzhiyun u32 datab[4];
466*4882a593Smuzhiyun const u8 *data_buf = (u8 *) datab;
467*4882a593Smuzhiyun u16 bmRType_bReq;
468*4882a593Smuzhiyun u16 wValue;
469*4882a593Smuzhiyun u16 wIndex;
470*4882a593Smuzhiyun u16 wLength;
471*4882a593Smuzhiyun u16 int_usb;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun if ((pipe & PIPE_INTERRUPT) == PIPE_INTERRUPT) {
474*4882a593Smuzhiyun debug("Root-Hub submit IRQ: NOT implemented\n");
475*4882a593Smuzhiyun return 0;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun bmRType_bReq = cmd->requesttype | (cmd->request << 8);
479*4882a593Smuzhiyun wValue = swap_16(cmd->value);
480*4882a593Smuzhiyun wIndex = swap_16(cmd->index);
481*4882a593Smuzhiyun wLength = swap_16(cmd->length);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun debug("--- HUB ----------------------------------------\n");
484*4882a593Smuzhiyun debug("submit rh urb, req=%x val=%#x index=%#x len=%d\n",
485*4882a593Smuzhiyun bmRType_bReq, wValue, wIndex, wLength);
486*4882a593Smuzhiyun debug("------------------------------------------------\n");
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun switch (bmRType_bReq) {
489*4882a593Smuzhiyun case RH_GET_STATUS:
490*4882a593Smuzhiyun debug("RH_GET_STATUS\n");
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun *(__u16 *) data_buf = swap_16(1);
493*4882a593Smuzhiyun len = 2;
494*4882a593Smuzhiyun break;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun case RH_GET_STATUS | RH_INTERFACE:
497*4882a593Smuzhiyun debug("RH_GET_STATUS | RH_INTERFACE\n");
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun *(__u16 *) data_buf = swap_16(0);
500*4882a593Smuzhiyun len = 2;
501*4882a593Smuzhiyun break;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun case RH_GET_STATUS | RH_ENDPOINT:
504*4882a593Smuzhiyun debug("RH_GET_STATUS | RH_ENDPOINT\n");
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun *(__u16 *) data_buf = swap_16(0);
507*4882a593Smuzhiyun len = 2;
508*4882a593Smuzhiyun break;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun case RH_GET_STATUS | RH_CLASS:
511*4882a593Smuzhiyun debug("RH_GET_STATUS | RH_CLASS\n");
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun *(__u32 *) data_buf = swap_32(0);
514*4882a593Smuzhiyun len = 4;
515*4882a593Smuzhiyun break;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun case RH_GET_STATUS | RH_OTHER | RH_CLASS:
518*4882a593Smuzhiyun debug("RH_GET_STATUS | RH_OTHER | RH_CLASS\n");
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun int_usb = readw(&musbr->intrusb);
521*4882a593Smuzhiyun if (int_usb & MUSB_INTR_CONNECT) {
522*4882a593Smuzhiyun port_status |= USB_PORT_STAT_CONNECTION
523*4882a593Smuzhiyun | (USB_PORT_STAT_C_CONNECTION << 16);
524*4882a593Smuzhiyun port_status |= USB_PORT_STAT_HIGH_SPEED
525*4882a593Smuzhiyun | USB_PORT_STAT_ENABLE;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun if (port_status & USB_PORT_STAT_RESET)
529*4882a593Smuzhiyun musb_port_reset(0);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun *(__u32 *) data_buf = swap_32(port_status);
532*4882a593Smuzhiyun len = 4;
533*4882a593Smuzhiyun break;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun case RH_CLEAR_FEATURE | RH_ENDPOINT:
536*4882a593Smuzhiyun debug("RH_CLEAR_FEATURE | RH_ENDPOINT\n");
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun switch (wValue) {
539*4882a593Smuzhiyun case RH_ENDPOINT_STALL:
540*4882a593Smuzhiyun debug("C_HUB_ENDPOINT_STALL\n");
541*4882a593Smuzhiyun len = 0;
542*4882a593Smuzhiyun break;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun port_status &= ~(1 << wValue);
545*4882a593Smuzhiyun break;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun case RH_CLEAR_FEATURE | RH_CLASS:
548*4882a593Smuzhiyun debug("RH_CLEAR_FEATURE | RH_CLASS\n");
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun switch (wValue) {
551*4882a593Smuzhiyun case RH_C_HUB_LOCAL_POWER:
552*4882a593Smuzhiyun debug("C_HUB_LOCAL_POWER\n");
553*4882a593Smuzhiyun len = 0;
554*4882a593Smuzhiyun break;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun case RH_C_HUB_OVER_CURRENT:
557*4882a593Smuzhiyun debug("C_HUB_OVER_CURRENT\n");
558*4882a593Smuzhiyun len = 0;
559*4882a593Smuzhiyun break;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun port_status &= ~(1 << wValue);
562*4882a593Smuzhiyun break;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun case RH_CLEAR_FEATURE | RH_OTHER | RH_CLASS:
565*4882a593Smuzhiyun debug("RH_CLEAR_FEATURE | RH_OTHER | RH_CLASS\n");
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun switch (wValue) {
568*4882a593Smuzhiyun case RH_PORT_ENABLE:
569*4882a593Smuzhiyun len = 0;
570*4882a593Smuzhiyun break;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun case RH_PORT_SUSPEND:
573*4882a593Smuzhiyun len = 0;
574*4882a593Smuzhiyun break;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun case RH_PORT_POWER:
577*4882a593Smuzhiyun len = 0;
578*4882a593Smuzhiyun break;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun case RH_C_PORT_CONNECTION:
581*4882a593Smuzhiyun len = 0;
582*4882a593Smuzhiyun break;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun case RH_C_PORT_ENABLE:
585*4882a593Smuzhiyun len = 0;
586*4882a593Smuzhiyun break;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun case RH_C_PORT_SUSPEND:
589*4882a593Smuzhiyun len = 0;
590*4882a593Smuzhiyun break;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun case RH_C_PORT_OVER_CURRENT:
593*4882a593Smuzhiyun len = 0;
594*4882a593Smuzhiyun break;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun case RH_C_PORT_RESET:
597*4882a593Smuzhiyun len = 0;
598*4882a593Smuzhiyun break;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun default:
601*4882a593Smuzhiyun debug("invalid wValue\n");
602*4882a593Smuzhiyun stat = USB_ST_STALLED;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun port_status &= ~(1 << wValue);
606*4882a593Smuzhiyun break;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun case RH_SET_FEATURE | RH_OTHER | RH_CLASS:
609*4882a593Smuzhiyun debug("RH_SET_FEATURE | RH_OTHER | RH_CLASS\n");
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun switch (wValue) {
612*4882a593Smuzhiyun case RH_PORT_SUSPEND:
613*4882a593Smuzhiyun len = 0;
614*4882a593Smuzhiyun break;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun case RH_PORT_RESET:
617*4882a593Smuzhiyun musb_port_reset(1);
618*4882a593Smuzhiyun len = 0;
619*4882a593Smuzhiyun break;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun case RH_PORT_POWER:
622*4882a593Smuzhiyun len = 0;
623*4882a593Smuzhiyun break;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun case RH_PORT_ENABLE:
626*4882a593Smuzhiyun len = 0;
627*4882a593Smuzhiyun break;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun default:
630*4882a593Smuzhiyun debug("invalid wValue\n");
631*4882a593Smuzhiyun stat = USB_ST_STALLED;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun port_status |= 1 << wValue;
635*4882a593Smuzhiyun break;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun case RH_SET_ADDRESS:
638*4882a593Smuzhiyun debug("RH_SET_ADDRESS\n");
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun rh_devnum = wValue;
641*4882a593Smuzhiyun len = 0;
642*4882a593Smuzhiyun break;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun case RH_GET_DESCRIPTOR:
645*4882a593Smuzhiyun debug("RH_GET_DESCRIPTOR: %x, %d\n", wValue, wLength);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun switch (wValue) {
648*4882a593Smuzhiyun case (USB_DT_DEVICE << 8): /* device descriptor */
649*4882a593Smuzhiyun len = min_t(unsigned int,
650*4882a593Smuzhiyun leni, min_t(unsigned int,
651*4882a593Smuzhiyun sizeof(root_hub_dev_des),
652*4882a593Smuzhiyun wLength));
653*4882a593Smuzhiyun data_buf = root_hub_dev_des;
654*4882a593Smuzhiyun break;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun case (USB_DT_CONFIG << 8): /* configuration descriptor */
657*4882a593Smuzhiyun len = min_t(unsigned int,
658*4882a593Smuzhiyun leni, min_t(unsigned int,
659*4882a593Smuzhiyun sizeof(root_hub_config_des),
660*4882a593Smuzhiyun wLength));
661*4882a593Smuzhiyun data_buf = root_hub_config_des;
662*4882a593Smuzhiyun break;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun case ((USB_DT_STRING << 8) | 0x00): /* string 0 descriptors */
665*4882a593Smuzhiyun len = min_t(unsigned int,
666*4882a593Smuzhiyun leni, min_t(unsigned int,
667*4882a593Smuzhiyun sizeof(root_hub_str_index0),
668*4882a593Smuzhiyun wLength));
669*4882a593Smuzhiyun data_buf = root_hub_str_index0;
670*4882a593Smuzhiyun break;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun case ((USB_DT_STRING << 8) | 0x01): /* string 1 descriptors */
673*4882a593Smuzhiyun len = min_t(unsigned int,
674*4882a593Smuzhiyun leni, min_t(unsigned int,
675*4882a593Smuzhiyun sizeof(root_hub_str_index1),
676*4882a593Smuzhiyun wLength));
677*4882a593Smuzhiyun data_buf = root_hub_str_index1;
678*4882a593Smuzhiyun break;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun default:
681*4882a593Smuzhiyun debug("invalid wValue\n");
682*4882a593Smuzhiyun stat = USB_ST_STALLED;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun break;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun case RH_GET_DESCRIPTOR | RH_CLASS: {
688*4882a593Smuzhiyun u8 *_data_buf = (u8 *) datab;
689*4882a593Smuzhiyun debug("RH_GET_DESCRIPTOR | RH_CLASS\n");
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun _data_buf[0] = 0x09; /* min length; */
692*4882a593Smuzhiyun _data_buf[1] = 0x29;
693*4882a593Smuzhiyun _data_buf[2] = 0x1; /* 1 port */
694*4882a593Smuzhiyun _data_buf[3] = 0x01; /* per-port power switching */
695*4882a593Smuzhiyun _data_buf[3] |= 0x10; /* no overcurrent reporting */
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun /* Corresponds to data_buf[4-7] */
698*4882a593Smuzhiyun _data_buf[4] = 0;
699*4882a593Smuzhiyun _data_buf[5] = 5;
700*4882a593Smuzhiyun _data_buf[6] = 0;
701*4882a593Smuzhiyun _data_buf[7] = 0x02;
702*4882a593Smuzhiyun _data_buf[8] = 0xff;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun len = min_t(unsigned int, leni,
705*4882a593Smuzhiyun min_t(unsigned int, data_buf[0], wLength));
706*4882a593Smuzhiyun break;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun case RH_GET_CONFIGURATION:
710*4882a593Smuzhiyun debug("RH_GET_CONFIGURATION\n");
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun *(__u8 *) data_buf = 0x01;
713*4882a593Smuzhiyun len = 1;
714*4882a593Smuzhiyun break;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun case RH_SET_CONFIGURATION:
717*4882a593Smuzhiyun debug("RH_SET_CONFIGURATION\n");
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun len = 0;
720*4882a593Smuzhiyun break;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun default:
723*4882a593Smuzhiyun debug("*** *** *** unsupported root hub command *** *** ***\n");
724*4882a593Smuzhiyun stat = USB_ST_STALLED;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun len = min_t(int, len, leni);
728*4882a593Smuzhiyun if (buffer != data_buf)
729*4882a593Smuzhiyun memcpy(buffer, data_buf, len);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun dev->act_len = len;
732*4882a593Smuzhiyun dev->status = stat;
733*4882a593Smuzhiyun debug("dev act_len %d, status %lu\n", dev->act_len, dev->status);
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun return stat;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
musb_rh_init(void)738*4882a593Smuzhiyun static void musb_rh_init(void)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun rh_devnum = 0;
741*4882a593Smuzhiyun port_status = 0;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun #else
745*4882a593Smuzhiyun
musb_rh_init(void)746*4882a593Smuzhiyun static void musb_rh_init(void) {}
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun #endif
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun /*
751*4882a593Smuzhiyun * do a control transfer
752*4882a593Smuzhiyun */
submit_control_msg(struct usb_device * dev,unsigned long pipe,void * buffer,int len,struct devrequest * setup)753*4882a593Smuzhiyun int submit_control_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
754*4882a593Smuzhiyun int len, struct devrequest *setup)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun int devnum = usb_pipedevice(pipe);
757*4882a593Smuzhiyun u8 devspeed;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun #ifdef MUSB_NO_MULTIPOINT
760*4882a593Smuzhiyun /* Control message is for the HUB? */
761*4882a593Smuzhiyun if (devnum == rh_devnum) {
762*4882a593Smuzhiyun int stat = musb_submit_rh_msg(dev, pipe, buffer, len, setup);
763*4882a593Smuzhiyun if (stat)
764*4882a593Smuzhiyun return stat;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun #endif
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun /* select control endpoint */
769*4882a593Smuzhiyun writeb(MUSB_CONTROL_EP, &musbr->index);
770*4882a593Smuzhiyun readw(&musbr->txcsr);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun #ifndef MUSB_NO_MULTIPOINT
773*4882a593Smuzhiyun /* target addr and (for multipoint) hub addr/port */
774*4882a593Smuzhiyun writeb(devnum, &musbr->tar[MUSB_CONTROL_EP].txfuncaddr);
775*4882a593Smuzhiyun writeb(devnum, &musbr->tar[MUSB_CONTROL_EP].rxfuncaddr);
776*4882a593Smuzhiyun #endif
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* configure the hub address and the port number as required */
779*4882a593Smuzhiyun devspeed = get_dev_speed(dev);
780*4882a593Smuzhiyun if ((musb_ishighspeed()) && (dev->parent != NULL) &&
781*4882a593Smuzhiyun (devspeed != MUSB_TYPE_SPEED_HIGH)) {
782*4882a593Smuzhiyun config_hub_port(dev, MUSB_CONTROL_EP);
783*4882a593Smuzhiyun writeb(devspeed << 6, &musbr->txtype);
784*4882a593Smuzhiyun } else {
785*4882a593Smuzhiyun writeb(musb_cfg.musb_speed << 6, &musbr->txtype);
786*4882a593Smuzhiyun #ifndef MUSB_NO_MULTIPOINT
787*4882a593Smuzhiyun writeb(0, &musbr->tar[MUSB_CONTROL_EP].txhubaddr);
788*4882a593Smuzhiyun writeb(0, &musbr->tar[MUSB_CONTROL_EP].txhubport);
789*4882a593Smuzhiyun writeb(0, &musbr->tar[MUSB_CONTROL_EP].rxhubaddr);
790*4882a593Smuzhiyun writeb(0, &musbr->tar[MUSB_CONTROL_EP].rxhubport);
791*4882a593Smuzhiyun #endif
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun /* Control transfer setup phase */
795*4882a593Smuzhiyun if (ctrlreq_setup_phase(dev, setup) < 0)
796*4882a593Smuzhiyun return 0;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun switch (setup->request) {
799*4882a593Smuzhiyun case USB_REQ_GET_DESCRIPTOR:
800*4882a593Smuzhiyun case USB_REQ_GET_CONFIGURATION:
801*4882a593Smuzhiyun case USB_REQ_GET_INTERFACE:
802*4882a593Smuzhiyun case USB_REQ_GET_STATUS:
803*4882a593Smuzhiyun case USB_MSC_BBB_GET_MAX_LUN:
804*4882a593Smuzhiyun /* control transfer in-data-phase */
805*4882a593Smuzhiyun if (ctrlreq_in_data_phase(dev, len, buffer) < 0)
806*4882a593Smuzhiyun return 0;
807*4882a593Smuzhiyun /* control transfer out-status-phase */
808*4882a593Smuzhiyun if (ctrlreq_out_status_phase(dev) < 0)
809*4882a593Smuzhiyun return 0;
810*4882a593Smuzhiyun break;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun case USB_REQ_SET_ADDRESS:
813*4882a593Smuzhiyun case USB_REQ_SET_CONFIGURATION:
814*4882a593Smuzhiyun case USB_REQ_SET_FEATURE:
815*4882a593Smuzhiyun case USB_REQ_SET_INTERFACE:
816*4882a593Smuzhiyun case USB_REQ_CLEAR_FEATURE:
817*4882a593Smuzhiyun case USB_MSC_BBB_RESET:
818*4882a593Smuzhiyun /* control transfer in status phase */
819*4882a593Smuzhiyun if (ctrlreq_in_status_phase(dev) < 0)
820*4882a593Smuzhiyun return 0;
821*4882a593Smuzhiyun break;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun case USB_REQ_SET_DESCRIPTOR:
824*4882a593Smuzhiyun /* control transfer out data phase */
825*4882a593Smuzhiyun if (ctrlreq_out_data_phase(dev, len, buffer) < 0)
826*4882a593Smuzhiyun return 0;
827*4882a593Smuzhiyun /* control transfer in status phase */
828*4882a593Smuzhiyun if (ctrlreq_in_status_phase(dev) < 0)
829*4882a593Smuzhiyun return 0;
830*4882a593Smuzhiyun break;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun default:
833*4882a593Smuzhiyun /* unhandled control transfer */
834*4882a593Smuzhiyun return -1;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun dev->status = 0;
838*4882a593Smuzhiyun dev->act_len = len;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun #ifdef MUSB_NO_MULTIPOINT
841*4882a593Smuzhiyun /* Set device address to USB_FADDR register */
842*4882a593Smuzhiyun if (setup->request == USB_REQ_SET_ADDRESS)
843*4882a593Smuzhiyun writeb(dev->devnum, &musbr->faddr);
844*4882a593Smuzhiyun #endif
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun return len;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun /*
850*4882a593Smuzhiyun * do a bulk transfer
851*4882a593Smuzhiyun */
submit_bulk_msg(struct usb_device * dev,unsigned long pipe,void * buffer,int len)852*4882a593Smuzhiyun int submit_bulk_msg(struct usb_device *dev, unsigned long pipe,
853*4882a593Smuzhiyun void *buffer, int len)
854*4882a593Smuzhiyun {
855*4882a593Smuzhiyun int dir_out = usb_pipeout(pipe);
856*4882a593Smuzhiyun int ep = usb_pipeendpoint(pipe);
857*4882a593Smuzhiyun #ifndef MUSB_NO_MULTIPOINT
858*4882a593Smuzhiyun int devnum = usb_pipedevice(pipe);
859*4882a593Smuzhiyun #endif
860*4882a593Smuzhiyun u8 type;
861*4882a593Smuzhiyun u16 csr;
862*4882a593Smuzhiyun u32 txlen = 0;
863*4882a593Smuzhiyun u32 nextlen = 0;
864*4882a593Smuzhiyun u8 devspeed;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun /* select bulk endpoint */
867*4882a593Smuzhiyun writeb(MUSB_BULK_EP, &musbr->index);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun #ifndef MUSB_NO_MULTIPOINT
870*4882a593Smuzhiyun /* write the address of the device */
871*4882a593Smuzhiyun if (dir_out)
872*4882a593Smuzhiyun writeb(devnum, &musbr->tar[MUSB_BULK_EP].txfuncaddr);
873*4882a593Smuzhiyun else
874*4882a593Smuzhiyun writeb(devnum, &musbr->tar[MUSB_BULK_EP].rxfuncaddr);
875*4882a593Smuzhiyun #endif
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun /* configure the hub address and the port number as required */
878*4882a593Smuzhiyun devspeed = get_dev_speed(dev);
879*4882a593Smuzhiyun if ((musb_ishighspeed()) && (dev->parent != NULL) &&
880*4882a593Smuzhiyun (devspeed != MUSB_TYPE_SPEED_HIGH)) {
881*4882a593Smuzhiyun /*
882*4882a593Smuzhiyun * MUSB is in high speed and the destination device is full
883*4882a593Smuzhiyun * speed device. So configure the hub address and port
884*4882a593Smuzhiyun * address registers.
885*4882a593Smuzhiyun */
886*4882a593Smuzhiyun config_hub_port(dev, MUSB_BULK_EP);
887*4882a593Smuzhiyun } else {
888*4882a593Smuzhiyun #ifndef MUSB_NO_MULTIPOINT
889*4882a593Smuzhiyun if (dir_out) {
890*4882a593Smuzhiyun writeb(0, &musbr->tar[MUSB_BULK_EP].txhubaddr);
891*4882a593Smuzhiyun writeb(0, &musbr->tar[MUSB_BULK_EP].txhubport);
892*4882a593Smuzhiyun } else {
893*4882a593Smuzhiyun writeb(0, &musbr->tar[MUSB_BULK_EP].rxhubaddr);
894*4882a593Smuzhiyun writeb(0, &musbr->tar[MUSB_BULK_EP].rxhubport);
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun #endif
897*4882a593Smuzhiyun devspeed = musb_cfg.musb_speed;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun /* Write the saved toggle bit value */
901*4882a593Smuzhiyun write_toggle(dev, ep, dir_out);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun if (dir_out) { /* bulk-out transfer */
904*4882a593Smuzhiyun /* Program the TxType register */
905*4882a593Smuzhiyun type = (devspeed << MUSB_TYPE_SPEED_SHIFT) |
906*4882a593Smuzhiyun (MUSB_TYPE_PROTO_BULK << MUSB_TYPE_PROTO_SHIFT) |
907*4882a593Smuzhiyun (ep & MUSB_TYPE_REMOTE_END);
908*4882a593Smuzhiyun writeb(type, &musbr->txtype);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun /* Write maximum packet size to the TxMaxp register */
911*4882a593Smuzhiyun writew(dev->epmaxpacketout[ep], &musbr->txmaxp);
912*4882a593Smuzhiyun while (txlen < len) {
913*4882a593Smuzhiyun nextlen = ((len-txlen) < dev->epmaxpacketout[ep]) ?
914*4882a593Smuzhiyun (len-txlen) : dev->epmaxpacketout[ep];
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun /* Write the data to the FIFO */
917*4882a593Smuzhiyun write_fifo(MUSB_BULK_EP, nextlen,
918*4882a593Smuzhiyun (void *)(((u8 *)buffer) + txlen));
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun /* Set the TxPktRdy bit */
921*4882a593Smuzhiyun csr = readw(&musbr->txcsr);
922*4882a593Smuzhiyun writew(csr | MUSB_TXCSR_TXPKTRDY, &musbr->txcsr);
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun /* Wait until the TxPktRdy bit is cleared */
925*4882a593Smuzhiyun if (wait_until_txep_ready(dev, MUSB_BULK_EP) != 1) {
926*4882a593Smuzhiyun readw(&musbr->txcsr);
927*4882a593Smuzhiyun usb_settoggle(dev, ep, dir_out,
928*4882a593Smuzhiyun (csr >> MUSB_TXCSR_H_DATATOGGLE_SHIFT) & 1);
929*4882a593Smuzhiyun dev->act_len = txlen;
930*4882a593Smuzhiyun return 0;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun txlen += nextlen;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun /* Keep a copy of the data toggle bit */
936*4882a593Smuzhiyun csr = readw(&musbr->txcsr);
937*4882a593Smuzhiyun usb_settoggle(dev, ep, dir_out,
938*4882a593Smuzhiyun (csr >> MUSB_TXCSR_H_DATATOGGLE_SHIFT) & 1);
939*4882a593Smuzhiyun } else { /* bulk-in transfer */
940*4882a593Smuzhiyun /* Write the saved toggle bit value */
941*4882a593Smuzhiyun write_toggle(dev, ep, dir_out);
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun /* Program the RxType register */
944*4882a593Smuzhiyun type = (devspeed << MUSB_TYPE_SPEED_SHIFT) |
945*4882a593Smuzhiyun (MUSB_TYPE_PROTO_BULK << MUSB_TYPE_PROTO_SHIFT) |
946*4882a593Smuzhiyun (ep & MUSB_TYPE_REMOTE_END);
947*4882a593Smuzhiyun writeb(type, &musbr->rxtype);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun /* Write the maximum packet size to the RxMaxp register */
950*4882a593Smuzhiyun writew(dev->epmaxpacketin[ep], &musbr->rxmaxp);
951*4882a593Smuzhiyun while (txlen < len) {
952*4882a593Smuzhiyun nextlen = ((len-txlen) < dev->epmaxpacketin[ep]) ?
953*4882a593Smuzhiyun (len-txlen) : dev->epmaxpacketin[ep];
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun /* Set the ReqPkt bit */
956*4882a593Smuzhiyun csr = readw(&musbr->rxcsr);
957*4882a593Smuzhiyun writew(csr | MUSB_RXCSR_H_REQPKT, &musbr->rxcsr);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun /* Wait until the RxPktRdy bit is set */
960*4882a593Smuzhiyun if (wait_until_rxep_ready(dev, MUSB_BULK_EP) != 1) {
961*4882a593Smuzhiyun csr = readw(&musbr->rxcsr);
962*4882a593Smuzhiyun usb_settoggle(dev, ep, dir_out,
963*4882a593Smuzhiyun (csr >> MUSB_S_RXCSR_H_DATATOGGLE) & 1);
964*4882a593Smuzhiyun csr &= ~MUSB_RXCSR_RXPKTRDY;
965*4882a593Smuzhiyun writew(csr, &musbr->rxcsr);
966*4882a593Smuzhiyun dev->act_len = txlen;
967*4882a593Smuzhiyun return 0;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun /* Read the data from the FIFO */
971*4882a593Smuzhiyun read_fifo(MUSB_BULK_EP, nextlen,
972*4882a593Smuzhiyun (void *)(((u8 *)buffer) + txlen));
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun /* Clear the RxPktRdy bit */
975*4882a593Smuzhiyun csr = readw(&musbr->rxcsr);
976*4882a593Smuzhiyun csr &= ~MUSB_RXCSR_RXPKTRDY;
977*4882a593Smuzhiyun writew(csr, &musbr->rxcsr);
978*4882a593Smuzhiyun txlen += nextlen;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun /* Keep a copy of the data toggle bit */
982*4882a593Smuzhiyun csr = readw(&musbr->rxcsr);
983*4882a593Smuzhiyun usb_settoggle(dev, ep, dir_out,
984*4882a593Smuzhiyun (csr >> MUSB_S_RXCSR_H_DATATOGGLE) & 1);
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun /* bulk transfer is complete */
988*4882a593Smuzhiyun dev->status = 0;
989*4882a593Smuzhiyun dev->act_len = len;
990*4882a593Smuzhiyun return 0;
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun /*
994*4882a593Smuzhiyun * This function initializes the usb controller module.
995*4882a593Smuzhiyun */
usb_lowlevel_init(int index,enum usb_init_type init,void ** controller)996*4882a593Smuzhiyun int usb_lowlevel_init(int index, enum usb_init_type init, void **controller)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun u8 power;
999*4882a593Smuzhiyun u32 timeout;
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun musb_rh_init();
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun if (musb_platform_init() == -1)
1004*4882a593Smuzhiyun return -1;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun /* Configure all the endpoint FIFO's and start usb controller */
1007*4882a593Smuzhiyun musbr = musb_cfg.regs;
1008*4882a593Smuzhiyun musb_configure_ep(&epinfo[0], ARRAY_SIZE(epinfo));
1009*4882a593Smuzhiyun musb_start();
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun /*
1012*4882a593Smuzhiyun * Wait until musb is enabled in host mode with a timeout. There
1013*4882a593Smuzhiyun * should be a usb device connected.
1014*4882a593Smuzhiyun */
1015*4882a593Smuzhiyun timeout = musb_cfg.timeout;
1016*4882a593Smuzhiyun while (--timeout)
1017*4882a593Smuzhiyun if (readb(&musbr->devctl) & MUSB_DEVCTL_HM)
1018*4882a593Smuzhiyun break;
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun /* if musb core is not in host mode, then return */
1021*4882a593Smuzhiyun if (!timeout)
1022*4882a593Smuzhiyun return -1;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun /* start usb bus reset */
1025*4882a593Smuzhiyun power = readb(&musbr->power);
1026*4882a593Smuzhiyun writeb(power | MUSB_POWER_RESET, &musbr->power);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun /* After initiating a usb reset, wait for about 20ms to 30ms */
1029*4882a593Smuzhiyun udelay(30000);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun /* stop usb bus reset */
1032*4882a593Smuzhiyun power = readb(&musbr->power);
1033*4882a593Smuzhiyun power &= ~MUSB_POWER_RESET;
1034*4882a593Smuzhiyun writeb(power, &musbr->power);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun /* Determine if the connected device is a high/full/low speed device */
1037*4882a593Smuzhiyun musb_cfg.musb_speed = (readb(&musbr->power) & MUSB_POWER_HSMODE) ?
1038*4882a593Smuzhiyun MUSB_TYPE_SPEED_HIGH :
1039*4882a593Smuzhiyun ((readb(&musbr->devctl) & MUSB_DEVCTL_FSDEV) ?
1040*4882a593Smuzhiyun MUSB_TYPE_SPEED_FULL : MUSB_TYPE_SPEED_LOW);
1041*4882a593Smuzhiyun return 0;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun /*
1045*4882a593Smuzhiyun * This function stops the operation of the davinci usb module.
1046*4882a593Smuzhiyun */
usb_lowlevel_stop(int index)1047*4882a593Smuzhiyun int usb_lowlevel_stop(int index)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun /* Reset the USB module */
1050*4882a593Smuzhiyun musb_platform_deinit();
1051*4882a593Smuzhiyun writeb(0, &musbr->devctl);
1052*4882a593Smuzhiyun return 0;
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun /*
1056*4882a593Smuzhiyun * This function supports usb interrupt transfers. Currently, usb interrupt
1057*4882a593Smuzhiyun * transfers are not supported.
1058*4882a593Smuzhiyun */
submit_int_msg(struct usb_device * dev,unsigned long pipe,void * buffer,int len,int interval,bool nonblock)1059*4882a593Smuzhiyun int submit_int_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
1060*4882a593Smuzhiyun int len, int interval, bool nonblock)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun int dir_out = usb_pipeout(pipe);
1063*4882a593Smuzhiyun int ep = usb_pipeendpoint(pipe);
1064*4882a593Smuzhiyun #ifndef MUSB_NO_MULTIPOINT
1065*4882a593Smuzhiyun int devnum = usb_pipedevice(pipe);
1066*4882a593Smuzhiyun #endif
1067*4882a593Smuzhiyun u8 type;
1068*4882a593Smuzhiyun u16 csr;
1069*4882a593Smuzhiyun u32 txlen = 0;
1070*4882a593Smuzhiyun u32 nextlen = 0;
1071*4882a593Smuzhiyun u8 devspeed;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun /* select interrupt endpoint */
1074*4882a593Smuzhiyun writeb(MUSB_INTR_EP, &musbr->index);
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun #ifndef MUSB_NO_MULTIPOINT
1077*4882a593Smuzhiyun /* write the address of the device */
1078*4882a593Smuzhiyun if (dir_out)
1079*4882a593Smuzhiyun writeb(devnum, &musbr->tar[MUSB_INTR_EP].txfuncaddr);
1080*4882a593Smuzhiyun else
1081*4882a593Smuzhiyun writeb(devnum, &musbr->tar[MUSB_INTR_EP].rxfuncaddr);
1082*4882a593Smuzhiyun #endif
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun /* configure the hub address and the port number as required */
1085*4882a593Smuzhiyun devspeed = get_dev_speed(dev);
1086*4882a593Smuzhiyun if ((musb_ishighspeed()) && (dev->parent != NULL) &&
1087*4882a593Smuzhiyun (devspeed != MUSB_TYPE_SPEED_HIGH)) {
1088*4882a593Smuzhiyun /*
1089*4882a593Smuzhiyun * MUSB is in high speed and the destination device is full
1090*4882a593Smuzhiyun * speed device. So configure the hub address and port
1091*4882a593Smuzhiyun * address registers.
1092*4882a593Smuzhiyun */
1093*4882a593Smuzhiyun config_hub_port(dev, MUSB_INTR_EP);
1094*4882a593Smuzhiyun } else {
1095*4882a593Smuzhiyun #ifndef MUSB_NO_MULTIPOINT
1096*4882a593Smuzhiyun if (dir_out) {
1097*4882a593Smuzhiyun writeb(0, &musbr->tar[MUSB_INTR_EP].txhubaddr);
1098*4882a593Smuzhiyun writeb(0, &musbr->tar[MUSB_INTR_EP].txhubport);
1099*4882a593Smuzhiyun } else {
1100*4882a593Smuzhiyun writeb(0, &musbr->tar[MUSB_INTR_EP].rxhubaddr);
1101*4882a593Smuzhiyun writeb(0, &musbr->tar[MUSB_INTR_EP].rxhubport);
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun #endif
1104*4882a593Smuzhiyun devspeed = musb_cfg.musb_speed;
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun /* Write the saved toggle bit value */
1108*4882a593Smuzhiyun write_toggle(dev, ep, dir_out);
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun if (!dir_out) { /* intrrupt-in transfer */
1111*4882a593Smuzhiyun /* Write the saved toggle bit value */
1112*4882a593Smuzhiyun write_toggle(dev, ep, dir_out);
1113*4882a593Smuzhiyun writeb(interval, &musbr->rxinterval);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun /* Program the RxType register */
1116*4882a593Smuzhiyun type = (devspeed << MUSB_TYPE_SPEED_SHIFT) |
1117*4882a593Smuzhiyun (MUSB_TYPE_PROTO_INTR << MUSB_TYPE_PROTO_SHIFT) |
1118*4882a593Smuzhiyun (ep & MUSB_TYPE_REMOTE_END);
1119*4882a593Smuzhiyun writeb(type, &musbr->rxtype);
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun /* Write the maximum packet size to the RxMaxp register */
1122*4882a593Smuzhiyun writew(dev->epmaxpacketin[ep], &musbr->rxmaxp);
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun while (txlen < len) {
1125*4882a593Smuzhiyun nextlen = ((len-txlen) < dev->epmaxpacketin[ep]) ?
1126*4882a593Smuzhiyun (len-txlen) : dev->epmaxpacketin[ep];
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun /* Set the ReqPkt bit */
1129*4882a593Smuzhiyun csr = readw(&musbr->rxcsr);
1130*4882a593Smuzhiyun writew(csr | MUSB_RXCSR_H_REQPKT, &musbr->rxcsr);
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun /* Wait until the RxPktRdy bit is set */
1133*4882a593Smuzhiyun if (wait_until_rxep_ready(dev, MUSB_INTR_EP) != 1) {
1134*4882a593Smuzhiyun csr = readw(&musbr->rxcsr);
1135*4882a593Smuzhiyun usb_settoggle(dev, ep, dir_out,
1136*4882a593Smuzhiyun (csr >> MUSB_S_RXCSR_H_DATATOGGLE) & 1);
1137*4882a593Smuzhiyun csr &= ~MUSB_RXCSR_RXPKTRDY;
1138*4882a593Smuzhiyun writew(csr, &musbr->rxcsr);
1139*4882a593Smuzhiyun dev->act_len = txlen;
1140*4882a593Smuzhiyun return 0;
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun /* Read the data from the FIFO */
1144*4882a593Smuzhiyun read_fifo(MUSB_INTR_EP, nextlen,
1145*4882a593Smuzhiyun (void *)(((u8 *)buffer) + txlen));
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun /* Clear the RxPktRdy bit */
1148*4882a593Smuzhiyun csr = readw(&musbr->rxcsr);
1149*4882a593Smuzhiyun csr &= ~MUSB_RXCSR_RXPKTRDY;
1150*4882a593Smuzhiyun writew(csr, &musbr->rxcsr);
1151*4882a593Smuzhiyun txlen += nextlen;
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun /* Keep a copy of the data toggle bit */
1155*4882a593Smuzhiyun csr = readw(&musbr->rxcsr);
1156*4882a593Smuzhiyun usb_settoggle(dev, ep, dir_out,
1157*4882a593Smuzhiyun (csr >> MUSB_S_RXCSR_H_DATATOGGLE) & 1);
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun /* interrupt transfer is complete */
1161*4882a593Smuzhiyun dev->irq_status = 0;
1162*4882a593Smuzhiyun dev->irq_act_len = len;
1163*4882a593Smuzhiyun dev->irq_handle(dev);
1164*4882a593Smuzhiyun dev->status = 0;
1165*4882a593Smuzhiyun dev->act_len = len;
1166*4882a593Smuzhiyun return 0;
1167*4882a593Smuzhiyun }
1168