xref: /OK3568_Linux_fs/u-boot/drivers/usb/musb-new/pic32.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Microchip PIC32 MUSB "glue layer"
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2015, Microchip Technology Inc.
5*4882a593Smuzhiyun  *  Cristian Birsan <cristian.birsan@microchip.com>
6*4882a593Smuzhiyun  *  Purna Chandra Mandal <purna.mandal@microchip.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:     GPL-2.0+
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Based on the dsps "glue layer" code.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <linux/usb/musb.h>
15*4882a593Smuzhiyun #include "linux-compat.h"
16*4882a593Smuzhiyun #include "musb_core.h"
17*4882a593Smuzhiyun #include "musb_uboot.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define PIC32_TX_EP_MASK	0x0f		/* EP0 + 7 Tx EPs */
22*4882a593Smuzhiyun #define PIC32_RX_EP_MASK	0x0e		/* 7 Rx EPs */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define MUSB_SOFTRST		0x7f
25*4882a593Smuzhiyun #define  MUSB_SOFTRST_NRST	BIT(0)
26*4882a593Smuzhiyun #define  MUSB_SOFTRST_NRSTX	BIT(1)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define USBCRCON		0
29*4882a593Smuzhiyun #define  USBCRCON_USBWKUPEN	BIT(0)  /* Enable Wakeup Interrupt */
30*4882a593Smuzhiyun #define  USBCRCON_USBRIE	BIT(1)  /* Enable Remote resume Interrupt */
31*4882a593Smuzhiyun #define  USBCRCON_USBIE		BIT(2)  /* Enable USB General interrupt */
32*4882a593Smuzhiyun #define  USBCRCON_SENDMONEN	BIT(3)  /* Enable Session End VBUS monitoring */
33*4882a593Smuzhiyun #define  USBCRCON_BSVALMONEN	BIT(4)  /* Enable B-Device VBUS monitoring */
34*4882a593Smuzhiyun #define  USBCRCON_ASVALMONEN	BIT(5)  /* Enable A-Device VBUS monitoring */
35*4882a593Smuzhiyun #define  USBCRCON_VBUSMONEN	BIT(6)  /* Enable VBUS monitoring */
36*4882a593Smuzhiyun #define  USBCRCON_PHYIDEN	BIT(7)  /* PHY ID monitoring enable */
37*4882a593Smuzhiyun #define  USBCRCON_USBIDVAL	BIT(8)  /* USB ID value */
38*4882a593Smuzhiyun #define  USBCRCON_USBIDOVEN	BIT(9)  /* USB ID override enable */
39*4882a593Smuzhiyun #define  USBCRCON_USBWK		BIT(24) /* USB Wakeup Status */
40*4882a593Smuzhiyun #define  USBCRCON_USBRF		BIT(25) /* USB Resume Status */
41*4882a593Smuzhiyun #define  USBCRCON_USBIF		BIT(26) /* USB General Interrupt Status */
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* PIC32 controller data */
44*4882a593Smuzhiyun struct pic32_musb_data {
45*4882a593Smuzhiyun 	struct musb_host_data mdata;
46*4882a593Smuzhiyun 	struct device dev;
47*4882a593Smuzhiyun 	void __iomem *musb_glue;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define to_pic32_musb_data(d)	\
51*4882a593Smuzhiyun 	container_of(d, struct pic32_musb_data, dev)
52*4882a593Smuzhiyun 
pic32_musb_disable(struct musb * musb)53*4882a593Smuzhiyun static void pic32_musb_disable(struct musb *musb)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	/* no way to shut the controller */
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
pic32_musb_enable(struct musb * musb)58*4882a593Smuzhiyun static int pic32_musb_enable(struct musb *musb)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	/* soft reset by NRSTx */
61*4882a593Smuzhiyun 	musb_writeb(musb->mregs, MUSB_SOFTRST, MUSB_SOFTRST_NRSTX);
62*4882a593Smuzhiyun 	/* set mode */
63*4882a593Smuzhiyun 	musb_platform_set_mode(musb, musb->board_mode);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	return 0;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
pic32_interrupt(int irq,void * hci)68*4882a593Smuzhiyun static irqreturn_t pic32_interrupt(int irq, void *hci)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	struct musb  *musb = hci;
71*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_NONE;
72*4882a593Smuzhiyun 	u32 epintr, usbintr;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/* ack usb core interrupts */
75*4882a593Smuzhiyun 	musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB);
76*4882a593Smuzhiyun 	if (musb->int_usb)
77*4882a593Smuzhiyun 		musb_writeb(musb->mregs, MUSB_INTRUSB, musb->int_usb);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	/* ack endpoint interrupts */
80*4882a593Smuzhiyun 	musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX) & PIC32_RX_EP_MASK;
81*4882a593Smuzhiyun 	if (musb->int_rx)
82*4882a593Smuzhiyun 		musb_writew(musb->mregs, MUSB_INTRRX, musb->int_rx);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX) & PIC32_TX_EP_MASK;
85*4882a593Smuzhiyun 	if (musb->int_tx)
86*4882a593Smuzhiyun 		musb_writew(musb->mregs, MUSB_INTRTX, musb->int_tx);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	/* drop spurious RX and TX if device is disconnected */
89*4882a593Smuzhiyun 	if (musb->int_usb & MUSB_INTR_DISCONNECT) {
90*4882a593Smuzhiyun 		musb->int_tx = 0;
91*4882a593Smuzhiyun 		musb->int_rx = 0;
92*4882a593Smuzhiyun 	}
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	if (musb->int_tx || musb->int_rx || musb->int_usb)
95*4882a593Smuzhiyun 		ret = musb_interrupt(musb);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	return ret;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
pic32_musb_set_mode(struct musb * musb,u8 mode)100*4882a593Smuzhiyun static int pic32_musb_set_mode(struct musb *musb, u8 mode)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	struct device *dev = musb->controller;
103*4882a593Smuzhiyun 	struct pic32_musb_data *pdata = to_pic32_musb_data(dev);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	switch (mode) {
106*4882a593Smuzhiyun 	case MUSB_HOST:
107*4882a593Smuzhiyun 		clrsetbits_le32(pdata->musb_glue + USBCRCON,
108*4882a593Smuzhiyun 				USBCRCON_USBIDVAL, USBCRCON_USBIDOVEN);
109*4882a593Smuzhiyun 		break;
110*4882a593Smuzhiyun 	case MUSB_PERIPHERAL:
111*4882a593Smuzhiyun 		setbits_le32(pdata->musb_glue + USBCRCON,
112*4882a593Smuzhiyun 			     USBCRCON_USBIDVAL | USBCRCON_USBIDOVEN);
113*4882a593Smuzhiyun 		break;
114*4882a593Smuzhiyun 	case MUSB_OTG:
115*4882a593Smuzhiyun 		dev_err(dev, "support for OTG is unimplemented\n");
116*4882a593Smuzhiyun 		break;
117*4882a593Smuzhiyun 	default:
118*4882a593Smuzhiyun 		dev_err(dev, "unsupported mode %d\n", mode);
119*4882a593Smuzhiyun 		return -EINVAL;
120*4882a593Smuzhiyun 	}
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	return 0;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
pic32_musb_init(struct musb * musb)125*4882a593Smuzhiyun static int pic32_musb_init(struct musb *musb)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	struct pic32_musb_data *pdata = to_pic32_musb_data(musb->controller);
128*4882a593Smuzhiyun 	u32 ctrl, hwvers;
129*4882a593Smuzhiyun 	u8 power;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	/* Returns zero if not clocked */
132*4882a593Smuzhiyun 	hwvers = musb_read_hwvers(musb->mregs);
133*4882a593Smuzhiyun 	if (!hwvers)
134*4882a593Smuzhiyun 		return -ENODEV;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	/* Reset the musb */
137*4882a593Smuzhiyun 	power = musb_readb(musb->mregs, MUSB_POWER);
138*4882a593Smuzhiyun 	power = power | MUSB_POWER_RESET;
139*4882a593Smuzhiyun 	musb_writeb(musb->mregs, MUSB_POWER, power);
140*4882a593Smuzhiyun 	mdelay(100);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/* Start the on-chip PHY and its PLL. */
143*4882a593Smuzhiyun 	power = power & ~MUSB_POWER_RESET;
144*4882a593Smuzhiyun 	musb_writeb(musb->mregs, MUSB_POWER, power);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	musb->isr = pic32_interrupt;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	ctrl =  USBCRCON_USBIF | USBCRCON_USBRF |
149*4882a593Smuzhiyun 		USBCRCON_USBWK | USBCRCON_USBIDOVEN |
150*4882a593Smuzhiyun 		USBCRCON_PHYIDEN | USBCRCON_USBIE |
151*4882a593Smuzhiyun 		USBCRCON_USBRIE | USBCRCON_USBWKUPEN |
152*4882a593Smuzhiyun 		USBCRCON_VBUSMONEN;
153*4882a593Smuzhiyun 	writel(ctrl, pdata->musb_glue + USBCRCON);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	return 0;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /* PIC32 supports only 32bit read operation */
musb_read_fifo(struct musb_hw_ep * hw_ep,u16 len,u8 * dst)159*4882a593Smuzhiyun void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	void __iomem *fifo = hw_ep->fifo;
162*4882a593Smuzhiyun 	u32 val, rem = len % 4;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	/* USB stack ensures dst is always 32bit aligned. */
165*4882a593Smuzhiyun 	readsl(fifo, dst, len / 4);
166*4882a593Smuzhiyun 	if (rem) {
167*4882a593Smuzhiyun 		dst += len & ~0x03;
168*4882a593Smuzhiyun 		val = musb_readl(fifo, 0);
169*4882a593Smuzhiyun 		memcpy(dst, &val, rem);
170*4882a593Smuzhiyun 	}
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun const struct musb_platform_ops pic32_musb_ops = {
174*4882a593Smuzhiyun 	.init		= pic32_musb_init,
175*4882a593Smuzhiyun 	.set_mode	= pic32_musb_set_mode,
176*4882a593Smuzhiyun 	.disable	= pic32_musb_disable,
177*4882a593Smuzhiyun 	.enable		= pic32_musb_enable,
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /* PIC32 default FIFO config - fits in 8KB */
181*4882a593Smuzhiyun static struct musb_fifo_cfg pic32_musb_fifo_config[] = {
182*4882a593Smuzhiyun 	{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
183*4882a593Smuzhiyun 	{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
184*4882a593Smuzhiyun 	{ .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
185*4882a593Smuzhiyun 	{ .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
186*4882a593Smuzhiyun 	{ .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
187*4882a593Smuzhiyun 	{ .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
188*4882a593Smuzhiyun 	{ .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
189*4882a593Smuzhiyun 	{ .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
190*4882a593Smuzhiyun 	{ .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
191*4882a593Smuzhiyun 	{ .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
192*4882a593Smuzhiyun 	{ .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 512, },
193*4882a593Smuzhiyun 	{ .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 512, },
194*4882a593Smuzhiyun 	{ .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 512, },
195*4882a593Smuzhiyun 	{ .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 512, },
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun static struct musb_hdrc_config pic32_musb_config = {
199*4882a593Smuzhiyun 	.fifo_cfg	= pic32_musb_fifo_config,
200*4882a593Smuzhiyun 	.fifo_cfg_size	= ARRAY_SIZE(pic32_musb_fifo_config),
201*4882a593Smuzhiyun 	.multipoint     = 1,
202*4882a593Smuzhiyun 	.dyn_fifo       = 1,
203*4882a593Smuzhiyun 	.num_eps        = 8,
204*4882a593Smuzhiyun 	.ram_bits       = 11,
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /* PIC32 has one MUSB controller which can be host or gadget */
208*4882a593Smuzhiyun static struct musb_hdrc_platform_data pic32_musb_plat = {
209*4882a593Smuzhiyun 	.mode           = MUSB_HOST,
210*4882a593Smuzhiyun 	.config         = &pic32_musb_config,
211*4882a593Smuzhiyun 	.power          = 250,		/* 500mA */
212*4882a593Smuzhiyun 	.platform_ops	= &pic32_musb_ops,
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun 
musb_usb_probe(struct udevice * dev)215*4882a593Smuzhiyun static int musb_usb_probe(struct udevice *dev)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	struct usb_bus_priv *priv = dev_get_uclass_priv(dev);
218*4882a593Smuzhiyun 	struct pic32_musb_data *pdata = dev_get_priv(dev);
219*4882a593Smuzhiyun 	struct musb_host_data *mdata = &pdata->mdata;
220*4882a593Smuzhiyun 	struct fdt_resource mc, glue;
221*4882a593Smuzhiyun 	void *fdt = (void *)gd->fdt_blob;
222*4882a593Smuzhiyun 	int node = dev_of_offset(dev);
223*4882a593Smuzhiyun 	void __iomem *mregs;
224*4882a593Smuzhiyun 	int ret;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	priv->desc_before_addr = true;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	ret = fdt_get_named_resource(fdt, node, "reg", "reg-names",
229*4882a593Smuzhiyun 				     "mc", &mc);
230*4882a593Smuzhiyun 	if (ret < 0) {
231*4882a593Smuzhiyun 		printf("pic32-musb: resource \"mc\" not found\n");
232*4882a593Smuzhiyun 		return ret;
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	ret = fdt_get_named_resource(fdt, node, "reg", "reg-names",
236*4882a593Smuzhiyun 				     "control", &glue);
237*4882a593Smuzhiyun 	if (ret < 0) {
238*4882a593Smuzhiyun 		printf("pic32-musb: resource \"control\" not found\n");
239*4882a593Smuzhiyun 		return ret;
240*4882a593Smuzhiyun 	}
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	mregs = ioremap(mc.start, fdt_resource_size(&mc));
243*4882a593Smuzhiyun 	pdata->musb_glue = ioremap(glue.start, fdt_resource_size(&glue));
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/* init controller */
246*4882a593Smuzhiyun #ifdef CONFIG_USB_MUSB_HOST
247*4882a593Smuzhiyun 	mdata->host = musb_init_controller(&pic32_musb_plat,
248*4882a593Smuzhiyun 					   &pdata->dev, mregs);
249*4882a593Smuzhiyun 	if (!mdata->host)
250*4882a593Smuzhiyun 		return -EIO;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	ret = musb_lowlevel_init(mdata);
253*4882a593Smuzhiyun #else
254*4882a593Smuzhiyun 	pic32_musb_plat.mode = MUSB_PERIPHERAL;
255*4882a593Smuzhiyun 	ret = musb_register(&pic32_musb_plat, &pdata->dev, mregs);
256*4882a593Smuzhiyun #endif
257*4882a593Smuzhiyun 	if (ret == 0)
258*4882a593Smuzhiyun 		printf("PIC32 MUSB OTG\n");
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	return ret;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
musb_usb_remove(struct udevice * dev)263*4882a593Smuzhiyun static int musb_usb_remove(struct udevice *dev)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	struct pic32_musb_data *pdata = dev_get_priv(dev);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	musb_stop(pdata->mdata.host);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	return 0;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun static const struct udevice_id pic32_musb_ids[] = {
273*4882a593Smuzhiyun 	{ .compatible = "microchip,pic32mzda-usb" },
274*4882a593Smuzhiyun 	{ }
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun U_BOOT_DRIVER(usb_musb) = {
278*4882a593Smuzhiyun 	.name		= "pic32-musb",
279*4882a593Smuzhiyun 	.id		= UCLASS_USB,
280*4882a593Smuzhiyun 	.of_match	= pic32_musb_ids,
281*4882a593Smuzhiyun 	.probe		= musb_usb_probe,
282*4882a593Smuzhiyun 	.remove		= musb_usb_remove,
283*4882a593Smuzhiyun #ifdef CONFIG_USB_MUSB_HOST
284*4882a593Smuzhiyun 	.ops		= &musb_usb_ops,
285*4882a593Smuzhiyun #endif
286*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct usb_platdata),
287*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct pic32_musb_data),
288*4882a593Smuzhiyun };
289